blob: 439b09d33856d823191808ef805fe9790d535474 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001#include <linux/perf_event.h>
2#include <linux/types.h>
3
4#include <asm/perf_event.h>
5#include <asm/msr.h>
Stephane Eranian3e702ff2012-02-09 23:20:58 +01006#include <asm/insn.h>
Kevin Winchesterde0428a2011-08-30 20:41:05 -03007
Borislav Petkov27f6d222016-02-10 10:55:23 +01008#include "../perf_event.h"
Peter Zijlstracaff2be2010-03-03 12:02:30 +01009
10enum {
11 LBR_FORMAT_32 = 0x00,
12 LBR_FORMAT_LIP = 0x01,
13 LBR_FORMAT_EIP = 0x02,
14 LBR_FORMAT_EIP_FLAGS = 0x03,
Andi Kleen135c5612013-06-17 17:36:51 -070015 LBR_FORMAT_EIP_FLAGS2 = 0x04,
Andi Kleen50eab8f2015-05-10 12:22:43 -070016 LBR_FORMAT_INFO = 0x05,
Kan Liang8b92c3a2016-04-15 00:42:47 -070017 LBR_FORMAT_TIME = 0x06,
18 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
Andi Kleen135c5612013-06-17 17:36:51 -070019};
20
21static enum {
22 LBR_EIP_FLAGS = 1,
23 LBR_TSX = 2,
24} lbr_desc[LBR_FORMAT_MAX_KNOWN + 1] = {
25 [LBR_FORMAT_EIP_FLAGS] = LBR_EIP_FLAGS,
26 [LBR_FORMAT_EIP_FLAGS2] = LBR_EIP_FLAGS | LBR_TSX,
Peter Zijlstracaff2be2010-03-03 12:02:30 +010027};
28
29/*
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +010030 * Intel LBR_SELECT bits
31 * Intel Vol3a, April 2011, Section 16.7 Table 16-10
32 *
33 * Hardware branch filter (not available on all CPUs)
34 */
35#define LBR_KERNEL_BIT 0 /* do not capture at ring0 */
36#define LBR_USER_BIT 1 /* do not capture at ring > 0 */
37#define LBR_JCC_BIT 2 /* do not capture conditional branches */
38#define LBR_REL_CALL_BIT 3 /* do not capture relative calls */
39#define LBR_IND_CALL_BIT 4 /* do not capture indirect calls */
40#define LBR_RETURN_BIT 5 /* do not capture near returns */
41#define LBR_IND_JMP_BIT 6 /* do not capture indirect jumps */
42#define LBR_REL_JMP_BIT 7 /* do not capture relative jumps */
43#define LBR_FAR_BIT 8 /* do not capture far branches */
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -050044#define LBR_CALL_STACK_BIT 9 /* enable call stack */
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +010045
Andi Kleenb16a5b52015-10-20 11:46:34 -070046/*
47 * Following bit only exists in Linux; we mask it out before writing it to
48 * the actual MSR. But it helps the constraint perf code to understand
49 * that this is a separate configuration.
50 */
51#define LBR_NO_INFO_BIT 63 /* don't read LBR_INFO. */
52
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +010053#define LBR_KERNEL (1 << LBR_KERNEL_BIT)
54#define LBR_USER (1 << LBR_USER_BIT)
55#define LBR_JCC (1 << LBR_JCC_BIT)
56#define LBR_REL_CALL (1 << LBR_REL_CALL_BIT)
57#define LBR_IND_CALL (1 << LBR_IND_CALL_BIT)
58#define LBR_RETURN (1 << LBR_RETURN_BIT)
59#define LBR_REL_JMP (1 << LBR_REL_JMP_BIT)
60#define LBR_IND_JMP (1 << LBR_IND_JMP_BIT)
61#define LBR_FAR (1 << LBR_FAR_BIT)
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -050062#define LBR_CALL_STACK (1 << LBR_CALL_STACK_BIT)
Andi Kleenb16a5b52015-10-20 11:46:34 -070063#define LBR_NO_INFO (1ULL << LBR_NO_INFO_BIT)
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +010064
65#define LBR_PLM (LBR_KERNEL | LBR_USER)
66
Kan Liangcf3beb72016-04-21 02:30:10 -070067#define LBR_SEL_MASK 0x3ff /* valid bits in LBR_SELECT */
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +010068#define LBR_NOT_SUPP -1 /* LBR filter not supported */
69#define LBR_IGN 0 /* ignored */
70
71#define LBR_ANY \
72 (LBR_JCC |\
73 LBR_REL_CALL |\
74 LBR_IND_CALL |\
75 LBR_RETURN |\
76 LBR_REL_JMP |\
77 LBR_IND_JMP |\
78 LBR_FAR)
79
David Carrillo-Cisneros3812bba2016-06-21 11:31:12 -070080#define LBR_FROM_FLAG_MISPRED BIT_ULL(63)
81#define LBR_FROM_FLAG_IN_TX BIT_ULL(62)
82#define LBR_FROM_FLAG_ABORT BIT_ULL(61)
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +010083
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -070084#define LBR_FROM_SIGNEXT_2MSB (BIT_ULL(60) | BIT_ULL(59))
85
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +010086/*
Stephane Eranian3e702ff2012-02-09 23:20:58 +010087 * x86control flow change classification
88 * x86control flow changes include branches, interrupts, traps, faults
89 */
90enum {
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -050091 X86_BR_NONE = 0, /* unknown */
Stephane Eranian3e702ff2012-02-09 23:20:58 +010092
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -050093 X86_BR_USER = 1 << 0, /* branch target is user */
94 X86_BR_KERNEL = 1 << 1, /* branch target is kernel */
Stephane Eranian3e702ff2012-02-09 23:20:58 +010095
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -050096 X86_BR_CALL = 1 << 2, /* call */
97 X86_BR_RET = 1 << 3, /* return */
98 X86_BR_SYSCALL = 1 << 4, /* syscall */
99 X86_BR_SYSRET = 1 << 5, /* syscall return */
100 X86_BR_INT = 1 << 6, /* sw interrupt */
101 X86_BR_IRET = 1 << 7, /* return from interrupt */
102 X86_BR_JCC = 1 << 8, /* conditional */
103 X86_BR_JMP = 1 << 9, /* jump */
104 X86_BR_IRQ = 1 << 10,/* hw interrupt or trap or fault */
105 X86_BR_IND_CALL = 1 << 11,/* indirect calls */
106 X86_BR_ABORT = 1 << 12,/* transaction abort */
107 X86_BR_IN_TX = 1 << 13,/* in transaction */
108 X86_BR_NO_TX = 1 << 14,/* not in transaction */
Yan, Zhengaa54ae92014-11-04 21:56:11 -0500109 X86_BR_ZERO_CALL = 1 << 15,/* zero length call */
110 X86_BR_CALL_STACK = 1 << 16,/* call stack */
Stephane Eranian7b74cfb2015-05-14 23:09:59 +0200111 X86_BR_IND_JMP = 1 << 17,/* indirect jump */
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100112};
113
114#define X86_BR_PLM (X86_BR_USER | X86_BR_KERNEL)
Andi Kleen135c5612013-06-17 17:36:51 -0700115#define X86_BR_ANYTX (X86_BR_NO_TX | X86_BR_IN_TX)
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100116
117#define X86_BR_ANY \
118 (X86_BR_CALL |\
119 X86_BR_RET |\
120 X86_BR_SYSCALL |\
121 X86_BR_SYSRET |\
122 X86_BR_INT |\
123 X86_BR_IRET |\
124 X86_BR_JCC |\
125 X86_BR_JMP |\
126 X86_BR_IRQ |\
Andi Kleen135c5612013-06-17 17:36:51 -0700127 X86_BR_ABORT |\
Yan, Zhengaa54ae92014-11-04 21:56:11 -0500128 X86_BR_IND_CALL |\
Stephane Eranian7b74cfb2015-05-14 23:09:59 +0200129 X86_BR_IND_JMP |\
Yan, Zhengaa54ae92014-11-04 21:56:11 -0500130 X86_BR_ZERO_CALL)
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100131
132#define X86_BR_ALL (X86_BR_PLM | X86_BR_ANY)
133
134#define X86_BR_ANY_CALL \
135 (X86_BR_CALL |\
136 X86_BR_IND_CALL |\
Yan, Zhengaa54ae92014-11-04 21:56:11 -0500137 X86_BR_ZERO_CALL |\
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100138 X86_BR_SYSCALL |\
139 X86_BR_IRQ |\
140 X86_BR_INT)
141
142static void intel_pmu_lbr_filter(struct cpu_hw_events *cpuc);
143
144/*
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100145 * We only support LBR implementations that have FREEZE_LBRS_ON_PMI
146 * otherwise it becomes near impossible to get a reliable stack.
147 */
148
Andi Kleen1a78d932015-03-20 10:11:23 -0700149static void __intel_pmu_lbr_enable(bool pmi)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100150{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500151 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Andi Kleencd1f11d2015-03-20 10:11:24 -0700152 u64 debugctl, lbr_select = 0, orig_debugctl;
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100153
Andi Kleen1a78d932015-03-20 10:11:23 -0700154 /*
Andi Kleen425507f2015-05-10 12:22:46 -0700155 * No need to unfreeze manually, as v4 can do that as part
156 * of the GLOBAL_STATUS ack.
157 */
158 if (pmi && x86_pmu.version >= 4)
159 return;
160
161 /*
Andi Kleen1a78d932015-03-20 10:11:23 -0700162 * No need to reprogram LBR_SELECT in a PMI, as it
163 * did not change.
164 */
Kan Liang96f3eda2015-09-14 10:14:07 -0400165 if (cpuc->lbr_sel)
Andi Kleenb16a5b52015-10-20 11:46:34 -0700166 lbr_select = cpuc->lbr_sel->config & x86_pmu.lbr_sel_mask;
Stephane Eranian6fc2e832015-12-03 23:33:17 +0100167 if (!pmi && cpuc->lbr_sel)
Yan, Zheng2c70d002014-11-04 21:56:10 -0500168 wrmsrl(MSR_LBR_SELECT, lbr_select);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100169
170 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Andi Kleencd1f11d2015-03-20 10:11:24 -0700171 orig_debugctl = debugctl;
Yan, Zheng2c70d002014-11-04 21:56:10 -0500172 debugctl |= DEBUGCTLMSR_LBR;
173 /*
174 * LBR callstack does not work well with FREEZE_LBRS_ON_PMI.
175 * If FREEZE_LBRS_ON_PMI is set, PMI near call/return instructions
176 * may cause superfluous increase/decrease of LBR_TOS.
177 */
178 if (!(lbr_select & LBR_CALL_STACK))
179 debugctl |= DEBUGCTLMSR_FREEZE_LBRS_ON_PMI;
Andi Kleencd1f11d2015-03-20 10:11:24 -0700180 if (orig_debugctl != debugctl)
181 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100182}
183
184static void __intel_pmu_lbr_disable(void)
185{
186 u64 debugctl;
187
188 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Peter Zijlstra7c5ecaf2010-03-25 14:51:49 +0100189 debugctl &= ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_FREEZE_LBRS_ON_PMI);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100190 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
191}
192
193static void intel_pmu_lbr_reset_32(void)
194{
195 int i;
196
197 for (i = 0; i < x86_pmu.lbr_nr; i++)
198 wrmsrl(x86_pmu.lbr_from + i, 0);
199}
200
201static void intel_pmu_lbr_reset_64(void)
202{
203 int i;
204
205 for (i = 0; i < x86_pmu.lbr_nr; i++) {
206 wrmsrl(x86_pmu.lbr_from + i, 0);
207 wrmsrl(x86_pmu.lbr_to + i, 0);
Andi Kleen50eab8f2015-05-10 12:22:43 -0700208 if (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_INFO)
209 wrmsrl(MSR_LBR_INFO_0 + i, 0);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100210 }
211}
212
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300213void intel_pmu_lbr_reset(void)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100214{
Peter Zijlstra74846d32010-03-05 13:49:35 +0100215 if (!x86_pmu.lbr_nr)
216 return;
217
Peter Zijlstra8db909a2010-03-03 17:07:40 +0100218 if (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_32)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100219 intel_pmu_lbr_reset_32();
220 else
221 intel_pmu_lbr_reset_64();
222}
223
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500224/*
225 * TOS = most recently recorded branch
226 */
227static inline u64 intel_pmu_lbr_tos(void)
228{
229 u64 tos;
230
231 rdmsrl(x86_pmu.lbr_tos, tos);
232 return tos;
233}
234
235enum {
236 LBR_NONE,
237 LBR_VALID,
238};
239
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -0700240/*
241 * For formats with LBR_TSX flags (e.g. LBR_FORMAT_EIP_FLAGS2), bits 61:62 in
242 * MSR_LAST_BRANCH_FROM_x are the TSX flags when TSX is supported, but when
243 * TSX is not supported they have no consistent behavior:
244 *
245 * - For wrmsr(), bits 61:62 are considered part of the sign extension.
246 * - For HW updates (branch captures) bits 61:62 are always OFF and are not
247 * part of the sign extension.
248 *
249 * Therefore, if:
250 *
251 * 1) LBR has TSX format
252 * 2) CPU has no TSX support enabled
253 *
254 * ... then any value passed to wrmsr() must be sign extended to 63 bits and any
255 * value from rdmsr() must be converted to have a 61 bits sign extension,
256 * ignoring the TSX flags.
257 */
258static inline bool lbr_from_signext_quirk_needed(void)
259{
260 int lbr_format = x86_pmu.intel_cap.lbr_format;
261 bool tsx_support = boot_cpu_has(X86_FEATURE_HLE) ||
262 boot_cpu_has(X86_FEATURE_RTM);
263
264 return !tsx_support && (lbr_desc[lbr_format] & LBR_TSX);
265}
266
267DEFINE_STATIC_KEY_FALSE(lbr_from_quirk_key);
268
269/* If quirk is enabled, ensure sign extension is 63 bits: */
270inline u64 lbr_from_signext_quirk_wr(u64 val)
271{
272 if (static_branch_unlikely(&lbr_from_quirk_key)) {
273 /*
274 * Sign extend into bits 61:62 while preserving bit 63.
275 *
276 * Quirk is enabled when TSX is disabled. Therefore TSX bits
277 * in val are always OFF and must be changed to be sign
278 * extension bits. Since bits 59:60 are guaranteed to be
279 * part of the sign extension bits, we can just copy them
280 * to 61:62.
281 */
282 val |= (LBR_FROM_SIGNEXT_2MSB & val) << 2;
283 }
284 return val;
285}
286
David Carrillo-Cisneros71adae92016-06-21 11:31:13 -0700287/*
288 * If quirk is needed, ensure sign extension is 61 bits:
289 */
290u64 lbr_from_signext_quirk_rd(u64 val)
291{
Peter Zijlstrad4cf1942016-06-23 10:44:49 +0200292 if (static_branch_unlikely(&lbr_from_quirk_key)) {
David Carrillo-Cisneros71adae92016-06-21 11:31:13 -0700293 /*
294 * Quirk is on when TSX is not enabled. Therefore TSX
295 * flags must be read as OFF.
296 */
297 val &= ~(LBR_FROM_FLAG_IN_TX | LBR_FROM_FLAG_ABORT);
Peter Zijlstrad4cf1942016-06-23 10:44:49 +0200298 }
299 return val;
300}
301
302static inline void wrlbr_from(unsigned int idx, u64 val)
303{
304 val = lbr_from_signext_quirk_wr(val);
305 wrmsrl(x86_pmu.lbr_from + idx, val);
306}
307
308static inline void wrlbr_to(unsigned int idx, u64 val)
309{
310 wrmsrl(x86_pmu.lbr_to + idx, val);
311}
312
313static inline u64 rdlbr_from(unsigned int idx)
314{
315 u64 val;
316
317 rdmsrl(x86_pmu.lbr_from + idx, val);
318
319 return lbr_from_signext_quirk_rd(val);
320}
321
322static inline u64 rdlbr_to(unsigned int idx)
323{
324 u64 val;
325
Peter Zijlstraaefbc4d2016-06-30 11:49:08 +0200326 rdmsrl(x86_pmu.lbr_to + idx, val);
Peter Zijlstrad4cf1942016-06-23 10:44:49 +0200327
David Carrillo-Cisneros71adae92016-06-21 11:31:13 -0700328 return val;
329}
330
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500331static void __intel_pmu_lbr_restore(struct x86_perf_task_context *task_ctx)
332{
333 int i;
334 unsigned lbr_idx, mask;
335 u64 tos;
336
337 if (task_ctx->lbr_callstack_users == 0 ||
338 task_ctx->lbr_stack_state == LBR_NONE) {
339 intel_pmu_lbr_reset();
340 return;
341 }
342
343 mask = x86_pmu.lbr_nr - 1;
Andi Kleenb28ae952015-10-20 11:46:33 -0700344 tos = task_ctx->tos;
Andi Kleen90405aa2015-05-27 21:13:18 -0700345 for (i = 0; i < tos; i++) {
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500346 lbr_idx = (tos - i) & mask;
Peter Zijlstrad4cf1942016-06-23 10:44:49 +0200347 wrlbr_from(lbr_idx, task_ctx->lbr_from[i]);
348 wrlbr_to (lbr_idx, task_ctx->lbr_to[i]);
349
Andi Kleen50eab8f2015-05-10 12:22:43 -0700350 if (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_INFO)
Andi Kleene0573362015-05-27 21:13:17 -0700351 wrmsrl(MSR_LBR_INFO_0 + lbr_idx, task_ctx->lbr_info[i]);
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500352 }
Andi Kleenb28ae952015-10-20 11:46:33 -0700353 wrmsrl(x86_pmu.lbr_tos, tos);
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500354 task_ctx->lbr_stack_state = LBR_NONE;
355}
356
357static void __intel_pmu_lbr_save(struct x86_perf_task_context *task_ctx)
358{
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500359 unsigned lbr_idx, mask;
Peter Zijlstrad4cf1942016-06-23 10:44:49 +0200360 u64 tos;
361 int i;
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500362
363 if (task_ctx->lbr_callstack_users == 0) {
364 task_ctx->lbr_stack_state = LBR_NONE;
365 return;
366 }
367
368 mask = x86_pmu.lbr_nr - 1;
369 tos = intel_pmu_lbr_tos();
Andi Kleen90405aa2015-05-27 21:13:18 -0700370 for (i = 0; i < tos; i++) {
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500371 lbr_idx = (tos - i) & mask;
Peter Zijlstrad4cf1942016-06-23 10:44:49 +0200372 task_ctx->lbr_from[i] = rdlbr_from(lbr_idx);
373 task_ctx->lbr_to[i] = rdlbr_to(lbr_idx);
Andi Kleen50eab8f2015-05-10 12:22:43 -0700374 if (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_INFO)
Andi Kleene0573362015-05-27 21:13:17 -0700375 rdmsrl(MSR_LBR_INFO_0 + lbr_idx, task_ctx->lbr_info[i]);
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500376 }
Andi Kleenb28ae952015-10-20 11:46:33 -0700377 task_ctx->tos = tos;
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500378 task_ctx->lbr_stack_state = LBR_VALID;
379}
380
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500381void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in)
382{
383 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500384 struct x86_perf_task_context *task_ctx;
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500385
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500386 /*
Yan, Zheng76cb2c62014-11-04 21:56:05 -0500387 * If LBR callstack feature is enabled and the stack was saved when
388 * the task was scheduled out, restore the stack. Otherwise flush
389 * the LBR stack.
390 */
391 task_ctx = ctx ? ctx->task_ctx_data : NULL;
392 if (task_ctx) {
393 if (sched_in) {
394 __intel_pmu_lbr_restore(task_ctx);
395 cpuc->lbr_context = ctx;
396 } else {
397 __intel_pmu_lbr_save(task_ctx);
398 }
399 return;
400 }
401
402 /*
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500403 * When sampling the branck stack in system-wide, it may be
404 * necessary to flush the stack on context switch. This happens
405 * when the branch stack does not tag its entries with the pid
406 * of the current task. Otherwise it becomes impossible to
407 * associate a branch entry with a task. This ambiguity is more
408 * likely to appear when the branch stack supports priv level
409 * filtering and the user sets it to monitor only at the user
410 * level (which could be a useful measurement in system-wide
411 * mode). In that case, the risk is high of having a branch
412 * stack with branch from multiple tasks.
413 */
414 if (sched_in) {
415 intel_pmu_lbr_reset();
416 cpuc->lbr_context = ctx;
417 }
418}
419
Yan, Zheng63f0c1d2014-11-04 21:56:04 -0500420static inline bool branch_user_callstack(unsigned br_sel)
421{
422 return (br_sel & X86_BR_USER) && (br_sel & X86_BR_CALL_STACK);
423}
424
Peter Zijlstra68f70822016-07-06 18:02:43 +0200425void intel_pmu_lbr_add(struct perf_event *event)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100426{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500427 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Yan, Zheng63f0c1d2014-11-04 21:56:04 -0500428 struct x86_perf_task_context *task_ctx;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100429
430 if (!x86_pmu.lbr_nr)
431 return;
432
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100433 /*
Peter Zijlstrab83a46e2010-03-08 13:51:12 +0100434 * Reset the LBR stack if we changed task context to
435 * avoid data leaks.
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100436 */
Peter Zijlstrab83a46e2010-03-08 13:51:12 +0100437 if (event->ctx->task && cpuc->lbr_context != event->ctx) {
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100438 intel_pmu_lbr_reset();
439 cpuc->lbr_context = event->ctx;
440 }
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100441 cpuc->br_sel = event->hw.branch_reg.reg;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100442
Peter Zijlstraa5dcff62016-07-07 19:37:52 +0200443 if (branch_user_callstack(cpuc->br_sel) && event->ctx->task_ctx_data) {
Yan, Zheng63f0c1d2014-11-04 21:56:04 -0500444 task_ctx = event->ctx->task_ctx_data;
445 task_ctx->lbr_callstack_users++;
446 }
447
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100448 cpuc->lbr_users++;
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500449 perf_sched_cb_inc(event->ctx->pmu);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100450}
451
Peter Zijlstra68f70822016-07-06 18:02:43 +0200452void intel_pmu_lbr_del(struct perf_event *event)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100453{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500454 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Yan, Zheng63f0c1d2014-11-04 21:56:04 -0500455 struct x86_perf_task_context *task_ctx;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100456
457 if (!x86_pmu.lbr_nr)
458 return;
459
Yan, Zheng63f0c1d2014-11-04 21:56:04 -0500460 if (branch_user_callstack(cpuc->br_sel) && event->ctx &&
461 event->ctx->task_ctx_data) {
462 task_ctx = event->ctx->task_ctx_data;
463 task_ctx->lbr_callstack_users--;
464 }
465
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100466 cpuc->lbr_users--;
Peter Zijlstrab83a46e2010-03-08 13:51:12 +0100467 WARN_ON_ONCE(cpuc->lbr_users < 0);
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500468 perf_sched_cb_dec(event->ctx->pmu);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100469}
470
Andi Kleen1a78d932015-03-20 10:11:23 -0700471void intel_pmu_lbr_enable_all(bool pmi)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100472{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500473 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100474
475 if (cpuc->lbr_users)
Andi Kleen1a78d932015-03-20 10:11:23 -0700476 __intel_pmu_lbr_enable(pmi);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100477}
478
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300479void intel_pmu_lbr_disable_all(void)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100480{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500481 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100482
483 if (cpuc->lbr_users)
484 __intel_pmu_lbr_disable();
485}
486
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100487static void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc)
488{
489 unsigned long mask = x86_pmu.lbr_nr - 1;
490 u64 tos = intel_pmu_lbr_tos();
491 int i;
492
Peter Zijlstra63fb3f92010-03-09 11:51:02 +0100493 for (i = 0; i < x86_pmu.lbr_nr; i++) {
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100494 unsigned long lbr_idx = (tos - i) & mask;
495 union {
496 struct {
497 u32 from;
498 u32 to;
499 };
500 u64 lbr;
501 } msr_lastbranch;
502
503 rdmsrl(x86_pmu.lbr_from + lbr_idx, msr_lastbranch.lbr);
504
Stephane Eranianbce38cd2012-02-09 23:20:51 +0100505 cpuc->lbr_entries[i].from = msr_lastbranch.from;
506 cpuc->lbr_entries[i].to = msr_lastbranch.to;
507 cpuc->lbr_entries[i].mispred = 0;
508 cpuc->lbr_entries[i].predicted = 0;
509 cpuc->lbr_entries[i].reserved = 0;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100510 }
511 cpuc->lbr_stack.nr = i;
512}
513
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100514/*
515 * Due to lack of segmentation in Linux the effective address (offset)
516 * is the same as the linear address, allowing us to merge the LIP and EIP
517 * LBR formats.
518 */
519static void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc)
520{
Stephane Eranian6fc2e832015-12-03 23:33:17 +0100521 bool need_info = false;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100522 unsigned long mask = x86_pmu.lbr_nr - 1;
Peter Zijlstra8db909a2010-03-03 17:07:40 +0100523 int lbr_format = x86_pmu.intel_cap.lbr_format;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100524 u64 tos = intel_pmu_lbr_tos();
525 int i;
Andi Kleenb7af41a2013-09-20 07:40:44 -0700526 int out = 0;
Andi Kleen90405aa2015-05-27 21:13:18 -0700527 int num = x86_pmu.lbr_nr;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100528
Stephane Eranian6fc2e832015-12-03 23:33:17 +0100529 if (cpuc->lbr_sel) {
530 need_info = !(cpuc->lbr_sel->config & LBR_NO_INFO);
531 if (cpuc->lbr_sel->config & LBR_CALL_STACK)
532 num = tos;
533 }
Andi Kleen90405aa2015-05-27 21:13:18 -0700534
535 for (i = 0; i < num; i++) {
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100536 unsigned long lbr_idx = (tos - i) & mask;
Andi Kleen135c5612013-06-17 17:36:51 -0700537 u64 from, to, mis = 0, pred = 0, in_tx = 0, abort = 0;
538 int skip = 0;
Andi Kleen50eab8f2015-05-10 12:22:43 -0700539 u16 cycles = 0;
Andi Kleen135c5612013-06-17 17:36:51 -0700540 int lbr_flags = lbr_desc[lbr_format];
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100541
Peter Zijlstrad4cf1942016-06-23 10:44:49 +0200542 from = rdlbr_from(lbr_idx);
543 to = rdlbr_to(lbr_idx);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100544
Andi Kleenb16a5b52015-10-20 11:46:34 -0700545 if (lbr_format == LBR_FORMAT_INFO && need_info) {
Andi Kleen50eab8f2015-05-10 12:22:43 -0700546 u64 info;
547
548 rdmsrl(MSR_LBR_INFO_0 + lbr_idx, info);
549 mis = !!(info & LBR_INFO_MISPRED);
550 pred = !mis;
551 in_tx = !!(info & LBR_INFO_IN_TX);
552 abort = !!(info & LBR_INFO_ABORT);
553 cycles = (info & LBR_INFO_CYCLES);
554 }
Kan Liang8b92c3a2016-04-15 00:42:47 -0700555
556 if (lbr_format == LBR_FORMAT_TIME) {
557 mis = !!(from & LBR_FROM_FLAG_MISPRED);
558 pred = !mis;
559 skip = 1;
560 cycles = ((to >> 48) & LBR_INFO_CYCLES);
561
562 to = (u64)((((s64)to) << 16) >> 16);
563 }
564
Andi Kleen135c5612013-06-17 17:36:51 -0700565 if (lbr_flags & LBR_EIP_FLAGS) {
Stephane Eranianbce38cd2012-02-09 23:20:51 +0100566 mis = !!(from & LBR_FROM_FLAG_MISPRED);
567 pred = !mis;
Andi Kleen135c5612013-06-17 17:36:51 -0700568 skip = 1;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100569 }
Andi Kleen135c5612013-06-17 17:36:51 -0700570 if (lbr_flags & LBR_TSX) {
571 in_tx = !!(from & LBR_FROM_FLAG_IN_TX);
572 abort = !!(from & LBR_FROM_FLAG_ABORT);
573 skip = 3;
574 }
575 from = (u64)((((s64)from) << skip) >> skip);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100576
Andi Kleenb7af41a2013-09-20 07:40:44 -0700577 /*
578 * Some CPUs report duplicated abort records,
579 * with the second entry not having an abort bit set.
580 * Skip them here. This loop runs backwards,
581 * so we need to undo the previous record.
582 * If the abort just happened outside the window
583 * the extra entry cannot be removed.
584 */
585 if (abort && x86_pmu.lbr_double_abort && out > 0)
586 out--;
587
588 cpuc->lbr_entries[out].from = from;
589 cpuc->lbr_entries[out].to = to;
590 cpuc->lbr_entries[out].mispred = mis;
591 cpuc->lbr_entries[out].predicted = pred;
592 cpuc->lbr_entries[out].in_tx = in_tx;
593 cpuc->lbr_entries[out].abort = abort;
Andi Kleen50eab8f2015-05-10 12:22:43 -0700594 cpuc->lbr_entries[out].cycles = cycles;
Andi Kleenb7af41a2013-09-20 07:40:44 -0700595 cpuc->lbr_entries[out].reserved = 0;
596 out++;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100597 }
Andi Kleenb7af41a2013-09-20 07:40:44 -0700598 cpuc->lbr_stack.nr = out;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100599}
600
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300601void intel_pmu_lbr_read(void)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100602{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500603 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100604
605 if (!cpuc->lbr_users)
606 return;
607
Peter Zijlstra8db909a2010-03-03 17:07:40 +0100608 if (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_32)
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100609 intel_pmu_lbr_read_32(cpuc);
610 else
611 intel_pmu_lbr_read_64(cpuc);
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100612
613 intel_pmu_lbr_filter(cpuc);
614}
615
616/*
617 * SW filter is used:
618 * - in case there is no HW filter
619 * - in case the HW filter has errata or limitations
620 */
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500621static int intel_pmu_setup_sw_lbr_filter(struct perf_event *event)
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100622{
623 u64 br_type = event->attr.branch_sample_type;
624 int mask = 0;
625
626 if (br_type & PERF_SAMPLE_BRANCH_USER)
627 mask |= X86_BR_USER;
628
Stephane Eranian2b923c82013-05-21 12:53:37 +0200629 if (br_type & PERF_SAMPLE_BRANCH_KERNEL)
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100630 mask |= X86_BR_KERNEL;
631
632 /* we ignore BRANCH_HV here */
633
634 if (br_type & PERF_SAMPLE_BRANCH_ANY)
635 mask |= X86_BR_ANY;
636
637 if (br_type & PERF_SAMPLE_BRANCH_ANY_CALL)
638 mask |= X86_BR_ANY_CALL;
639
640 if (br_type & PERF_SAMPLE_BRANCH_ANY_RETURN)
641 mask |= X86_BR_RET | X86_BR_IRET | X86_BR_SYSRET;
642
643 if (br_type & PERF_SAMPLE_BRANCH_IND_CALL)
644 mask |= X86_BR_IND_CALL;
Andi Kleen135c5612013-06-17 17:36:51 -0700645
646 if (br_type & PERF_SAMPLE_BRANCH_ABORT_TX)
647 mask |= X86_BR_ABORT;
648
649 if (br_type & PERF_SAMPLE_BRANCH_IN_TX)
650 mask |= X86_BR_IN_TX;
651
652 if (br_type & PERF_SAMPLE_BRANCH_NO_TX)
653 mask |= X86_BR_NO_TX;
654
Anshuman Khandual37548912014-05-22 12:50:09 +0530655 if (br_type & PERF_SAMPLE_BRANCH_COND)
656 mask |= X86_BR_JCC;
657
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500658 if (br_type & PERF_SAMPLE_BRANCH_CALL_STACK) {
659 if (!x86_pmu_has_lbr_callstack())
660 return -EOPNOTSUPP;
661 if (mask & ~(X86_BR_USER | X86_BR_KERNEL))
662 return -EINVAL;
663 mask |= X86_BR_CALL | X86_BR_IND_CALL | X86_BR_RET |
664 X86_BR_CALL_STACK;
665 }
666
Stephane Eranian7b74cfb2015-05-14 23:09:59 +0200667 if (br_type & PERF_SAMPLE_BRANCH_IND_JUMP)
668 mask |= X86_BR_IND_JMP;
669
Stephane Eraniand8928192015-10-13 09:09:09 +0200670 if (br_type & PERF_SAMPLE_BRANCH_CALL)
671 mask |= X86_BR_CALL | X86_BR_ZERO_CALL;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100672 /*
673 * stash actual user request into reg, it may
674 * be used by fixup code for some CPU
675 */
676 event->hw.branch_reg.reg = mask;
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500677 return 0;
Peter Zijlstracaff2be2010-03-03 12:02:30 +0100678}
679
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100680/*
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100681 * setup the HW LBR filter
682 * Used only when available, may not be enough to disambiguate
683 * all branches, may need the help of the SW filter
684 */
685static int intel_pmu_setup_hw_lbr_filter(struct perf_event *event)
686{
687 struct hw_perf_event_extra *reg;
688 u64 br_type = event->attr.branch_sample_type;
Yan, Zheng27ac9052014-11-04 21:55:57 -0500689 u64 mask = 0, v;
690 int i;
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100691
Peter Zijlstra2c44b192014-11-05 10:36:45 +0100692 for (i = 0; i < PERF_SAMPLE_BRANCH_MAX_SHIFT; i++) {
Yan, Zheng27ac9052014-11-04 21:55:57 -0500693 if (!(br_type & (1ULL << i)))
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100694 continue;
695
Yan, Zheng27ac9052014-11-04 21:55:57 -0500696 v = x86_pmu.lbr_sel_map[i];
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100697 if (v == LBR_NOT_SUPP)
698 return -EOPNOTSUPP;
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100699
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100700 if (v != LBR_IGN)
701 mask |= v;
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100702 }
Andi Kleenb16a5b52015-10-20 11:46:34 -0700703
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100704 reg = &event->hw.branch_reg;
705 reg->idx = EXTRA_REG_LBR;
706
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500707 /*
708 * The first 9 bits (LBR_SEL_MASK) in LBR_SELECT operate
709 * in suppress mode. So LBR_SELECT should be set to
710 * (~mask & LBR_SEL_MASK) | (mask & ~LBR_SEL_MASK)
Kan Liangcf3beb72016-04-21 02:30:10 -0700711 * But the 10th bit LBR_CALL_STACK does not operate
712 * in suppress mode.
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500713 */
Kan Liangcf3beb72016-04-21 02:30:10 -0700714 reg->config = mask ^ (x86_pmu.lbr_sel_mask & ~LBR_CALL_STACK);
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100715
Andi Kleenb16a5b52015-10-20 11:46:34 -0700716 if ((br_type & PERF_SAMPLE_BRANCH_NO_CYCLES) &&
717 (br_type & PERF_SAMPLE_BRANCH_NO_FLAGS) &&
718 (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_INFO))
719 reg->config |= LBR_NO_INFO;
720
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100721 return 0;
722}
723
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100724int intel_pmu_setup_lbr_filter(struct perf_event *event)
725{
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100726 int ret = 0;
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100727
728 /*
729 * no LBR on this PMU
730 */
731 if (!x86_pmu.lbr_nr)
732 return -EOPNOTSUPP;
733
734 /*
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100735 * setup SW LBR filter
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100736 */
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500737 ret = intel_pmu_setup_sw_lbr_filter(event);
738 if (ret)
739 return ret;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100740
741 /*
742 * setup HW LBR filter, if any
743 */
744 if (x86_pmu.lbr_sel_map)
745 ret = intel_pmu_setup_hw_lbr_filter(event);
746
747 return ret;
748}
749
750/*
751 * return the type of control flow change at address "from"
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800752 * instruction is not necessarily a branch (in case of interrupt).
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100753 *
754 * The branch type returned also includes the priv level of the
755 * target of the control flow change (X86_BR_USER, X86_BR_KERNEL).
756 *
757 * If a branch type is unknown OR the instruction cannot be
758 * decoded (e.g., text page not present), then X86_BR_NONE is
759 * returned.
760 */
Andi Kleen135c5612013-06-17 17:36:51 -0700761static int branch_type(unsigned long from, unsigned long to, int abort)
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100762{
763 struct insn insn;
764 void *addr;
Dave Hansen6ba48ff2014-11-14 07:39:57 -0800765 int bytes_read, bytes_left;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100766 int ret = X86_BR_NONE;
767 int ext, to_plm, from_plm;
768 u8 buf[MAX_INSN_SIZE];
769 int is64 = 0;
770
771 to_plm = kernel_ip(to) ? X86_BR_KERNEL : X86_BR_USER;
772 from_plm = kernel_ip(from) ? X86_BR_KERNEL : X86_BR_USER;
773
774 /*
775 * maybe zero if lbr did not fill up after a reset by the time
776 * we get a PMU interrupt
777 */
778 if (from == 0 || to == 0)
779 return X86_BR_NONE;
780
Andi Kleen135c5612013-06-17 17:36:51 -0700781 if (abort)
782 return X86_BR_ABORT | to_plm;
783
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100784 if (from_plm == X86_BR_USER) {
785 /*
786 * can happen if measuring at the user level only
787 * and we interrupt in a kernel thread, e.g., idle.
788 */
789 if (!current->mm)
790 return X86_BR_NONE;
791
792 /* may fail if text not present */
Dave Hansen6ba48ff2014-11-14 07:39:57 -0800793 bytes_left = copy_from_user_nmi(buf, (void __user *)from,
794 MAX_INSN_SIZE);
795 bytes_read = MAX_INSN_SIZE - bytes_left;
796 if (!bytes_read)
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100797 return X86_BR_NONE;
798
799 addr = buf;
Peter Zijlstra6e15eb32013-05-03 14:11:24 +0200800 } else {
801 /*
802 * The LBR logs any address in the IP, even if the IP just
803 * faulted. This means userspace can control the from address.
804 * Ensure we don't blindy read any address by validating it is
805 * a known text address.
806 */
Dave Hansen6ba48ff2014-11-14 07:39:57 -0800807 if (kernel_text_address(from)) {
Peter Zijlstra6e15eb32013-05-03 14:11:24 +0200808 addr = (void *)from;
Dave Hansen6ba48ff2014-11-14 07:39:57 -0800809 /*
810 * Assume we can get the maximum possible size
811 * when grabbing kernel data. This is not
812 * _strictly_ true since we could possibly be
813 * executing up next to a memory hole, but
814 * it is very unlikely to be a problem.
815 */
816 bytes_read = MAX_INSN_SIZE;
817 } else {
Peter Zijlstra6e15eb32013-05-03 14:11:24 +0200818 return X86_BR_NONE;
Dave Hansen6ba48ff2014-11-14 07:39:57 -0800819 }
Peter Zijlstra6e15eb32013-05-03 14:11:24 +0200820 }
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100821
822 /*
823 * decoder needs to know the ABI especially
824 * on 64-bit systems running 32-bit apps
825 */
826#ifdef CONFIG_X86_64
827 is64 = kernel_ip((unsigned long)addr) || !test_thread_flag(TIF_IA32);
828#endif
Dave Hansen6ba48ff2014-11-14 07:39:57 -0800829 insn_init(&insn, addr, bytes_read, is64);
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100830 insn_get_opcode(&insn);
Dave Hansen6ba48ff2014-11-14 07:39:57 -0800831 if (!insn.opcode.got)
832 return X86_BR_ABORT;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100833
834 switch (insn.opcode.bytes[0]) {
835 case 0xf:
836 switch (insn.opcode.bytes[1]) {
837 case 0x05: /* syscall */
838 case 0x34: /* sysenter */
839 ret = X86_BR_SYSCALL;
840 break;
841 case 0x07: /* sysret */
842 case 0x35: /* sysexit */
843 ret = X86_BR_SYSRET;
844 break;
845 case 0x80 ... 0x8f: /* conditional */
846 ret = X86_BR_JCC;
847 break;
848 default:
849 ret = X86_BR_NONE;
850 }
851 break;
852 case 0x70 ... 0x7f: /* conditional */
853 ret = X86_BR_JCC;
854 break;
855 case 0xc2: /* near ret */
856 case 0xc3: /* near ret */
857 case 0xca: /* far ret */
858 case 0xcb: /* far ret */
859 ret = X86_BR_RET;
860 break;
861 case 0xcf: /* iret */
862 ret = X86_BR_IRET;
863 break;
864 case 0xcc ... 0xce: /* int */
865 ret = X86_BR_INT;
866 break;
867 case 0xe8: /* call near rel */
Yan, Zhengaa54ae92014-11-04 21:56:11 -0500868 insn_get_immediate(&insn);
869 if (insn.immediate1.value == 0) {
870 /* zero length call */
871 ret = X86_BR_ZERO_CALL;
872 break;
873 }
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100874 case 0x9a: /* call far absolute */
875 ret = X86_BR_CALL;
876 break;
877 case 0xe0 ... 0xe3: /* loop jmp */
878 ret = X86_BR_JCC;
879 break;
880 case 0xe9 ... 0xeb: /* jmp */
881 ret = X86_BR_JMP;
882 break;
883 case 0xff: /* call near absolute, call far absolute ind */
884 insn_get_modrm(&insn);
885 ext = (insn.modrm.bytes[0] >> 3) & 0x7;
886 switch (ext) {
887 case 2: /* near ind call */
888 case 3: /* far ind call */
889 ret = X86_BR_IND_CALL;
890 break;
891 case 4:
892 case 5:
Stephane Eranian7b74cfb2015-05-14 23:09:59 +0200893 ret = X86_BR_IND_JMP;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100894 break;
895 }
896 break;
897 default:
898 ret = X86_BR_NONE;
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100899 }
900 /*
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100901 * interrupts, traps, faults (and thus ring transition) may
902 * occur on any instructions. Thus, to classify them correctly,
903 * we need to first look at the from and to priv levels. If they
904 * are different and to is in the kernel, then it indicates
905 * a ring transition. If the from instruction is not a ring
906 * transition instr (syscall, systenter, int), then it means
907 * it was a irq, trap or fault.
908 *
909 * we have no way of detecting kernel to kernel faults.
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100910 */
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100911 if (from_plm == X86_BR_USER && to_plm == X86_BR_KERNEL
912 && ret != X86_BR_SYSCALL && ret != X86_BR_INT)
913 ret = X86_BR_IRQ;
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100914
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100915 /*
916 * branch priv level determined by target as
917 * is done by HW when LBR_SELECT is implemented
918 */
919 if (ret != X86_BR_NONE)
920 ret |= to_plm;
921
922 return ret;
923}
924
925/*
926 * implement actual branch filter based on user demand.
927 * Hardware may not exactly satisfy that request, thus
928 * we need to inspect opcodes. Mismatched branches are
929 * discarded. Therefore, the number of branches returned
930 * in PERF_SAMPLE_BRANCH_STACK sample may vary.
931 */
932static void
933intel_pmu_lbr_filter(struct cpu_hw_events *cpuc)
934{
935 u64 from, to;
936 int br_sel = cpuc->br_sel;
937 int i, j, type;
938 bool compress = false;
939
940 /* if sampling all branches, then nothing to filter */
941 if ((br_sel & X86_BR_ALL) == X86_BR_ALL)
942 return;
943
944 for (i = 0; i < cpuc->lbr_stack.nr; i++) {
945
946 from = cpuc->lbr_entries[i].from;
947 to = cpuc->lbr_entries[i].to;
948
Andi Kleen135c5612013-06-17 17:36:51 -0700949 type = branch_type(from, to, cpuc->lbr_entries[i].abort);
950 if (type != X86_BR_NONE && (br_sel & X86_BR_ANYTX)) {
951 if (cpuc->lbr_entries[i].in_tx)
952 type |= X86_BR_IN_TX;
953 else
954 type |= X86_BR_NO_TX;
955 }
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100956
957 /* if type does not correspond, then discard */
958 if (type == X86_BR_NONE || (br_sel & type) != type) {
959 cpuc->lbr_entries[i].from = 0;
960 compress = true;
961 }
962 }
963
964 if (!compress)
965 return;
966
967 /* remove all entries with from=0 */
968 for (i = 0; i < cpuc->lbr_stack.nr; ) {
969 if (!cpuc->lbr_entries[i].from) {
970 j = i;
971 while (++j < cpuc->lbr_stack.nr)
972 cpuc->lbr_entries[j-1] = cpuc->lbr_entries[j];
973 cpuc->lbr_stack.nr--;
974 if (!cpuc->lbr_entries[i].from)
975 continue;
976 }
977 i++;
978 }
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100979}
980
981/*
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100982 * Map interface branch filters onto LBR filters
983 */
Peter Zijlstra2c44b192014-11-05 10:36:45 +0100984static const int nhm_lbr_sel_map[PERF_SAMPLE_BRANCH_MAX_SHIFT] = {
Yan, Zheng27ac9052014-11-04 21:55:57 -0500985 [PERF_SAMPLE_BRANCH_ANY_SHIFT] = LBR_ANY,
986 [PERF_SAMPLE_BRANCH_USER_SHIFT] = LBR_USER,
987 [PERF_SAMPLE_BRANCH_KERNEL_SHIFT] = LBR_KERNEL,
988 [PERF_SAMPLE_BRANCH_HV_SHIFT] = LBR_IGN,
989 [PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT] = LBR_RETURN | LBR_REL_JMP
990 | LBR_IND_JMP | LBR_FAR,
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100991 /*
992 * NHM/WSM erratum: must include REL_JMP+IND_JMP to get CALL branches
993 */
Yan, Zheng27ac9052014-11-04 21:55:57 -0500994 [PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT] =
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100995 LBR_REL_CALL | LBR_IND_CALL | LBR_REL_JMP | LBR_IND_JMP | LBR_FAR,
996 /*
997 * NHM/WSM erratum: must include IND_JMP to capture IND_CALL
998 */
Yan, Zheng27ac9052014-11-04 21:55:57 -0500999 [PERF_SAMPLE_BRANCH_IND_CALL_SHIFT] = LBR_IND_CALL | LBR_IND_JMP,
1000 [PERF_SAMPLE_BRANCH_COND_SHIFT] = LBR_JCC,
Stephane Eranian7b74cfb2015-05-14 23:09:59 +02001001 [PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT] = LBR_IND_JMP,
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001002};
1003
Peter Zijlstra2c44b192014-11-05 10:36:45 +01001004static const int snb_lbr_sel_map[PERF_SAMPLE_BRANCH_MAX_SHIFT] = {
Yan, Zheng27ac9052014-11-04 21:55:57 -05001005 [PERF_SAMPLE_BRANCH_ANY_SHIFT] = LBR_ANY,
1006 [PERF_SAMPLE_BRANCH_USER_SHIFT] = LBR_USER,
1007 [PERF_SAMPLE_BRANCH_KERNEL_SHIFT] = LBR_KERNEL,
1008 [PERF_SAMPLE_BRANCH_HV_SHIFT] = LBR_IGN,
1009 [PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT] = LBR_RETURN | LBR_FAR,
1010 [PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT] = LBR_REL_CALL | LBR_IND_CALL
1011 | LBR_FAR,
1012 [PERF_SAMPLE_BRANCH_IND_CALL_SHIFT] = LBR_IND_CALL,
1013 [PERF_SAMPLE_BRANCH_COND_SHIFT] = LBR_JCC,
Stephane Eranian7b74cfb2015-05-14 23:09:59 +02001014 [PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT] = LBR_IND_JMP,
Stephane Eraniand8928192015-10-13 09:09:09 +02001015 [PERF_SAMPLE_BRANCH_CALL_SHIFT] = LBR_REL_CALL,
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001016};
1017
Peter Zijlstra2c44b192014-11-05 10:36:45 +01001018static const int hsw_lbr_sel_map[PERF_SAMPLE_BRANCH_MAX_SHIFT] = {
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -05001019 [PERF_SAMPLE_BRANCH_ANY_SHIFT] = LBR_ANY,
1020 [PERF_SAMPLE_BRANCH_USER_SHIFT] = LBR_USER,
1021 [PERF_SAMPLE_BRANCH_KERNEL_SHIFT] = LBR_KERNEL,
1022 [PERF_SAMPLE_BRANCH_HV_SHIFT] = LBR_IGN,
1023 [PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT] = LBR_RETURN | LBR_FAR,
1024 [PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT] = LBR_REL_CALL | LBR_IND_CALL
1025 | LBR_FAR,
1026 [PERF_SAMPLE_BRANCH_IND_CALL_SHIFT] = LBR_IND_CALL,
1027 [PERF_SAMPLE_BRANCH_COND_SHIFT] = LBR_JCC,
1028 [PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] = LBR_REL_CALL | LBR_IND_CALL
1029 | LBR_RETURN | LBR_CALL_STACK,
Stephane Eranian7b74cfb2015-05-14 23:09:59 +02001030 [PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT] = LBR_IND_JMP,
Stephane Eraniand8928192015-10-13 09:09:09 +02001031 [PERF_SAMPLE_BRANCH_CALL_SHIFT] = LBR_REL_CALL,
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -05001032};
1033
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001034/* core */
Mathias Krause066ce642014-08-26 18:49:45 +02001035void __init intel_pmu_lbr_init_core(void)
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001036{
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001037 x86_pmu.lbr_nr = 4;
Stephane Eranian225ce532012-02-09 23:20:52 +01001038 x86_pmu.lbr_tos = MSR_LBR_TOS;
1039 x86_pmu.lbr_from = MSR_LBR_CORE_FROM;
1040 x86_pmu.lbr_to = MSR_LBR_CORE_TO;
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001041
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001042 /*
1043 * SW branch filter usage:
1044 * - compensate for lack of HW filter
1045 */
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001046}
1047
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001048/* nehalem/westmere */
Mathias Krause066ce642014-08-26 18:49:45 +02001049void __init intel_pmu_lbr_init_nhm(void)
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001050{
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001051 x86_pmu.lbr_nr = 16;
Stephane Eranian225ce532012-02-09 23:20:52 +01001052 x86_pmu.lbr_tos = MSR_LBR_TOS;
1053 x86_pmu.lbr_from = MSR_LBR_NHM_FROM;
1054 x86_pmu.lbr_to = MSR_LBR_NHM_TO;
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001055
1056 x86_pmu.lbr_sel_mask = LBR_SEL_MASK;
1057 x86_pmu.lbr_sel_map = nhm_lbr_sel_map;
1058
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001059 /*
1060 * SW branch filter usage:
1061 * - workaround LBR_SEL errata (see above)
1062 * - support syscall, sysret capture.
1063 * That requires LBR_FAR but that means far
1064 * jmp need to be filtered out
1065 */
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001066}
1067
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001068/* sandy bridge */
Mathias Krause066ce642014-08-26 18:49:45 +02001069void __init intel_pmu_lbr_init_snb(void)
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001070{
1071 x86_pmu.lbr_nr = 16;
1072 x86_pmu.lbr_tos = MSR_LBR_TOS;
1073 x86_pmu.lbr_from = MSR_LBR_NHM_FROM;
1074 x86_pmu.lbr_to = MSR_LBR_NHM_TO;
1075
1076 x86_pmu.lbr_sel_mask = LBR_SEL_MASK;
1077 x86_pmu.lbr_sel_map = snb_lbr_sel_map;
1078
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001079 /*
1080 * SW branch filter usage:
1081 * - support syscall, sysret capture.
1082 * That requires LBR_FAR but that means far
1083 * jmp need to be filtered out
1084 */
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001085}
1086
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -05001087/* haswell */
1088void intel_pmu_lbr_init_hsw(void)
1089{
1090 x86_pmu.lbr_nr = 16;
1091 x86_pmu.lbr_tos = MSR_LBR_TOS;
1092 x86_pmu.lbr_from = MSR_LBR_NHM_FROM;
1093 x86_pmu.lbr_to = MSR_LBR_NHM_TO;
1094
1095 x86_pmu.lbr_sel_mask = LBR_SEL_MASK;
1096 x86_pmu.lbr_sel_map = hsw_lbr_sel_map;
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001097
1098 if (lbr_from_signext_quirk_needed())
1099 static_branch_enable(&lbr_from_quirk_key);
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -05001100}
1101
Andi Kleen9a92e162015-05-10 12:22:44 -07001102/* skylake */
1103__init void intel_pmu_lbr_init_skl(void)
1104{
1105 x86_pmu.lbr_nr = 32;
1106 x86_pmu.lbr_tos = MSR_LBR_TOS;
1107 x86_pmu.lbr_from = MSR_LBR_NHM_FROM;
1108 x86_pmu.lbr_to = MSR_LBR_NHM_TO;
1109
1110 x86_pmu.lbr_sel_mask = LBR_SEL_MASK;
1111 x86_pmu.lbr_sel_map = hsw_lbr_sel_map;
1112
1113 /*
1114 * SW branch filter usage:
1115 * - support syscall, sysret capture.
1116 * That requires LBR_FAR but that means far
1117 * jmp need to be filtered out
1118 */
Andi Kleen9a92e162015-05-10 12:22:44 -07001119}
1120
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001121/* atom */
Mathias Krause066ce642014-08-26 18:49:45 +02001122void __init intel_pmu_lbr_init_atom(void)
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001123{
Stephane Eranian88c9a652012-02-09 23:20:56 +01001124 /*
1125 * only models starting at stepping 10 seems
1126 * to have an operational LBR which can freeze
1127 * on PMU interrupt
1128 */
Stephane Eranian3ec18cd2012-08-20 11:24:21 +02001129 if (boot_cpu_data.x86_model == 28
1130 && boot_cpu_data.x86_mask < 10) {
Stephane Eranian88c9a652012-02-09 23:20:56 +01001131 pr_cont("LBR disabled due to erratum");
1132 return;
1133 }
1134
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001135 x86_pmu.lbr_nr = 8;
Stephane Eranian225ce532012-02-09 23:20:52 +01001136 x86_pmu.lbr_tos = MSR_LBR_TOS;
1137 x86_pmu.lbr_from = MSR_LBR_CORE_FROM;
1138 x86_pmu.lbr_to = MSR_LBR_CORE_TO;
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001139
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001140 /*
1141 * SW branch filter usage:
1142 * - compensate for lack of HW filter
1143 */
Peter Zijlstracaff2be2010-03-03 12:02:30 +01001144}
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001145
Kan Liangf21d5ad2016-04-15 00:53:45 -07001146/* slm */
1147void __init intel_pmu_lbr_init_slm(void)
1148{
1149 x86_pmu.lbr_nr = 8;
1150 x86_pmu.lbr_tos = MSR_LBR_TOS;
1151 x86_pmu.lbr_from = MSR_LBR_CORE_FROM;
1152 x86_pmu.lbr_to = MSR_LBR_CORE_TO;
1153
1154 x86_pmu.lbr_sel_mask = LBR_SEL_MASK;
1155 x86_pmu.lbr_sel_map = nhm_lbr_sel_map;
1156
1157 /*
1158 * SW branch filter usage:
1159 * - compensate for lack of HW filter
1160 */
1161 pr_cont("8-deep LBR, ");
1162}
1163
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001164/* Knights Landing */
1165void intel_pmu_lbr_init_knl(void)
1166{
1167 x86_pmu.lbr_nr = 8;
1168 x86_pmu.lbr_tos = MSR_LBR_TOS;
1169 x86_pmu.lbr_from = MSR_LBR_NHM_FROM;
1170 x86_pmu.lbr_to = MSR_LBR_NHM_TO;
1171
1172 x86_pmu.lbr_sel_mask = LBR_SEL_MASK;
1173 x86_pmu.lbr_sel_map = snb_lbr_sel_map;
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001174}