blob: 8b28664d1c62634b0d8ec68e62f1a23a5d06a27a [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010031
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070032#include "sram.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070033
34/* XXX These "sideways" includes are a sign that something is wrong */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030035#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Paul Walmsley59fb6592010-12-21 15:30:55 -070036# include "../mach-omap2/prm2xxx_3xxx.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030037# include "../mach-omap2/sdrc.h"
38#endif
39
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000040#define OMAP1_SRAM_PA 0x20000000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010041#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Jean Pihetb4b36fd2010-12-18 16:44:42 +010042#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080043#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000044
Vikram Panditaf47d8c62010-09-16 18:19:25 +053045#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010046#define SRAM_BOOTLOADER_SZ 0x00
47#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010048#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010049#endif
50
Santosh Shilimkar233fd642009-10-19 15:25:31 -070051#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
52#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
53#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030054
Santosh Shilimkar233fd642009-10-19 15:25:31 -070055#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
56#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
57#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
58#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
59#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030060
Tony Lindgren670c1042006-04-02 17:46:25 +010061#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010062
63#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010064
Tony Lindgrenc40fae952006-12-07 13:58:10 -080065static unsigned long omap_sram_start;
Tony Lindgrena66cb342011-10-04 13:52:57 -070066static void __iomem *omap_sram_base;
Tony Lindgren92105bb2005-09-07 17:20:26 +010067static unsigned long omap_sram_size;
Tony Lindgrena66cb342011-10-04 13:52:57 -070068static void __iomem *omap_sram_ceil;
Tony Lindgren92105bb2005-09-07 17:20:26 +010069
Imre Deakb7cc6d42007-03-06 03:16:36 -080070/*
71 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010072 * SRAM varies. The default accessible size for all device types is 2k. A GP
73 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010074 * functionality seems ok until some nice security API happens.
75 */
76static int is_sram_locked(void)
77{
Vikram Pandita2a277532010-09-16 18:19:24 +053078 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010079 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010080 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030081 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
82 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
83 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
84 }
85 if (cpu_is_omap34xx()) {
86 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
87 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
88 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
89 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
90 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +010091 }
92 return 0;
93 } else
94 return 1; /* assume locked with no PPA or security driver */
95}
96
Tony Lindgren92105bb2005-09-07 17:20:26 +010097/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000098 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +010099 * Note that we cannot try to test for SRAM here because writes
100 * to secure SRAM will hang the system. Also the SRAM is not
101 * yet mapped at this point.
102 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700103static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100104{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300105 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100106 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300107 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300108 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300109 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
110 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
111 omap_sram_size = 0x7000; /* 28K */
112 } else {
113 omap_sram_size = 0x8000; /* 32K */
114 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800115 } else if (cpu_is_omap44xx()) {
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800116 omap_sram_start = OMAP4_SRAM_PUB_PA;
117 omap_sram_size = 0xa000; /* 40K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300118 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300119 omap_sram_start = OMAP2_SRAM_PUB_PA;
120 omap_sram_size = 0x800; /* 2K */
121 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100122 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300123 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300124 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100125 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700126 } else if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700127 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800128 omap_sram_size = 0xe000; /* 56K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300129 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300130 omap_sram_start = OMAP2_SRAM_PA;
131 if (cpu_is_omap242x())
132 omap_sram_size = 0xa0000; /* 640K */
133 else if (cpu_is_omap243x())
134 omap_sram_size = 0x10000; /* 64K */
135 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100136 }
137 } else {
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800138 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100139
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700140 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100141 omap_sram_size = 0x32000; /* 200K */
142 else if (cpu_is_omap15xx())
143 omap_sram_size = 0x30000; /* 192K */
144 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
145 cpu_is_omap1710())
146 omap_sram_size = 0x4000; /* 16K */
147 else if (cpu_is_omap1611())
Kevin Hilman28dd3192010-12-08 01:02:12 +0000148 omap_sram_size = SZ_256K;
Tony Lindgren670c1042006-04-02 17:46:25 +0100149 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530150 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100151 omap_sram_size = 0x4000;
152 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100153 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100154}
155
Tony Lindgren92105bb2005-09-07 17:20:26 +0100156/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700157 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100158 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700159static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100160{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700161 int cached = 1;
Tony Lindgren670c1042006-04-02 17:46:25 +0100162
Tony Lindgren92105bb2005-09-07 17:20:26 +0100163 if (omap_sram_size == 0)
164 return;
165
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300166 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600167 /*
168 * SRAM must be marked as non-cached on OMAP3 since the
169 * CORE DPLL M2 divider change code (in SRAM) runs with the
170 * SDRAM controller disabled, and if it is marked cached,
171 * the ARM may attempt to write cache lines back to SDRAM
172 * which will cause the system to hang.
173 */
Tony Lindgrena66cb342011-10-04 13:52:57 -0700174 cached = 0;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300175 }
176
Tony Lindgrena66cb342011-10-04 13:52:57 -0700177 omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
178 omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
179 cached);
180 if (!omap_sram_base) {
181 pr_err("SRAM: Could not map\n");
182 return;
183 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100184
Tony Lindgrena66cb342011-10-04 13:52:57 -0700185 omap_sram_ceil = omap_sram_base + omap_sram_size;
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000186
187 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100188 * Looks like we need to preserve some bootloader code at the
189 * beginning of SRAM for jumping to flash for reboot to work...
190 */
191 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
192 omap_sram_size - SRAM_BOOTLOADER_SZ);
193}
194
Jean Pihetb6338bd2011-02-02 16:38:06 +0100195/*
196 * Memory allocator for SRAM: calculates the new ceiling address
197 * for pushing a function using the fncpy API.
198 *
199 * Note that fncpy requires the returned address to be aligned
200 * to an 8-byte boundary.
201 */
202void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100203{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700204 unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
205
206 available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
207
208 if (size > available) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530209 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100210 return NULL;
211 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100212
Tony Lindgrena66cb342011-10-04 13:52:57 -0700213 new_ceil -= size;
214 new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
215 omap_sram_ceil = IOMEM(new_ceil);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100216
217 return (void *)omap_sram_ceil;
218}
219
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000220#ifdef CONFIG_ARCH_OMAP1
221
222static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
223
224void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
225{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700226 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000227 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000228}
229
Aaro Koskinene6f16822010-11-18 19:59:47 +0200230static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000231{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300232 _omap_sram_reprogram_clock =
233 omap_sram_push(omap1_sram_reprogram_clock,
234 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000235
236 return 0;
237}
238
239#else
240#define omap1_sram_init() do {} while (0)
241#endif
242
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300243#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000244
245static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
246 u32 base_cs, u32 force_unlock);
247
248void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
249 u32 base_cs, u32 force_unlock)
250{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700251 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000252 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
253 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000254}
255
256static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
257 u32 mem_type);
258
259void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
260{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700261 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000262 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000263}
264
265static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
266
267u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
268{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700269 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000270 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
271}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300272#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000273
Tony Lindgren59b479e2011-01-27 16:39:40 -0800274#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700275static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000276{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300277 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
278 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000279
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300280 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
281 omap242x_sram_reprogram_sdrc_sz);
282
283 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
284 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000285
286 return 0;
287}
288#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300289static inline int omap242x_sram_init(void)
290{
291 return 0;
292}
293#endif
294
Tony Lindgren59b479e2011-01-27 16:39:40 -0800295#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700296static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300297{
298 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
299 omap243x_sram_ddr_init_sz);
300
301 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
302 omap243x_sram_reprogram_sdrc_sz);
303
304 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
305 omap243x_sram_set_prcm_sz);
306
307 return 0;
308}
309#else
310static inline int omap243x_sram_init(void)
311{
312 return 0;
313}
314#endif
315
316#ifdef CONFIG_ARCH_OMAP3
317
Jean Pihet58cda882009-07-24 19:43:25 -0600318static u32 (*_omap3_sram_configure_core_dpll)(
319 u32 m2, u32 unlock_dll, u32 f, u32 inc,
320 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
321 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
322 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
323 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
324
325u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
326 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
327 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
328 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
329 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300330{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700331 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600332 return _omap3_sram_configure_core_dpll(
333 m2, unlock_dll, f, inc,
334 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
335 sdrc_actim_ctrl_b_0, sdrc_mr_0,
336 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
337 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300338}
339
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530340#ifdef CONFIG_PM
341void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300342{
343 omap_sram_ceil = omap_sram_base + omap_sram_size;
344
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300345 _omap3_sram_configure_core_dpll =
346 omap_sram_push(omap3_sram_configure_core_dpll,
347 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530348 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300349}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530350#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300351
Jean Pihet46e130d2011-06-29 18:40:23 +0200352#endif /* CONFIG_ARCH_OMAP3 */
353
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300354static inline int omap34xx_sram_init(void)
355{
Jean Pihet46e130d2011-06-29 18:40:23 +0200356#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
357 omap3_sram_restore_context();
358#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300359 return 0;
360}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000361
362int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100363{
364 omap_detect_sram();
365 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000366
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300367 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000368 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300369 else if (cpu_is_omap242x())
370 omap242x_sram_init();
371 else if (cpu_is_omap2430())
372 omap243x_sram_init();
373 else if (cpu_is_omap34xx())
374 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000375
376 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100377}