Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/ide/pci/sl82c105.c |
| 3 | * |
| 4 | * SL82C105/Winbond 553 IDE driver |
| 5 | * |
| 6 | * Maintainer unknown. |
| 7 | * |
| 8 | * Drive tuning added from Rebel.com's kernel sources |
| 9 | * -- Russell King (15/11/98) linux@arm.linux.org.uk |
| 10 | * |
| 11 | * Merge in Russell's HW workarounds, fix various problems |
| 12 | * with the timing registers setup. |
| 13 | * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 14 | * |
| 15 | * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | */ |
| 17 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/types.h> |
| 19 | #include <linux/module.h> |
| 20 | #include <linux/kernel.h> |
| 21 | #include <linux/timer.h> |
| 22 | #include <linux/mm.h> |
| 23 | #include <linux/ioport.h> |
| 24 | #include <linux/interrupt.h> |
| 25 | #include <linux/blkdev.h> |
| 26 | #include <linux/hdreg.h> |
| 27 | #include <linux/pci.h> |
| 28 | #include <linux/ide.h> |
| 29 | |
| 30 | #include <asm/io.h> |
| 31 | #include <asm/dma.h> |
| 32 | |
| 33 | #undef DEBUG |
| 34 | |
| 35 | #ifdef DEBUG |
| 36 | #define DBG(arg) printk arg |
| 37 | #else |
| 38 | #define DBG(fmt,...) |
| 39 | #endif |
| 40 | /* |
| 41 | * SL82C105 PCI config register 0x40 bits. |
| 42 | */ |
| 43 | #define CTRL_IDE_IRQB (1 << 30) |
| 44 | #define CTRL_IDE_IRQA (1 << 28) |
| 45 | #define CTRL_LEGIRQ (1 << 11) |
| 46 | #define CTRL_P1F16 (1 << 5) |
| 47 | #define CTRL_P1EN (1 << 4) |
| 48 | #define CTRL_P0F16 (1 << 1) |
| 49 | #define CTRL_P0EN (1 << 0) |
| 50 | |
| 51 | /* |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 52 | * Convert a PIO mode and cycle time to the required on/off times |
| 53 | * for the interface. This has protection against runaway timings. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | */ |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 55 | static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | { |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 57 | unsigned int cmd_on, cmd_off; |
Bartlomiej Zolnierkiewicz | 2229833 | 2007-07-20 01:11:55 +0200 | [diff] [blame] | 58 | u8 iordy = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 60 | cmd_on = (ide_pio_timings[pio].active_time + 29) / 30; |
| 61 | cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | if (cmd_on == 0) |
| 64 | cmd_on = 1; |
| 65 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | if (cmd_off == 0) |
| 67 | cmd_off = 1; |
| 68 | |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 69 | if (pio > 2 || ide_dev_has_iordy(drive->id)) |
Bartlomiej Zolnierkiewicz | 2229833 | 2007-07-20 01:11:55 +0200 | [diff] [blame] | 70 | iordy = 0x40; |
| 71 | |
| 72 | return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | /* |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 76 | * Configure the chipset for PIO mode. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | */ |
Bartlomiej Zolnierkiewicz | 88b2b32 | 2007-10-13 17:47:51 +0200 | [diff] [blame] | 78 | static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | { |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 80 | struct pci_dev *dev = HWIF(drive)->pci_dev; |
| 81 | int reg = 0x44 + drive->dn * 4; |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 82 | u16 drv_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 84 | drv_ctrl = get_pio_timings(drive, pio); |
Sergei Shtylyov | 46cedc9 | 2007-05-16 00:51:44 +0200 | [diff] [blame] | 85 | |
| 86 | /* |
| 87 | * Store the PIO timings so that we can restore them |
| 88 | * in case DMA will be turned off... |
| 89 | */ |
| 90 | drive->drive_data &= 0xffff0000; |
| 91 | drive->drive_data |= drv_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 93 | if (!drive->using_dma) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | /* |
| 95 | * If we are actually using MW DMA, then we can not |
| 96 | * reprogram the interface drive control register. |
| 97 | */ |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 98 | pci_write_config_word(dev, reg, drv_ctrl); |
| 99 | pci_read_config_word (dev, reg, &drv_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | } |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 101 | |
| 102 | printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name, |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 103 | ide_xfer_verbose(pio + XFER_PIO_0), |
| 104 | ide_pio_cycle_time(drive, pio), drv_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | } |
| 106 | |
| 107 | /* |
Bartlomiej Zolnierkiewicz | 88b2b32 | 2007-10-13 17:47:51 +0200 | [diff] [blame] | 108 | * Configure the chipset for DMA mode. |
Sergei Shtylyov | 46cedc9 | 2007-05-16 00:51:44 +0200 | [diff] [blame] | 109 | */ |
Bartlomiej Zolnierkiewicz | 88b2b32 | 2007-10-13 17:47:51 +0200 | [diff] [blame] | 110 | static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed) |
Sergei Shtylyov | 46cedc9 | 2007-05-16 00:51:44 +0200 | [diff] [blame] | 111 | { |
| 112 | static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200}; |
| 113 | u16 drv_ctrl; |
| 114 | |
| 115 | DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n", |
| 116 | drive->name, ide_xfer_verbose(speed))); |
| 117 | |
Sergei Shtylyov | 46cedc9 | 2007-05-16 00:51:44 +0200 | [diff] [blame] | 118 | switch (speed) { |
| 119 | case XFER_MW_DMA_2: |
| 120 | case XFER_MW_DMA_1: |
| 121 | case XFER_MW_DMA_0: |
| 122 | drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0]; |
| 123 | |
| 124 | /* |
| 125 | * Store the DMA timings so that we can actually program |
| 126 | * them when DMA will be turned on... |
| 127 | */ |
| 128 | drive->drive_data &= 0x0000ffff; |
| 129 | drive->drive_data |= (unsigned long)drv_ctrl << 16; |
| 130 | |
| 131 | /* |
| 132 | * If we are already using DMA, we just reprogram |
| 133 | * the drive control register. |
| 134 | */ |
| 135 | if (drive->using_dma) { |
| 136 | struct pci_dev *dev = HWIF(drive)->pci_dev; |
| 137 | int reg = 0x44 + drive->dn * 4; |
| 138 | |
| 139 | pci_write_config_word(dev, reg, drv_ctrl); |
| 140 | } |
| 141 | break; |
Sergei Shtylyov | 46cedc9 | 2007-05-16 00:51:44 +0200 | [diff] [blame] | 142 | default: |
Bartlomiej Zolnierkiewicz | 88b2b32 | 2007-10-13 17:47:51 +0200 | [diff] [blame] | 143 | return; |
Sergei Shtylyov | 46cedc9 | 2007-05-16 00:51:44 +0200 | [diff] [blame] | 144 | } |
Sergei Shtylyov | 46cedc9 | 2007-05-16 00:51:44 +0200 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | * The SL82C105 holds off all IDE interrupts while in DMA mode until |
| 149 | * all DMA activity is completed. Sometimes this causes problems (eg, |
| 150 | * when the drive wants to report an error condition). |
| 151 | * |
| 152 | * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller |
| 153 | * state machine. We need to kick this to work around various bugs. |
| 154 | */ |
| 155 | static inline void sl82c105_reset_host(struct pci_dev *dev) |
| 156 | { |
| 157 | u16 val; |
| 158 | |
| 159 | pci_read_config_word(dev, 0x7e, &val); |
| 160 | pci_write_config_word(dev, 0x7e, val | (1 << 2)); |
| 161 | pci_write_config_word(dev, 0x7e, val & ~(1 << 2)); |
| 162 | } |
| 163 | |
| 164 | /* |
| 165 | * If we get an IRQ timeout, it might be that the DMA state machine |
| 166 | * got confused. Fix from Todd Inglett. Details from Winbond. |
| 167 | * |
| 168 | * This function is called when the IDE timer expires, the drive |
| 169 | * indicates that it is READY, and we were waiting for DMA to complete. |
| 170 | */ |
Sergei Shtylyov | 841d2a9 | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 171 | static void sl82c105_dma_lost_irq(ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | { |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 173 | ide_hwif_t *hwif = HWIF(drive); |
| 174 | struct pci_dev *dev = hwif->pci_dev; |
| 175 | u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA; |
| 176 | u8 dma_cmd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 178 | printk("sl82c105: lost IRQ, resetting host\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | |
| 180 | /* |
| 181 | * Check the raw interrupt from the drive. |
| 182 | */ |
| 183 | pci_read_config_dword(dev, 0x40, &val); |
| 184 | if (val & mask) |
| 185 | printk("sl82c105: drive was requesting IRQ, but host lost it\n"); |
| 186 | |
| 187 | /* |
| 188 | * Was DMA enabled? If so, disable it - we're resetting the |
| 189 | * host. The IDE layer will be handling the drive for us. |
| 190 | */ |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 191 | dma_cmd = inb(hwif->dma_command); |
| 192 | if (dma_cmd & 1) { |
| 193 | outb(dma_cmd & ~1, hwif->dma_command); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | printk("sl82c105: DMA was enabled\n"); |
| 195 | } |
| 196 | |
| 197 | sl82c105_reset_host(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | } |
| 199 | |
| 200 | /* |
| 201 | * ATAPI devices can cause the SL82C105 DMA state machine to go gaga. |
| 202 | * Winbond recommend that the DMA state machine is reset prior to |
| 203 | * setting the bus master DMA enable bit. |
| 204 | * |
| 205 | * The generic IDE core will have disabled the BMEN bit before this |
| 206 | * function is called. |
| 207 | */ |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 208 | static void sl82c105_dma_start(ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | { |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 210 | ide_hwif_t *hwif = HWIF(drive); |
| 211 | struct pci_dev *dev = hwif->pci_dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | |
| 213 | sl82c105_reset_host(dev); |
| 214 | ide_dma_start(drive); |
| 215 | } |
| 216 | |
Sergei Shtylyov | c283f5d | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 217 | static void sl82c105_dma_timeout(ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 218 | { |
Sergei Shtylyov | c283f5d | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 219 | DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | |
Sergei Shtylyov | c283f5d | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 221 | sl82c105_reset_host(HWIF(drive)->pci_dev); |
| 222 | ide_dma_timeout(drive); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | } |
| 224 | |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 225 | static int sl82c105_ide_dma_on(ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | { |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 227 | struct pci_dev *dev = HWIF(drive)->pci_dev; |
| 228 | int rc, reg = 0x44 + drive->dn * 4; |
| 229 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | DBG(("sl82c105_ide_dma_on(drive:%s)\n", drive->name)); |
| 231 | |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 232 | rc = __ide_dma_on(drive); |
| 233 | if (rc == 0) { |
Sergei Shtylyov | 46cedc9 | 2007-05-16 00:51:44 +0200 | [diff] [blame] | 234 | pci_write_config_word(dev, reg, drive->drive_data >> 16); |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 235 | |
| 236 | printk(KERN_INFO "%s: DMA enabled\n", drive->name); |
| 237 | } |
| 238 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | } |
| 240 | |
Bartlomiej Zolnierkiewicz | 7469aaf | 2007-02-17 02:40:26 +0100 | [diff] [blame] | 241 | static void sl82c105_dma_off_quietly(ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | { |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 243 | struct pci_dev *dev = HWIF(drive)->pci_dev; |
| 244 | int reg = 0x44 + drive->dn * 4; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | |
Bartlomiej Zolnierkiewicz | 7469aaf | 2007-02-17 02:40:26 +0100 | [diff] [blame] | 246 | DBG(("sl82c105_dma_off_quietly(drive:%s)\n", drive->name)); |
| 247 | |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 248 | pci_write_config_word(dev, reg, drive->drive_data); |
| 249 | |
Bartlomiej Zolnierkiewicz | 7469aaf | 2007-02-17 02:40:26 +0100 | [diff] [blame] | 250 | ide_dma_off_quietly(drive); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | /* |
| 254 | * Ok, that is nasty, but we must make sure the DMA timings |
| 255 | * won't be used for a PIO access. The solution here is |
| 256 | * to make sure the 16 bits mode is diabled on the channel |
| 257 | * when DMA is enabled, thus causing the chip to use PIO0 |
| 258 | * timings for those operations. |
| 259 | */ |
| 260 | static void sl82c105_selectproc(ide_drive_t *drive) |
| 261 | { |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 262 | ide_hwif_t *hwif = HWIF(drive); |
| 263 | struct pci_dev *dev = hwif->pci_dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 | u32 val, old, mask; |
| 265 | |
| 266 | //DBG(("sl82c105_selectproc(drive:%s)\n", drive->name)); |
| 267 | |
| 268 | mask = hwif->channel ? CTRL_P1F16 : CTRL_P0F16; |
Sergei Shtylyov | dd607d2 | 2006-12-08 02:40:01 -0800 | [diff] [blame] | 269 | old = val = (u32)pci_get_drvdata(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 270 | if (drive->using_dma) |
| 271 | val &= ~mask; |
| 272 | else |
| 273 | val |= mask; |
| 274 | if (old != val) { |
| 275 | pci_write_config_dword(dev, 0x40, val); |
Sergei Shtylyov | dd607d2 | 2006-12-08 02:40:01 -0800 | [diff] [blame] | 276 | pci_set_drvdata(dev, (void *)val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | } |
| 278 | } |
| 279 | |
| 280 | /* |
| 281 | * ATA reset will clear the 16 bits mode in the control |
| 282 | * register, we need to update our cache |
| 283 | */ |
| 284 | static void sl82c105_resetproc(ide_drive_t *drive) |
| 285 | { |
Sergei Shtylyov | dd607d2 | 2006-12-08 02:40:01 -0800 | [diff] [blame] | 286 | struct pci_dev *dev = HWIF(drive)->pci_dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | u32 val; |
| 288 | |
| 289 | DBG(("sl82c105_resetproc(drive:%s)\n", drive->name)); |
| 290 | |
| 291 | pci_read_config_dword(dev, 0x40, &val); |
Sergei Shtylyov | dd607d2 | 2006-12-08 02:40:01 -0800 | [diff] [blame] | 292 | pci_set_drvdata(dev, (void *)val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | |
| 295 | /* |
| 296 | * Return the revision of the Winbond bridge |
| 297 | * which this function is part of. |
| 298 | */ |
| 299 | static unsigned int sl82c105_bridge_revision(struct pci_dev *dev) |
| 300 | { |
| 301 | struct pci_dev *bridge; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | |
| 303 | /* |
| 304 | * The bridge should be part of the same device, but function 0. |
| 305 | */ |
Alan Cox | 640b31b | 2007-05-16 00:51:46 +0200 | [diff] [blame] | 306 | bridge = pci_get_bus_and_slot(dev->bus->number, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | PCI_DEVFN(PCI_SLOT(dev->devfn), 0)); |
| 308 | if (!bridge) |
| 309 | return -1; |
| 310 | |
| 311 | /* |
| 312 | * Make sure it is a Winbond 553 and is an ISA bridge. |
| 313 | */ |
| 314 | if (bridge->vendor != PCI_VENDOR_ID_WINBOND || |
| 315 | bridge->device != PCI_DEVICE_ID_WINBOND_83C553 || |
Alan Cox | 640b31b | 2007-05-16 00:51:46 +0200 | [diff] [blame] | 316 | bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) { |
| 317 | pci_dev_put(bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | return -1; |
Alan Cox | 640b31b | 2007-05-16 00:51:46 +0200 | [diff] [blame] | 319 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | /* |
| 321 | * We need to find function 0's revision, not function 1 |
| 322 | */ |
Alan Cox | 640b31b | 2007-05-16 00:51:46 +0200 | [diff] [blame] | 323 | pci_dev_put(bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | |
Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 325 | return bridge->revision; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | } |
| 327 | |
| 328 | /* |
| 329 | * Enable the PCI device |
| 330 | * |
| 331 | * --BenH: It's arch fixup code that should enable channels that |
| 332 | * have not been enabled by firmware. I decided we can still enable |
| 333 | * channel 0 here at least, but channel 1 has to be enabled by |
| 334 | * firmware or arch code. We still set both to 16 bits mode. |
| 335 | */ |
Herbert Xu | 34a6224 | 2005-07-03 16:36:56 +0200 | [diff] [blame] | 336 | static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | { |
| 338 | u32 val; |
| 339 | |
| 340 | DBG(("init_chipset_sl82c105()\n")); |
| 341 | |
| 342 | pci_read_config_dword(dev, 0x40, &val); |
| 343 | val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16; |
| 344 | pci_write_config_dword(dev, 0x40, val); |
Sergei Shtylyov | dd607d2 | 2006-12-08 02:40:01 -0800 | [diff] [blame] | 345 | pci_set_drvdata(dev, (void *)val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | |
| 347 | return dev->irq; |
| 348 | } |
| 349 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | /* |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 351 | * Initialise IDE channel |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 352 | */ |
Herbert Xu | 34a6224 | 2005-07-03 16:36:56 +0200 | [diff] [blame] | 353 | static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | { |
Russell King | 9648f55 | 2005-11-12 16:57:29 +0000 | [diff] [blame] | 355 | unsigned int rev; |
Sergei Shtylyov | dd607d2 | 2006-12-08 02:40:01 -0800 | [diff] [blame] | 356 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index)); |
| 358 | |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 359 | hwif->set_pio_mode = &sl82c105_set_pio_mode; |
Bartlomiej Zolnierkiewicz | 88b2b32 | 2007-10-13 17:47:51 +0200 | [diff] [blame] | 360 | hwif->set_dma_mode = &sl82c105_set_dma_mode; |
Sergei Shtylyov | e93df70 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 361 | hwif->selectproc = &sl82c105_selectproc; |
| 362 | hwif->resetproc = &sl82c105_resetproc; |
Sergei Shtylyov | dd607d2 | 2006-12-08 02:40:01 -0800 | [diff] [blame] | 363 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | if (!hwif->dma_base) |
| 365 | return; |
| 366 | |
Russell King | 9648f55 | 2005-11-12 16:57:29 +0000 | [diff] [blame] | 367 | rev = sl82c105_bridge_revision(hwif->pci_dev); |
| 368 | if (rev <= 5) { |
| 369 | /* |
| 370 | * Never ever EVER under any circumstances enable |
| 371 | * DMA when the bridge is this old. |
| 372 | */ |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 373 | printk(" %s: Winbond W83C553 bridge revision %d, " |
| 374 | "BM-DMA disabled\n", hwif->name, rev); |
| 375 | return; |
Russell King | 9648f55 | 2005-11-12 16:57:29 +0000 | [diff] [blame] | 376 | } |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 377 | |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 378 | hwif->mwdma_mask = ATA_MWDMA2; |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 379 | |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 380 | hwif->ide_dma_on = &sl82c105_ide_dma_on; |
| 381 | hwif->dma_off_quietly = &sl82c105_dma_off_quietly; |
Sergei Shtylyov | 841d2a9 | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 382 | hwif->dma_lost_irq = &sl82c105_dma_lost_irq; |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 383 | hwif->dma_start = &sl82c105_dma_start; |
Sergei Shtylyov | c283f5d | 2007-07-09 23:17:54 +0200 | [diff] [blame] | 384 | hwif->dma_timeout = &sl82c105_dma_timeout; |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 385 | |
Sergei Shtylyov | 688a87d | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 386 | if (hwif->mate) |
| 387 | hwif->serialized = hwif->mate->serialized = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | } |
| 389 | |
Bartlomiej Zolnierkiewicz | 8562043 | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 390 | static const struct ide_port_info sl82c105_chipset __devinitdata = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | .name = "W82C105", |
| 392 | .init_chipset = init_chipset_sl82c105, |
| 393 | .init_hwif = init_hwif_sl82c105, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}}, |
Bartlomiej Zolnierkiewicz | caea760 | 2007-10-20 00:32:30 +0200 | [diff] [blame] | 395 | .host_flags = IDE_HFLAG_IO_32BIT | |
| 396 | IDE_HFLAG_UNMASK_IRQS | |
| 397 | IDE_HFLAG_NO_AUTODMA | |
| 398 | IDE_HFLAG_BOOTABLE, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 399 | .pio_mask = ATA_PIO5, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | }; |
| 401 | |
| 402 | static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id) |
| 403 | { |
| 404 | return ide_setup_pci_device(dev, &sl82c105_chipset); |
| 405 | } |
| 406 | |
Bartlomiej Zolnierkiewicz | 9cbcc5e | 2007-10-16 22:29:56 +0200 | [diff] [blame] | 407 | static const struct pci_device_id sl82c105_pci_tbl[] = { |
| 408 | { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | { 0, }, |
| 410 | }; |
| 411 | MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl); |
| 412 | |
| 413 | static struct pci_driver driver = { |
| 414 | .name = "W82C105_IDE", |
| 415 | .id_table = sl82c105_pci_tbl, |
| 416 | .probe = sl82c105_init_one, |
| 417 | }; |
| 418 | |
Bartlomiej Zolnierkiewicz | 82ab1ee | 2007-01-27 13:46:56 +0100 | [diff] [blame] | 419 | static int __init sl82c105_ide_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | { |
| 421 | return ide_pci_register_driver(&driver); |
| 422 | } |
| 423 | |
| 424 | module_init(sl82c105_ide_init); |
| 425 | |
| 426 | MODULE_DESCRIPTION("PCI driver module for W82C105 IDE"); |
| 427 | MODULE_LICENSE("GPL"); |