blob: 9ed65b055171e331fda71fc32302de55106682c8 [file] [log] [blame]
Steve Wiseb038ced2007-02-12 16:16:18 -08001/*
2 * Copyright (c) 2006 Chelsio, Inc. All rights reserved.
Steve Wiseb038ced2007-02-12 16:16:18 -08003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32#ifndef __CXIO_HAL_H__
33#define __CXIO_HAL_H__
34
35#include <linux/list.h>
36#include <linux/mutex.h>
37
38#include "t3_cpl.h"
39#include "t3cdev.h"
40#include "cxgb3_ctl_defs.h"
41#include "cxio_wr.h"
42
43#define T3_CTRL_QP_ID FW_RI_SGEEC_START
44#define T3_CTL_QP_TID FW_RI_TID_START
45#define T3_CTRL_QP_SIZE_LOG2 8
46#define T3_CTRL_CQ_ID 0
47
Steve Wiseb038ced2007-02-12 16:16:18 -080048#define T3_MAX_NUM_RI (1<<15)
49#define T3_MAX_NUM_QP (1<<15)
50#define T3_MAX_NUM_CQ (1<<15)
51#define T3_MAX_NUM_PD (1<<15)
52#define T3_MAX_PBL_SIZE 256
53#define T3_MAX_RQ_SIZE 1024
Steve Wise97d1cc82008-07-14 23:48:47 -070054#define T3_MAX_QP_DEPTH (T3_MAX_RQ_SIZE-1)
55#define T3_MAX_CQ_DEPTH 8192
Steve Wiseb038ced2007-02-12 16:16:18 -080056#define T3_MAX_NUM_STAG (1<<15)
Steve Wiseccaf10d2008-04-29 13:46:52 -070057#define T3_MAX_MR_SIZE 0x100000000ULL
Jon Mason52c80842008-07-14 23:48:49 -070058#define T3_PAGESIZE_MASK 0xffff000 /* 4KB-128MB */
Steve Wiseb038ced2007-02-12 16:16:18 -080059
60#define T3_STAG_UNSET 0xffffffff
61
62#define T3_MAX_DEV_NAME_LEN 32
63
64struct cxio_hal_ctrl_qp {
65 u32 wptr;
66 u32 rptr;
67 struct mutex lock; /* for the wtpr, can sleep */
68 wait_queue_head_t waitq;/* wait for RspQ/CQE msg */
69 union t3_wr *workq; /* the work request queue */
70 dma_addr_t dma_addr; /* pci bus address of the workq */
71 DECLARE_PCI_UNMAP_ADDR(mapping)
72 void __iomem *doorbell;
73};
74
75struct cxio_hal_resource {
76 struct kfifo *tpt_fifo;
77 spinlock_t tpt_fifo_lock;
78 struct kfifo *qpid_fifo;
79 spinlock_t qpid_fifo_lock;
80 struct kfifo *cqid_fifo;
81 spinlock_t cqid_fifo_lock;
82 struct kfifo *pdid_fifo;
83 spinlock_t pdid_fifo_lock;
84};
85
86struct cxio_qpid_list {
87 struct list_head entry;
88 u32 qpid;
89};
90
91struct cxio_ucontext {
92 struct list_head qpids;
93 struct mutex lock;
94};
95
96struct cxio_rdev {
97 char dev_name[T3_MAX_DEV_NAME_LEN];
98 struct t3cdev *t3cdev_p;
99 struct rdma_info rnic_info;
100 struct adap_ports port_info;
101 struct cxio_hal_resource *rscp;
102 struct cxio_hal_ctrl_qp ctrl_qp;
103 void *ulp;
104 unsigned long qpshift;
105 u32 qpnr;
106 u32 qpmask;
107 struct cxio_ucontext uctx;
108 struct gen_pool *pbl_pool;
109 struct gen_pool *rqt_pool;
110 struct list_head entry;
Divy Le Raya73efd02009-01-26 22:22:19 -0800111 u32 flags;
112#define CXIO_ERROR_FATAL 1
Steve Wiseb038ced2007-02-12 16:16:18 -0800113};
114
115static inline int cxio_num_stags(struct cxio_rdev *rdev_p)
116{
117 return min((int)T3_MAX_NUM_STAG, (int)((rdev_p->rnic_info.tpt_top - rdev_p->rnic_info.tpt_base) >> 5));
118}
119
120typedef void (*cxio_hal_ev_callback_func_t) (struct cxio_rdev * rdev_p,
121 struct sk_buff * skb);
122
123#define RSPQ_CQID(rsp) (be32_to_cpu(rsp->cq_ptrid) & 0xffff)
124#define RSPQ_CQPTR(rsp) ((be32_to_cpu(rsp->cq_ptrid) >> 16) & 0xffff)
125#define RSPQ_GENBIT(rsp) ((be32_to_cpu(rsp->flags) >> 16) & 1)
126#define RSPQ_OVERFLOW(rsp) ((be32_to_cpu(rsp->flags) >> 17) & 1)
127#define RSPQ_AN(rsp) ((be32_to_cpu(rsp->flags) >> 18) & 1)
128#define RSPQ_SE(rsp) ((be32_to_cpu(rsp->flags) >> 19) & 1)
129#define RSPQ_NOTIFY(rsp) ((be32_to_cpu(rsp->flags) >> 20) & 1)
130#define RSPQ_CQBRANCH(rsp) ((be32_to_cpu(rsp->flags) >> 21) & 1)
131#define RSPQ_CREDIT_THRESH(rsp) ((be32_to_cpu(rsp->flags) >> 22) & 1)
132
133struct respQ_msg_t {
134 __be32 flags; /* flit 0 */
135 __be32 cq_ptrid;
136 __be64 rsvd; /* flit 1 */
137 struct t3_cqe cqe; /* flits 2-3 */
138};
139
140enum t3_cq_opcode {
141 CQ_ARM_AN = 0x2,
142 CQ_ARM_SE = 0x6,
143 CQ_FORCE_AN = 0x3,
144 CQ_CREDIT_UPDATE = 0x7
145};
146
147int cxio_rdev_open(struct cxio_rdev *rdev);
148void cxio_rdev_close(struct cxio_rdev *rdev);
149int cxio_hal_cq_op(struct cxio_rdev *rdev, struct t3_cq *cq,
150 enum t3_cq_opcode op, u32 credit);
Steve Wiseb038ced2007-02-12 16:16:18 -0800151int cxio_create_cq(struct cxio_rdev *rdev, struct t3_cq *cq);
152int cxio_destroy_cq(struct cxio_rdev *rdev, struct t3_cq *cq);
153int cxio_resize_cq(struct cxio_rdev *rdev, struct t3_cq *cq);
154void cxio_release_ucontext(struct cxio_rdev *rdev, struct cxio_ucontext *uctx);
155void cxio_init_ucontext(struct cxio_rdev *rdev, struct cxio_ucontext *uctx);
156int cxio_create_qp(struct cxio_rdev *rdev, u32 kernel_domain, struct t3_wq *wq,
157 struct cxio_ucontext *uctx);
158int cxio_destroy_qp(struct cxio_rdev *rdev, struct t3_wq *wq,
159 struct cxio_ucontext *uctx);
160int cxio_peek_cq(struct t3_wq *wr, struct t3_cq *cq, int opcode);
Roland Dreier273748c2008-05-06 15:56:22 -0700161int cxio_write_pbl(struct cxio_rdev *rdev_p, __be64 *pbl,
162 u32 pbl_addr, u32 pbl_size);
Steve Wiseb038ced2007-02-12 16:16:18 -0800163int cxio_register_phys_mem(struct cxio_rdev *rdev, u32 * stag, u32 pdid,
164 enum tpt_mem_perm perm, u32 zbva, u64 to, u32 len,
Roland Dreier273748c2008-05-06 15:56:22 -0700165 u8 page_size, u32 pbl_size, u32 pbl_addr);
Steve Wiseb038ced2007-02-12 16:16:18 -0800166int cxio_reregister_phys_mem(struct cxio_rdev *rdev, u32 * stag, u32 pdid,
167 enum tpt_mem_perm perm, u32 zbva, u64 to, u32 len,
Roland Dreier273748c2008-05-06 15:56:22 -0700168 u8 page_size, u32 pbl_size, u32 pbl_addr);
Steve Wiseb038ced2007-02-12 16:16:18 -0800169int cxio_dereg_mem(struct cxio_rdev *rdev, u32 stag, u32 pbl_size,
170 u32 pbl_addr);
171int cxio_allocate_window(struct cxio_rdev *rdev, u32 * stag, u32 pdid);
Steve Wisee7e55822008-07-14 23:48:45 -0700172int cxio_allocate_stag(struct cxio_rdev *rdev, u32 *stag, u32 pdid, u32 pbl_size, u32 pbl_addr);
Steve Wiseb038ced2007-02-12 16:16:18 -0800173int cxio_deallocate_window(struct cxio_rdev *rdev, u32 stag);
174int cxio_rdma_init(struct cxio_rdev *rdev, struct t3_rdma_init_attr *attr);
175void cxio_register_ev_cb(cxio_hal_ev_callback_func_t ev_cb);
176void cxio_unregister_ev_cb(cxio_hal_ev_callback_func_t ev_cb);
Steve Wiseb038ced2007-02-12 16:16:18 -0800177u32 cxio_hal_get_pdid(struct cxio_hal_resource *rscp);
178void cxio_hal_put_pdid(struct cxio_hal_resource *rscp, u32 pdid);
179int __init cxio_hal_init(void);
180void __exit cxio_hal_exit(void);
Steve Wisec8286942008-05-02 11:17:41 -0500181int cxio_flush_rq(struct t3_wq *wq, struct t3_cq *cq, int count);
182int cxio_flush_sq(struct t3_wq *wq, struct t3_cq *cq, int count);
Steve Wiseb038ced2007-02-12 16:16:18 -0800183void cxio_count_rcqes(struct t3_cq *cq, struct t3_wq *wq, int *count);
184void cxio_count_scqes(struct t3_cq *cq, struct t3_wq *wq, int *count);
185void cxio_flush_hw_cq(struct t3_cq *cq);
186int cxio_poll_cq(struct t3_wq *wq, struct t3_cq *cq, struct t3_cqe *cqe,
187 u8 *cqe_flushed, u64 *cookie, u32 *credit);
188
189#define MOD "iw_cxgb3: "
190#define PDBG(fmt, args...) pr_debug(MOD fmt, ## args)
191
192#ifdef DEBUG
193void cxio_dump_tpt(struct cxio_rdev *rev, u32 stag);
194void cxio_dump_pbl(struct cxio_rdev *rev, u32 pbl_addr, uint len, u8 shift);
195void cxio_dump_wqe(union t3_wr *wqe);
196void cxio_dump_wce(struct t3_cqe *wce);
197void cxio_dump_rqt(struct cxio_rdev *rdev, u32 hwtid, int nents);
198void cxio_dump_tcb(struct cxio_rdev *rdev, u32 hwtid);
199#endif
200
201#endif