blob: e7bef3d936d87ea6bba51f753ed07af43780e673 [file] [log] [blame]
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +00001/*
2 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef __ASM_CPUFEATURE_H
10#define __ASM_CPUFEATURE_H
11
Catalin Marinas272d01b2016-11-03 18:34:34 +000012#include <asm/cpucaps.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000013#include <asm/hwcap.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010014#include <asm/sysreg.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000015
16/*
17 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
18 * in the kernel and for user space to keep track of which optional features
19 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
20 * Note that HWCAP_x constants are bit fields so we need to take the log.
21 */
22
23#define MAX_CPU_FEATURES (8 * sizeof(elf_hwcap))
24#define cpu_feature(x) ilog2(HWCAP_ ## x)
25
Andre Przywara301bcfa2014-11-14 15:54:10 +000026#ifndef __ASSEMBLY__
Andre Przywara930da092014-11-14 15:54:07 +000027
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +000028#include <linux/bug.h>
29#include <linux/jump_label.h>
Will Deacon144e9692015-04-30 18:55:50 +010030#include <linux/kernel.h>
31
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010032/* CPU feature register tracking */
33enum ftr_type {
Will Deacon3c5dbb92019-08-05 18:13:55 +010034 FTR_EXACT, /* Use a predefined safe value */
35 FTR_LOWER_SAFE, /* Smaller value is safe */
36 FTR_HIGHER_SAFE, /* Bigger value is safe */
37 FTR_HIGHER_OR_ZERO_SAFE, /* Bigger value is safe, but 0 is biggest */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010038};
39
40#define FTR_STRICT true /* SANITY check strict matching required */
41#define FTR_NONSTRICT false /* SANITY check ignored */
42
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000043#define FTR_SIGNED true /* Value should be treated as signed */
44#define FTR_UNSIGNED false /* Value should be treated as unsigned */
45
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010046struct arm64_ftr_bits {
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000047 bool sign; /* Value is signed ? */
48 bool strict; /* CPU Sanity check: strict matching required ? */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010049 enum ftr_type type;
50 u8 shift;
51 u8 width;
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +010052 s64 safe_val; /* safe value for FTR_EXACT features */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010053};
54
55/*
56 * @arm64_ftr_reg - Feature register
57 * @strict_mask Bits which should match across all CPUs for sanity.
58 * @sys_val Safe value across the CPUs (system view)
59 */
60struct arm64_ftr_reg {
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010061 const char *name;
62 u64 strict_mask;
63 u64 sys_val;
64 const struct arm64_ftr_bits *ftr_bits;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010065};
66
Ard Biesheuvel675b0562016-08-31 11:31:10 +010067extern struct arm64_ftr_reg arm64_ftr_reg_ctrel0;
68
Suzuki K Poulose92406f02016-04-22 12:25:31 +010069/* scope of capability check */
70enum {
71 SCOPE_SYSTEM,
72 SCOPE_LOCAL_CPU,
73};
74
Marc Zyngier359b7062015-03-27 13:09:23 +000075struct arm64_cpu_capabilities {
76 const char *desc;
77 u16 capability;
Suzuki K Poulose92406f02016-04-22 12:25:31 +010078 int def_scope; /* default scope */
79 bool (*matches)(const struct arm64_cpu_capabilities *caps, int scope);
James Morse2a6dcb22016-10-18 11:27:46 +010080 int (*enable)(void *); /* Called on all active CPUs */
Marc Zyngier359b7062015-03-27 13:09:23 +000081 union {
82 struct { /* To be used for erratum handling only */
83 u32 midr_model;
84 u32 midr_range_min, midr_range_max;
85 };
Marc Zyngier94a9e042015-06-12 12:06:36 +010086
87 struct { /* Feature register checking */
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +010088 u32 sys_reg;
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +000089 u8 field_pos;
90 u8 min_field_value;
91 u8 hwcap_type;
92 bool sign;
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +010093 unsigned long hwcap;
Marc Zyngier94a9e042015-06-12 12:06:36 +010094 };
Marc Zyngier359b7062015-03-27 13:09:23 +000095 };
96};
97
Fabio Estevam06f9eb82014-12-04 01:17:01 +000098extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Catalin Marinasefd9e032016-09-05 18:25:48 +010099extern struct static_key_false cpu_hwcap_keys[ARM64_NCAPS];
Mark Rutlandb1d57082017-05-16 15:18:05 +0100100extern struct static_key_false arm64_const_caps_ready;
Andre Przywara930da092014-11-14 15:54:07 +0000101
Marc Zyngiere3661b12016-04-22 12:25:32 +0100102bool this_cpu_has_cap(unsigned int cap);
103
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000104static inline bool cpu_have_feature(unsigned int num)
105{
106 return elf_hwcap & (1UL << num);
107}
108
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +0000109/* System capability check for constant caps */
Mark Rutlandb1d57082017-05-16 15:18:05 +0100110static inline bool __cpus_have_const_cap(int num)
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +0000111{
112 if (num >= ARM64_NCAPS)
113 return false;
114 return static_branch_unlikely(&cpu_hwcap_keys[num]);
115}
116
Andre Przywara930da092014-11-14 15:54:07 +0000117static inline bool cpus_have_cap(unsigned int num)
118{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000119 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000120 return false;
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +0000121 return test_bit(num, cpu_hwcaps);
Andre Przywara930da092014-11-14 15:54:07 +0000122}
123
Mark Rutlandb1d57082017-05-16 15:18:05 +0100124static inline bool cpus_have_const_cap(int num)
125{
126 if (static_branch_likely(&arm64_const_caps_ready))
127 return __cpus_have_const_cap(num);
128 else
129 return cpus_have_cap(num);
130}
131
Andre Przywara930da092014-11-14 15:54:07 +0000132static inline void cpus_set_cap(unsigned int num)
133{
Catalin Marinasefd9e032016-09-05 18:25:48 +0100134 if (num >= ARM64_NCAPS) {
Andre Przywara930da092014-11-14 15:54:07 +0000135 pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000136 num, ARM64_NCAPS);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100137 } else {
Andre Przywara930da092014-11-14 15:54:07 +0000138 __set_bit(num, cpu_hwcaps);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100139 }
Andre Przywara930da092014-11-14 15:54:07 +0000140}
141
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100142static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000143cpuid_feature_extract_signed_field_width(u64 features, int field, int width)
James Morse79b0e092015-07-21 13:23:26 +0100144{
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100145 return (s64)(features << (64 - width - field)) >> (64 - width);
James Morse79b0e092015-07-21 13:23:26 +0100146}
147
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100148static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000149cpuid_feature_extract_signed_field(u64 features, int field)
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100150{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000151 return cpuid_feature_extract_signed_field_width(features, field, 4);
James Morse79b0e092015-07-21 13:23:26 +0100152}
James Morse79b0e092015-07-21 13:23:26 +0100153
Suzuki K. Poulosed2118272015-11-18 17:08:56 +0000154static inline unsigned int __attribute_const__
155cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
156{
157 return (u64)(features << (64 - width - field)) >> (64 - width);
158}
159
160static inline unsigned int __attribute_const__
161cpuid_feature_extract_unsigned_field(u64 features, int field)
162{
163 return cpuid_feature_extract_unsigned_field_width(features, field, 4);
164}
165
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100166static inline u64 arm64_ftr_mask(const struct arm64_ftr_bits *ftrp)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100167{
168 return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
169}
170
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000171static inline int __attribute_const__
172cpuid_feature_extract_field(u64 features, int field, bool sign)
173{
174 return (sign) ?
175 cpuid_feature_extract_signed_field(features, field) :
176 cpuid_feature_extract_unsigned_field(features, field);
177}
178
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100179static inline s64 arm64_ftr_value(const struct arm64_ftr_bits *ftrp, u64 val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100180{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000181 return (s64)cpuid_feature_extract_field(val, ftrp->shift, ftrp->sign);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100182}
183
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100184static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
185{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000186 return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
187 cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100188}
189
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100190static inline bool id_aa64pfr0_32bit_el0(u64 pfr0)
191{
192 u32 val = cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_EL0_SHIFT);
193
194 return val == ID_AA64PFR0_EL0_32BIT_64BIT;
195}
196
Suzuki K. Poulose3a755782015-10-19 14:24:39 +0100197void __init setup_cpu_features(void);
Andre Przywarae116a372014-11-14 15:54:09 +0000198
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100199void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000200 const char *info);
Andre Przywara8e231852016-06-28 18:07:30 +0100201void enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps);
Suzuki K Poulosec47a1902016-09-09 14:07:10 +0100202void check_local_cpu_capabilities(void);
203
Suzuki K Poulose89ba2642016-09-09 14:07:09 +0100204void update_cpu_errata_workarounds(void);
Andre Przywara8e231852016-06-28 18:07:30 +0100205void __init enable_errata_workarounds(void);
Suzuki K Poulose89ba2642016-09-09 14:07:09 +0100206void verify_local_cpu_errata_workarounds(void);
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000207
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100208u64 read_system_reg(u32 id);
209
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100210static inline bool cpu_supports_mixed_endian_el0(void)
211{
212 return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1));
213}
214
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100215static inline bool system_supports_32bit_el0(void)
216{
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +0000217 return cpus_have_const_cap(ARM64_HAS_32BIT_EL0);
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100218}
219
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100220static inline bool system_supports_mixed_endian_el0(void)
221{
222 return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1));
223}
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000224
Marc Zyngier3a64e6a2018-07-20 10:56:25 +0100225#define ARM64_SSBD_UNKNOWN -1
226#define ARM64_SSBD_FORCE_DISABLE 0
227#define ARM64_SSBD_KERNEL 1
228#define ARM64_SSBD_FORCE_ENABLE 2
229#define ARM64_SSBD_MITIGATED 3
230
Marc Zyngier242bff32018-07-20 10:56:26 +0100231static inline int arm64_get_ssbd_state(void)
232{
233#ifdef CONFIG_ARM64_SSBD
234 extern int ssbd_state;
235 return ssbd_state;
236#else
237 return ARM64_SSBD_UNKNOWN;
238#endif
239}
240
Marc Zyngierd8fbc842018-07-20 10:56:28 +0100241#ifdef CONFIG_ARM64_SSBD
242void arm64_set_ssbd_mitigation(bool state);
243#else
244static inline void arm64_set_ssbd_mitigation(bool state) {}
245#endif
246
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000247#endif /* __ASSEMBLY__ */
248
249#endif