blob: edb2c359480db146993279d494516caa278d50b3 [file] [log] [blame]
Catalin Marinas4f04d8f2012-03-05 11:49:27 +00001/*
2 * Copyright (C) 2012 ARM Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#ifndef __ASM_PGTABLE_H
17#define __ASM_PGTABLE_H
18
Catalin Marinas2f4b8292015-07-10 17:24:28 +010019#include <asm/bug.h>
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000020#include <asm/proc-fns.h>
21
22#include <asm/memory.h>
23#include <asm/pgtable-hwdef.h>
Mark Rutland3eca86e2016-02-26 14:31:32 +000024#include <asm/pgtable-prot.h>
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000025
26/*
Ard Biesheuvel3e1907d2016-03-30 16:46:00 +020027 * VMALLOC range.
Catalin Marinas08375192014-07-16 17:42:43 +010028 *
Ard Biesheuvelf9040772016-02-16 13:52:40 +010029 * VMALLOC_START: beginning of the kernel vmalloc space
Ard Biesheuvel3e1907d2016-03-30 16:46:00 +020030 * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space
31 * and fixed mappings
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000032 */
Ard Biesheuvelf9040772016-02-16 13:52:40 +010033#define VMALLOC_START (MODULES_END)
Catalin Marinas08375192014-07-16 17:42:43 +010034#define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000035
Ard Biesheuvel3bab79e2016-03-30 14:25:48 +020036#define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000037
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080038#define FIRST_USER_ADDRESS 0UL
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000039
40#ifndef __ASSEMBLY__
Catalin Marinas2f4b8292015-07-10 17:24:28 +010041
Mark Rutland961faac2016-01-25 11:45:07 +000042#include <asm/fixmap.h>
Catalin Marinas2f4b8292015-07-10 17:24:28 +010043#include <linux/mmdebug.h>
44
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000045extern void __pte_error(const char *file, int line, unsigned long val);
46extern void __pmd_error(const char *file, int line, unsigned long val);
Jungseok Leec79b9542014-05-12 18:40:51 +090047extern void __pud_error(const char *file, int line, unsigned long val);
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000048extern void __pgd_error(const char *file, int line, unsigned long val);
49
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000050/*
51 * ZERO_PAGE is a global shared page that is always zero: used
52 * for zero-mapped memory areas etc..
53 */
Mark Rutland5227cfa2016-01-25 11:44:57 +000054extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
Ard Biesheuvel22b6f3b2016-03-30 16:45:58 +020055#define ZERO_PAGE(vaddr) pfn_to_page(PHYS_PFN(__pa(empty_zero_page)))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000056
Catalin Marinas7078db42014-07-21 14:52:49 +010057#define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
58
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000059#define pte_pfn(pte) ((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)
60
61#define pfn_pte(pfn,prot) (__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
62
63#define pte_none(pte) (!pte_val(pte))
64#define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
65#define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
Catalin Marinas7078db42014-07-21 14:52:49 +010066
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000067/*
68 * The following only work if pte_present(). Undefined behaviour otherwise.
69 */
Steve Capper84fe6822014-02-25 11:38:53 +000070#define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
Steve Capper84fe6822014-02-25 11:38:53 +000071#define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
72#define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
73#define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
Catalin Marinasf46fdb82017-01-27 10:54:12 +000074#define pte_user_exec(pte) (!(pte_val(pte) & PTE_UXN))
Jeremy Linton93ef6662015-10-07 12:00:21 -050075#define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000076
Catalin Marinas2f4b8292015-07-10 17:24:28 +010077#ifdef CONFIG_ARM64_HW_AFDBM
Catalin Marinasb8474152015-09-11 18:22:00 +010078#define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
Catalin Marinas2f4b8292015-07-10 17:24:28 +010079#else
80#define pte_hw_dirty(pte) (0)
81#endif
82#define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
83#define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
84
Will Deacon766ffb62015-07-28 16:14:03 +010085#define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
Catalin Marinasf46fdb82017-01-27 10:54:12 +000086/*
87 * Execute-only user mappings do not have the PTE_USER bit set. All valid
88 * kernel mappings have the PTE_UXN bit set.
89 */
90#define pte_valid_not_user(pte) \
91 ((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN))
Will Deacon76c714b2015-10-30 18:56:19 +000092#define pte_valid_young(pte) \
93 ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))
Catalin Marinase53800042017-10-26 18:36:47 +010094#define pte_valid_user(pte) \
95 ((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER))
Will Deacon76c714b2015-10-30 18:56:19 +000096
97/*
98 * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
99 * so that we don't erroneously return false for pages that have been
100 * remapped as PROT_NONE but are yet to be flushed from the TLB.
101 */
102#define pte_accessible(mm, pte) \
103 (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000104
Catalin Marinase53800042017-10-26 18:36:47 +0100105/*
106 * p??_access_permitted() is true for valid user mappings (subject to the
107 * write permission check) other than user execute-only which do not have the
108 * PTE_USER bit set. PROT_NONE mappings do not have the PTE_VALID bit set.
109 */
110#define pte_access_permitted(pte, write) \
111 (pte_valid_user(pte) && (!(write) || pte_write(pte)))
112#define pmd_access_permitted(pmd, write) \
113 (pte_access_permitted(pmd_pte(pmd), (write)))
114#define pud_access_permitted(pud, write) \
115 (pte_access_permitted(pud_pte(pud), (write)))
116
Laura Abbottb6d4f282014-08-19 20:41:42 +0100117static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
118{
119 pte_val(pte) &= ~pgprot_val(prot);
120 return pte;
121}
122
123static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
124{
125 pte_val(pte) |= pgprot_val(prot);
126 return pte;
127}
128
Steve Capper44b6dfc2014-01-15 14:07:12 +0000129static inline pte_t pte_wrprotect(pte_t pte)
130{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100131 return clear_pte_bit(pte, __pgprot(PTE_WRITE));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000132}
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000133
Steve Capper44b6dfc2014-01-15 14:07:12 +0000134static inline pte_t pte_mkwrite(pte_t pte)
135{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100136 return set_pte_bit(pte, __pgprot(PTE_WRITE));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000137}
138
139static inline pte_t pte_mkclean(pte_t pte)
140{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100141 return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000142}
143
144static inline pte_t pte_mkdirty(pte_t pte)
145{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100146 return set_pte_bit(pte, __pgprot(PTE_DIRTY));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000147}
148
149static inline pte_t pte_mkold(pte_t pte)
150{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100151 return clear_pte_bit(pte, __pgprot(PTE_AF));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000152}
153
154static inline pte_t pte_mkyoung(pte_t pte)
155{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100156 return set_pte_bit(pte, __pgprot(PTE_AF));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000157}
158
159static inline pte_t pte_mkspecial(pte_t pte)
160{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100161 return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000162}
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000163
Jeremy Linton93ef6662015-10-07 12:00:21 -0500164static inline pte_t pte_mkcont(pte_t pte)
165{
David Woods66b39232015-12-17 14:31:26 -0500166 pte = set_pte_bit(pte, __pgprot(PTE_CONT));
167 return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
Jeremy Linton93ef6662015-10-07 12:00:21 -0500168}
169
170static inline pte_t pte_mknoncont(pte_t pte)
171{
172 return clear_pte_bit(pte, __pgprot(PTE_CONT));
173}
174
James Morse5ebe3a42016-08-24 18:27:30 +0100175static inline pte_t pte_clear_rdonly(pte_t pte)
176{
177 return clear_pte_bit(pte, __pgprot(PTE_RDONLY));
178}
179
180static inline pte_t pte_mkpresent(pte_t pte)
181{
182 return set_pte_bit(pte, __pgprot(PTE_VALID));
183}
184
David Woods66b39232015-12-17 14:31:26 -0500185static inline pmd_t pmd_mkcont(pmd_t pmd)
186{
187 return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
188}
189
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000190static inline void set_pte(pte_t *ptep, pte_t pte)
191{
192 *ptep = pte;
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100193
194 /*
195 * Only if the new pte is valid and kernel, otherwise TLB maintenance
196 * or update_mmu_cache() have the necessary barriers.
197 */
Catalin Marinasf46fdb82017-01-27 10:54:12 +0000198 if (pte_valid_not_user(pte)) {
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100199 dsb(ishst);
200 isb();
201 }
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000202}
203
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100204struct mm_struct;
205struct vm_area_struct;
206
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000207extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
208
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100209/*
210 * PTE bits configuration in the presence of hardware Dirty Bit Management
211 * (PTE_WRITE == PTE_DBM):
212 *
213 * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
214 * 0 0 | 1 0 0
215 * 0 1 | 1 1 0
216 * 1 0 | 1 0 1
217 * 1 1 | 0 1 x
218 *
219 * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
220 * the page fault mechanism. Checking the dirty status of a pte becomes:
221 *
Catalin Marinasb8474152015-09-11 18:22:00 +0100222 * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100223 */
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000224static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
225 pte_t *ptep, pte_t pte)
226{
Catalin Marinasfdc69e72016-03-09 16:31:29 +0000227 if (pte_present(pte)) {
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100228 if (pte_sw_dirty(pte) && pte_write(pte))
Steve Capperc2c93e52014-01-15 14:07:13 +0000229 pte_val(pte) &= ~PTE_RDONLY;
230 else
231 pte_val(pte) |= PTE_RDONLY;
Catalin Marinasf46fdb82017-01-27 10:54:12 +0000232 if (pte_user_exec(pte) && !pte_special(pte))
Catalin Marinasac15bd62016-01-07 16:07:20 +0000233 __sync_icache_dcache(pte, addr);
Will Deacon02522462013-01-09 11:08:10 +0000234 }
235
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100236 /*
237 * If the existing pte is valid, check for potential race with
238 * hardware updates of the pte (ptep_set_access_flags safely changes
239 * valid ptes without going through an invalid entry).
240 */
Catalin Marinas82d34002015-12-08 17:39:15 +0000241 if (IS_ENABLED(CONFIG_ARM64_HW_AFDBM) &&
242 pte_valid(*ptep) && pte_valid(pte)) {
243 VM_WARN_ONCE(!pte_young(pte),
244 "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
245 __func__, pte_val(*ptep), pte_val(pte));
246 VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(pte),
247 "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
248 __func__, pte_val(*ptep), pte_val(pte));
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100249 }
250
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000251 set_pte(ptep, pte);
252}
253
Steve Capper747a70e2016-08-03 15:15:55 +0100254#define __HAVE_ARCH_PTE_SAME
255static inline int pte_same(pte_t pte_a, pte_t pte_b)
256{
257 pteval_t lhs, rhs;
258
259 lhs = pte_val(pte_a);
260 rhs = pte_val(pte_b);
261
262 if (pte_present(pte_a))
263 lhs &= ~PTE_RDONLY;
264
265 if (pte_present(pte_b))
266 rhs &= ~PTE_RDONLY;
267
268 return (lhs == rhs);
269}
270
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000271/*
272 * Huge pte definitions.
273 */
Steve Capper084bd292013-04-10 13:48:00 +0100274#define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
275#define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
276
277/*
278 * Hugetlb definitions.
279 */
David Woods66b39232015-12-17 14:31:26 -0500280#define HUGE_MAX_HSTATE 4
Steve Capper084bd292013-04-10 13:48:00 +0100281#define HPAGE_SHIFT PMD_SHIFT
282#define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
283#define HPAGE_MASK (~(HPAGE_SIZE - 1))
284#define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000285
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000286#define __HAVE_ARCH_PTE_SPECIAL
287
Steve Capper29e56942014-10-09 15:29:25 -0700288static inline pte_t pud_pte(pud_t pud)
289{
290 return __pte(pud_val(pud));
291}
292
293static inline pmd_t pud_pmd(pud_t pud)
294{
295 return __pmd(pud_val(pud));
296}
297
Steve Capper9c7e5352014-02-25 10:02:13 +0000298static inline pte_t pmd_pte(pmd_t pmd)
299{
300 return __pte(pmd_val(pmd));
301}
Steve Capperaf074842013-04-19 16:23:57 +0100302
Steve Capper9c7e5352014-02-25 10:02:13 +0000303static inline pmd_t pte_pmd(pte_t pte)
304{
305 return __pmd(pte_val(pte));
306}
Steve Capperaf074842013-04-19 16:23:57 +0100307
Ard Biesheuvel8ce837c2014-10-20 15:42:07 +0200308static inline pgprot_t mk_sect_prot(pgprot_t prot)
309{
310 return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
311}
312
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -0700313#ifdef CONFIG_NUMA_BALANCING
314/*
315 * See the comment in include/asm-generic/pgtable.h
316 */
317static inline int pte_protnone(pte_t pte)
318{
319 return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
320}
321
322static inline int pmd_protnone(pmd_t pmd)
323{
324 return pte_protnone(pmd_pte(pmd));
325}
326#endif
327
Steve Capperaf074842013-04-19 16:23:57 +0100328/*
329 * THP definitions.
330 */
Steve Capperaf074842013-04-19 16:23:57 +0100331
332#ifdef CONFIG_TRANSPARENT_HUGEPAGE
333#define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
Steve Capper29e56942014-10-09 15:29:25 -0700334#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
Steve Capperaf074842013-04-19 16:23:57 +0100335
Catalin Marinas5bb1cc02016-05-05 10:44:02 +0100336#define pmd_present(pmd) pte_present(pmd_pte(pmd))
Kirill A. Shutemovc164e032014-12-10 15:44:36 -0800337#define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
Steve Capper9c7e5352014-02-25 10:02:13 +0000338#define pmd_young(pmd) pte_young(pmd_pte(pmd))
339#define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
Steve Capper9c7e5352014-02-25 10:02:13 +0000340#define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
341#define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
Catalin Marinasab4db1f2016-05-05 10:44:01 +0100342#define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd)))
Steve Capper9c7e5352014-02-25 10:02:13 +0000343#define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
344#define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
Catalin Marinas5bb1cc02016-05-05 10:44:02 +0100345#define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_SECT_VALID))
Steve Capperaf074842013-04-19 16:23:57 +0100346
Suzuki K Poulose0dbd3b12016-03-15 10:46:34 +0000347#define pmd_thp_or_huge(pmd) (pmd_huge(pmd) || pmd_trans_huge(pmd))
348
Steve Capper9c7e5352014-02-25 10:02:13 +0000349#define __HAVE_ARCH_PMD_WRITE
350#define pmd_write(pmd) pte_write(pmd_pte(pmd))
Steve Capperaf074842013-04-19 16:23:57 +0100351
352#define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
353
354#define pmd_pfn(pmd) (((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
355#define pfn_pmd(pfn,prot) (__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
356#define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
357
Steve Capper29e56942014-10-09 15:29:25 -0700358#define pud_write(pud) pte_write(pud_pte(pud))
Steve Capper206a2a72014-05-06 14:02:27 +0100359#define pud_pfn(pud) (((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
Steve Capperaf074842013-04-19 16:23:57 +0100360
Will Deaconceb21832014-05-27 19:11:58 +0100361#define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
Steve Capperaf074842013-04-19 16:23:57 +0100362
Catalin Marinasa501e322014-04-03 15:57:15 +0100363#define __pgprot_modify(prot,mask,bits) \
364 __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
365
Steve Capperaf074842013-04-19 16:23:57 +0100366/*
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000367 * Mark the prot value as uncacheable and unbufferable.
368 */
369#define pgprot_noncached(prot) \
Catalin Marinasde2db742014-03-12 16:07:06 +0000370 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000371#define pgprot_writecombine(prot) \
Catalin Marinasde2db742014-03-12 16:07:06 +0000372 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100373#define pgprot_device(prot) \
374 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000375#define __HAVE_PHYS_MEM_ACCESS_PROT
376struct file;
377extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
378 unsigned long size, pgprot_t vma_prot);
379
380#define pmd_none(pmd) (!pmd_val(pmd))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000381
Catalin Marinasab4db1f2016-05-05 10:44:01 +0100382#define pmd_bad(pmd) (!(pmd_val(pmd) & PMD_TABLE_BIT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000383
Marc Zyngier36311602012-12-07 18:35:41 +0000384#define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
385 PMD_TYPE_TABLE)
386#define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
387 PMD_TYPE_SECT)
388
Catalin Marinascac4b8c2016-02-25 15:53:44 +0000389#if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
Qian Cai07a6a922019-07-31 16:05:45 -0400390static inline bool pud_sect(pud_t pud) { return false; }
391static inline bool pud_table(pud_t pud) { return true; }
Steve Capper206a2a72014-05-06 14:02:27 +0100392#else
393#define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
394 PUD_TYPE_SECT)
zhichang.yuan523d6e92014-12-09 07:26:47 +0000395#define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
396 PUD_TYPE_TABLE)
Steve Capper206a2a72014-05-06 14:02:27 +0100397#endif
Marc Zyngier36311602012-12-07 18:35:41 +0000398
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000399static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
400{
401 *pmdp = pmd;
Will Deacon98f76852014-05-02 16:24:10 +0100402 dsb(ishst);
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100403 isb();
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000404}
405
406static inline void pmd_clear(pmd_t *pmdp)
407{
408 set_pmd(pmdp, __pmd(0));
409}
410
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000411static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000412{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000413 return pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK;
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000414}
415
Qian Caib5b14bf2019-04-29 13:37:01 -0400416static inline void pte_unmap(pte_t *pte) { }
417
Mark Rutland053520f2016-01-25 11:45:03 +0000418/* Find an entry in the third-level page table. */
419#define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
420
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000421#define pte_offset_phys(dir,addr) (pmd_page_paddr(*(dir)) + pte_index(addr) * sizeof(pte_t))
422#define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr))))
Mark Rutland053520f2016-01-25 11:45:03 +0000423
424#define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
425#define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
Mark Rutland053520f2016-01-25 11:45:03 +0000426#define pte_unmap_nested(pte) do { } while (0)
427
Mark Rutland961faac2016-01-25 11:45:07 +0000428#define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr))
429#define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr))
430#define pte_clear_fixmap() clear_fixmap(FIX_PTE)
431
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000432#define pmd_page(pmd) pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))
433
Ard Biesheuvel65339452016-02-16 13:52:37 +0100434/* use ONLY for statically allocated translation tables */
435#define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
436
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000437/*
438 * Conversion functions: convert a page and protection to a page entry,
439 * and a page entry and page directory to the page they refer to.
440 */
441#define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
442
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700443#if CONFIG_PGTABLE_LEVELS > 2
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000444
Catalin Marinas7078db42014-07-21 14:52:49 +0100445#define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
446
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000447#define pud_none(pud) (!pud_val(pud))
Catalin Marinasab4db1f2016-05-05 10:44:01 +0100448#define pud_bad(pud) (!(pud_val(pud) & PUD_TABLE_BIT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000449#define pud_present(pud) (pud_val(pud))
450
451static inline void set_pud(pud_t *pudp, pud_t pud)
452{
453 *pudp = pud;
Will Deacon98f76852014-05-02 16:24:10 +0100454 dsb(ishst);
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100455 isb();
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000456}
457
458static inline void pud_clear(pud_t *pudp)
459{
460 set_pud(pudp, __pud(0));
461}
462
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000463static inline phys_addr_t pud_page_paddr(pud_t pud)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000464{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000465 return pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK;
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000466}
467
Catalin Marinas7078db42014-07-21 14:52:49 +0100468/* Find an entry in the second-level page table. */
469#define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
470
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000471#define pmd_offset_phys(dir, addr) (pud_page_paddr(*(dir)) + pmd_index(addr) * sizeof(pmd_t))
472#define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
Catalin Marinas7078db42014-07-21 14:52:49 +0100473
Mark Rutland961faac2016-01-25 11:45:07 +0000474#define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
475#define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr))
476#define pmd_clear_fixmap() clear_fixmap(FIX_PMD)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000477
Jungseok Lee5d96e0c2014-12-20 00:49:40 +0000478#define pud_page(pud) pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
Steve Capper29e56942014-10-09 15:29:25 -0700479
Ard Biesheuvel65339452016-02-16 13:52:37 +0100480/* use ONLY for statically allocated translation tables */
481#define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
482
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000483#else
484
485#define pud_page_paddr(pud) ({ BUILD_BUG(); 0; })
486
Mark Rutland961faac2016-01-25 11:45:07 +0000487/* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
488#define pmd_set_fixmap(addr) NULL
489#define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp)
490#define pmd_clear_fixmap()
491
Ard Biesheuvel65339452016-02-16 13:52:37 +0100492#define pmd_offset_kimg(dir,addr) ((pmd_t *)dir)
493
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700494#endif /* CONFIG_PGTABLE_LEVELS > 2 */
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000495
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700496#if CONFIG_PGTABLE_LEVELS > 3
Jungseok Leec79b9542014-05-12 18:40:51 +0900497
Catalin Marinas7078db42014-07-21 14:52:49 +0100498#define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
499
Jungseok Leec79b9542014-05-12 18:40:51 +0900500#define pgd_none(pgd) (!pgd_val(pgd))
501#define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
502#define pgd_present(pgd) (pgd_val(pgd))
503
504static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
505{
506 *pgdp = pgd;
507 dsb(ishst);
508}
509
510static inline void pgd_clear(pgd_t *pgdp)
511{
512 set_pgd(pgdp, __pgd(0));
513}
514
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000515static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
Jungseok Leec79b9542014-05-12 18:40:51 +0900516{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000517 return pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK;
Jungseok Leec79b9542014-05-12 18:40:51 +0900518}
519
Catalin Marinas7078db42014-07-21 14:52:49 +0100520/* Find an entry in the frst-level page table. */
521#define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
522
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000523#define pud_offset_phys(dir, addr) (pgd_page_paddr(*(dir)) + pud_index(addr) * sizeof(pud_t))
524#define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr))))
Catalin Marinas7078db42014-07-21 14:52:49 +0100525
Mark Rutland961faac2016-01-25 11:45:07 +0000526#define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr))
527#define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr))
528#define pud_clear_fixmap() clear_fixmap(FIX_PUD)
Jungseok Leec79b9542014-05-12 18:40:51 +0900529
Jungseok Lee5d96e0c2014-12-20 00:49:40 +0000530#define pgd_page(pgd) pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))
531
Ard Biesheuvel65339452016-02-16 13:52:37 +0100532/* use ONLY for statically allocated translation tables */
533#define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
534
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000535#else
536
537#define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;})
538
Mark Rutland961faac2016-01-25 11:45:07 +0000539/* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
540#define pud_set_fixmap(addr) NULL
541#define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp)
542#define pud_clear_fixmap()
543
Ard Biesheuvel65339452016-02-16 13:52:37 +0100544#define pud_offset_kimg(dir,addr) ((pud_t *)dir)
545
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700546#endif /* CONFIG_PGTABLE_LEVELS > 3 */
Jungseok Leec79b9542014-05-12 18:40:51 +0900547
Catalin Marinas7078db42014-07-21 14:52:49 +0100548#define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
549
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000550/* to find an entry in a page-table-directory */
551#define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
552
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000553#define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr))
554
555#define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr)))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000556
557/* to find an entry in a kernel page-table-directory */
558#define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
559
Mark Rutland961faac2016-01-25 11:45:07 +0000560#define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
561#define pgd_clear_fixmap() clear_fixmap(FIX_PGD)
562
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000563static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
564{
Will Deacona6fadf72012-12-18 14:15:15 +0000565 const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
Steve Capper1a541b42015-10-01 13:06:07 +0100566 PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100567 /* preserve the hardware dirty information */
568 if (pte_hw_dirty(pte))
Catalin Marinas62d96c72015-09-11 18:22:01 +0100569 pte = pte_mkdirty(pte);
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000570 pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
571 return pte;
572}
573
Steve Capper9c7e5352014-02-25 10:02:13 +0000574static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
575{
576 return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
577}
578
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100579#ifdef CONFIG_ARM64_HW_AFDBM
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100580#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
581extern int ptep_set_access_flags(struct vm_area_struct *vma,
582 unsigned long address, pte_t *ptep,
583 pte_t entry, int dirty);
584
Catalin Marinas282aa702016-05-05 10:44:00 +0100585#ifdef CONFIG_TRANSPARENT_HUGEPAGE
586#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
587static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
588 unsigned long address, pmd_t *pmdp,
589 pmd_t entry, int dirty)
590{
591 return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
592}
593#endif
594
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100595/*
596 * Atomic pte/pmd modifications.
597 */
598#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
Catalin Marinas06485052016-04-13 17:57:37 +0100599static inline int __ptep_test_and_clear_young(pte_t *ptep)
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100600{
601 pteval_t pteval;
602 unsigned int tmp, res;
603
Catalin Marinas06485052016-04-13 17:57:37 +0100604 asm volatile("// __ptep_test_and_clear_young\n"
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100605 " prfm pstl1strm, %2\n"
606 "1: ldxr %0, %2\n"
607 " ubfx %w3, %w0, %5, #1 // extract PTE_AF (young)\n"
608 " and %0, %0, %4 // clear PTE_AF\n"
609 " stxr %w1, %0, %2\n"
610 " cbnz %w1, 1b\n"
611 : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)), "=&r" (res)
612 : "L" (~PTE_AF), "I" (ilog2(PTE_AF)));
613
614 return res;
615}
616
Catalin Marinas06485052016-04-13 17:57:37 +0100617static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
618 unsigned long address,
619 pte_t *ptep)
620{
621 return __ptep_test_and_clear_young(ptep);
622}
623
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100624#ifdef CONFIG_TRANSPARENT_HUGEPAGE
625#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
626static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
627 unsigned long address,
628 pmd_t *pmdp)
629{
630 return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
631}
632#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
633
634#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
635static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
636 unsigned long address, pte_t *ptep)
637{
638 pteval_t old_pteval;
639 unsigned int tmp;
640
641 asm volatile("// ptep_get_and_clear\n"
642 " prfm pstl1strm, %2\n"
643 "1: ldxr %0, %2\n"
644 " stxr %w1, xzr, %2\n"
645 " cbnz %w1, 1b\n"
646 : "=&r" (old_pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)));
647
648 return __pte(old_pteval);
649}
650
651#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Catalin Marinas911f56e2016-05-05 10:43:59 +0100652#define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
653static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
654 unsigned long address, pmd_t *pmdp)
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100655{
656 return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
657}
658#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
659
660/*
661 * ptep_set_wrprotect - mark read-only while trasferring potential hardware
662 * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
663 */
664#define __HAVE_ARCH_PTEP_SET_WRPROTECT
665static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
666{
667 pteval_t pteval;
668 unsigned long tmp;
669
670 asm volatile("// ptep_set_wrprotect\n"
671 " prfm pstl1strm, %2\n"
672 "1: ldxr %0, %2\n"
673 " tst %0, %4 // check for hw dirty (!PTE_RDONLY)\n"
674 " csel %1, %3, xzr, eq // set PTE_DIRTY|PTE_RDONLY if dirty\n"
675 " orr %0, %0, %1 // if !dirty, PTE_RDONLY is already set\n"
676 " and %0, %0, %5 // clear PTE_WRITE/PTE_DBM\n"
677 " stxr %w1, %0, %2\n"
678 " cbnz %w1, 1b\n"
679 : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep))
680 : "r" (PTE_DIRTY|PTE_RDONLY), "L" (PTE_RDONLY), "L" (~PTE_WRITE)
681 : "cc");
682}
683
684#ifdef CONFIG_TRANSPARENT_HUGEPAGE
685#define __HAVE_ARCH_PMDP_SET_WRPROTECT
686static inline void pmdp_set_wrprotect(struct mm_struct *mm,
687 unsigned long address, pmd_t *pmdp)
688{
689 ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
690}
691#endif
692#endif /* CONFIG_ARM64_HW_AFDBM */
693
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000694extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
695extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
Will Deacon1809afd2018-04-03 12:09:05 +0100696extern pgd_t tramp_pg_dir[PTRS_PER_PGD];
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000697
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000698/*
699 * Encode and decode a swap entry:
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000700 * bits 0-1: present (must be zero)
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800701 * bits 2-7: swap type
702 * bits 8-57: swap offset
Catalin Marinasfdc69e72016-03-09 16:31:29 +0000703 * bit 58: PTE_PROT_NONE (must be zero)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000704 */
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800705#define __SWP_TYPE_SHIFT 2
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000706#define __SWP_TYPE_BITS 6
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800707#define __SWP_OFFSET_BITS 50
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000708#define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
709#define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000710#define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000711
712#define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000713#define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000714#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
715
716#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
717#define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
718
719/*
720 * Ensure that there are not more swap files than can be encoded in the kernel
Geert Uytterhoevenaad90612014-03-11 11:23:39 +0100721 * PTEs.
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000722 */
723#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
724
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000725extern int kern_addr_valid(unsigned long addr);
726
727#include <asm-generic/pgtable.h>
728
Will Deacon39b5be92016-01-05 15:36:59 +0000729void pgd_cache_init(void);
730#define pgtable_cache_init pgd_cache_init
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000731
Will Deaconcba35742015-07-16 19:26:02 +0100732/*
733 * On AArch64, the cache coherency is handled via the set_pte_at() function.
734 */
735static inline void update_mmu_cache(struct vm_area_struct *vma,
736 unsigned long addr, pte_t *ptep)
737{
738 /*
Will Deacon120798d2015-10-06 18:46:30 +0100739 * We don't do anything here, so there's a very small chance of
740 * us retaking a user fault which we just fixed up. The alternative
741 * is doing a dsb(ishst), but that penalises the fastpath.
Will Deaconcba35742015-07-16 19:26:02 +0100742 */
Will Deaconcba35742015-07-16 19:26:02 +0100743}
744
745#define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
746
Catalin Marinas7db743c2015-10-16 14:34:50 +0100747#define kc_vaddr_to_offset(v) ((v) & ~VA_START)
748#define kc_offset_to_vaddr(o) ((o) | VA_START)
749
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000750#endif /* !__ASSEMBLY__ */
751
752#endif /* __ASM_PGTABLE_H */