blob: 9a8e45dc36bd06c00f95aee750efdd263b55b55a [file] [log] [blame]
Marc Zyngier359b7062015-03-27 13:09:23 +00001/*
2 * Contains CPU feature definitions
3 *
4 * Copyright (C) 2015 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010019#define pr_fmt(fmt) "CPU features: " fmt
Marc Zyngier359b7062015-03-27 13:09:23 +000020
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010021#include <linux/bsearch.h>
James Morse2a6dcb22016-10-18 11:27:46 +010022#include <linux/cpumask.h>
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010023#include <linux/sort.h>
James Morse2a6dcb22016-10-18 11:27:46 +010024#include <linux/stop_machine.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000025#include <linux/types.h>
26#include <asm/cpu.h>
27#include <asm/cpufeature.h>
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010028#include <asm/cpu_ops.h>
Suzuki K Poulose13f417f2016-02-23 10:31:45 +000029#include <asm/mmu_context.h>
James Morse338d4f42015-07-22 19:05:54 +010030#include <asm/processor.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010031#include <asm/sysreg.h>
Marc Zyngierd88701b2015-01-29 11:24:05 +000032#include <asm/virt.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000033
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010034unsigned long elf_hwcap __read_mostly;
35EXPORT_SYMBOL_GPL(elf_hwcap);
36
37#ifdef CONFIG_COMPAT
38#define COMPAT_ELF_HWCAP_DEFAULT \
39 (COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
40 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
41 COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
42 COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
43 COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV|\
44 COMPAT_HWCAP_LPAE)
45unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
46unsigned int compat_elf_hwcap2 __read_mostly;
47#endif
48
49DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +000050EXPORT_SYMBOL(cpu_hwcaps);
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010051
Catalin Marinasefd9e032016-09-05 18:25:48 +010052DEFINE_STATIC_KEY_ARRAY_FALSE(cpu_hwcap_keys, ARM64_NCAPS);
53EXPORT_SYMBOL(cpu_hwcap_keys);
54
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000055#define __ARM64_FTR_BITS(SIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010056 { \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000057 .sign = SIGNED, \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010058 .strict = STRICT, \
59 .type = TYPE, \
60 .shift = SHIFT, \
61 .width = WIDTH, \
62 .safe_val = SAFE_VAL, \
63 }
64
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +000065/* Define a feature with unsigned values */
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000066#define ARM64_FTR_BITS(STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000067 __ARM64_FTR_BITS(FTR_UNSIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
68
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +000069/* Define a feature with a signed value */
70#define S_ARM64_FTR_BITS(STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
71 __ARM64_FTR_BITS(FTR_SIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
72
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010073#define ARM64_FTR_END \
74 { \
75 .width = 0, \
76 }
77
James Morse70544192016-02-05 14:58:50 +000078/* meta feature for alternatives */
79static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010080cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused);
81
James Morse70544192016-02-05 14:58:50 +000082
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010083static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010084 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
85 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64ISAR0_RDM_SHIFT, 4, 0),
86 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 24, 4, 0),
87 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_ATOMICS_SHIFT, 4, 0),
88 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_CRC32_SHIFT, 4, 0),
89 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA2_SHIFT, 4, 0),
90 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA1_SHIFT, 4, 0),
91 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_AES_SHIFT, 4, 0),
92 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* RAZ */
93 ARM64_FTR_END,
94};
95
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010096static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
Will Deacon73547722018-04-03 12:09:14 +010097 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV3_SHIFT, 4, 0),
Mark Rutland47320012018-04-12 12:11:13 +010098 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV2_SHIFT, 4, 0),
99 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 24, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100100 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 28, 4, 0),
101 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_GIC_SHIFT, 4, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000102 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_ASIMD_SHIFT, 4, ID_AA64PFR0_ASIMD_NI),
103 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_FP_SHIFT, 4, ID_AA64PFR0_FP_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100104 /* Linux doesn't care about the EL3 */
105 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, ID_AA64PFR0_EL3_SHIFT, 4, 0),
106 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL2_SHIFT, 4, 0),
107 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY),
108 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY),
109 ARM64_FTR_END,
110};
111
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100112static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100113 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000114 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN4_SHIFT, 4, ID_AA64MMFR0_TGRAN4_NI),
115 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN64_SHIFT, 4, ID_AA64MMFR0_TGRAN64_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100116 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN16_SHIFT, 4, ID_AA64MMFR0_TGRAN16_NI),
117 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_BIGENDEL0_SHIFT, 4, 0),
118 /* Linux shouldn't care about secure memory */
119 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_SNSMEM_SHIFT, 4, 0),
120 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_BIGENDEL_SHIFT, 4, 0),
121 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_ASID_SHIFT, 4, 0),
122 /*
123 * Differing PARange is fine as long as all peripherals and memory are mapped
124 * within the minimum PARange of all CPUs
125 */
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000126 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_PARANGE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100127 ARM64_FTR_END,
128};
129
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100130static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100131 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
132 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_PAN_SHIFT, 4, 0),
133 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_LOR_SHIFT, 4, 0),
134 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_HPD_SHIFT, 4, 0),
135 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_VHE_SHIFT, 4, 0),
136 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_VMIDBITS_SHIFT, 4, 0),
137 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_HADBS_SHIFT, 4, 0),
138 ARM64_FTR_END,
139};
140
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100141static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800142 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_LVA_SHIFT, 4, 0),
143 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_IESB_SHIFT, 4, 0),
144 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_LSM_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000145 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_UAO_SHIFT, 4, 0),
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800146 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_CNP_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000147 ARM64_FTR_END,
148};
149
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100150static const struct arm64_ftr_bits ftr_ctr[] = {
Will Deacone364e9a2019-08-05 18:13:54 +0100151 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
152 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 30, 1, 0),
153 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 29, 1, 1), /* DIC */
154 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 28, 1, 1), /* IDC */
Will Deacon3c5dbb92019-08-05 18:13:55 +0100155 ARM64_FTR_BITS(FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, 24, 4, 0), /* CWG */
156 ARM64_FTR_BITS(FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, 20, 4, 0), /* ERG */
Suzuki K Poulosea6830092018-07-04 23:07:45 +0100157 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, CTR_DMINLINE_SHIFT, 4, 1),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100158 /*
159 * Linux can handle differing I-cache policies. Userspace JITs will
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +0100160 * make use of *minLine.
161 * If we have differing I-cache policies, report it as the weakest - AIVIVT.
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100162 */
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +0100163 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, 14, 2, ICACHE_POLICY_AIVIVT), /* L1Ip */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100164 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 10, 0), /* RAZ */
Suzuki K Poulosea6830092018-07-04 23:07:45 +0100165 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, CTR_IMINLINE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100166 ARM64_FTR_END,
167};
168
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100169struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
170 .name = "SYS_CTR_EL0",
171 .ftr_bits = ftr_ctr
172};
173
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100174static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000175 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 28, 4, 0xf), /* InnerShr */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100176 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 24, 4, 0), /* FCSE */
177 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, 20, 4, 0), /* AuxReg */
178 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 16, 4, 0), /* TCM */
179 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 12, 4, 0), /* ShareLvl */
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000180 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 4, 0xf), /* OuterShr */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100181 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* PMSA */
182 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* VMSA */
183 ARM64_FTR_END,
184};
185
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100186static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100187 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000188 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_CTX_CMPS_SHIFT, 4, 0),
189 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_WRPS_SHIFT, 4, 0),
190 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_BRPS_SHIFT, 4, 0),
191 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_PMUVER_SHIFT, 4, 0),
192 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_TRACEVER_SHIFT, 4, 0),
193 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_DEBUGVER_SHIFT, 4, 0x6),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100194 ARM64_FTR_END,
195};
196
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100197static const struct arm64_ftr_bits ftr_mvfr2[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100198 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 24, 0), /* RAZ */
199 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* FPMisc */
200 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* SIMDMisc */
201 ARM64_FTR_END,
202};
203
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100204static const struct arm64_ftr_bits ftr_dczid[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100205 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 5, 27, 0), /* RAZ */
206 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 1, 1), /* DZP */
207 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* BS */
208 ARM64_FTR_END,
209};
210
211
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100212static const struct arm64_ftr_bits ftr_id_isar5[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100213 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_RDM_SHIFT, 4, 0),
214 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 20, 4, 0), /* RAZ */
215 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_CRC32_SHIFT, 4, 0),
216 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SHA2_SHIFT, 4, 0),
217 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SHA1_SHIFT, 4, 0),
218 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_AES_SHIFT, 4, 0),
219 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SEVL_SHIFT, 4, 0),
220 ARM64_FTR_END,
221};
222
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100223static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100224 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 24, 0), /* RAZ */
225 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* ac2 */
226 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* RAZ */
227 ARM64_FTR_END,
228};
229
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100230static const struct arm64_ftr_bits ftr_id_pfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100231 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 16, 16, 0), /* RAZ */
232 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 12, 4, 0), /* State3 */
233 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 4, 0), /* State2 */
234 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* State1 */
235 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* State0 */
236 ARM64_FTR_END,
237};
238
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100239static const struct arm64_ftr_bits ftr_id_dfr0[] = {
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000240 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000241 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0xf), /* PerfMon */
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000242 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
243 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
244 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
245 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
246 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
247 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
248 ARM64_FTR_END,
249};
250
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100251/*
252 * Common ftr bits for a 32bit register with all hidden, strict
253 * attributes, with 4bit feature fields and a default safe value of
254 * 0. Covers the following 32bit registers:
255 * id_isar[0-4], id_mmfr[1-3], id_pfr1, mvfr[0-1]
256 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100257static const struct arm64_ftr_bits ftr_generic_32bits[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100258 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
259 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
260 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
261 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
262 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
263 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
264 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
265 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
266 ARM64_FTR_END,
267};
268
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100269static const struct arm64_ftr_bits ftr_generic[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100270 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 64, 0),
271 ARM64_FTR_END,
272};
273
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100274static const struct arm64_ftr_bits ftr_generic32[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100275 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 32, 0),
276 ARM64_FTR_END,
277};
278
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100279static const struct arm64_ftr_bits ftr_aa64raz[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100280 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 64, 0),
281 ARM64_FTR_END,
282};
283
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100284#define ARM64_FTR_REG(id, table) { \
285 .sys_id = id, \
286 .reg = &(struct arm64_ftr_reg){ \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100287 .name = #id, \
288 .ftr_bits = &((table)[0]), \
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100289 }}
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100290
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100291static const struct __ftr_reg_entry {
292 u32 sys_id;
293 struct arm64_ftr_reg *reg;
294} arm64_ftr_regs[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100295
296 /* Op1 = 0, CRn = 0, CRm = 1 */
297 ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
298 ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_generic_32bits),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000299 ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100300 ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
301 ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
302 ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
303 ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
304
305 /* Op1 = 0, CRn = 0, CRm = 2 */
306 ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_generic_32bits),
307 ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
308 ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
309 ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
310 ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_generic_32bits),
311 ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
312 ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
313
314 /* Op1 = 0, CRn = 0, CRm = 3 */
315 ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_generic_32bits),
316 ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_generic_32bits),
317 ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
318
319 /* Op1 = 0, CRn = 0, CRm = 4 */
320 ARM64_FTR_REG(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0),
321 ARM64_FTR_REG(SYS_ID_AA64PFR1_EL1, ftr_aa64raz),
322
323 /* Op1 = 0, CRn = 0, CRm = 5 */
324 ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
325 ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_generic),
326
327 /* Op1 = 0, CRn = 0, CRm = 6 */
328 ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
329 ARM64_FTR_REG(SYS_ID_AA64ISAR1_EL1, ftr_aa64raz),
330
331 /* Op1 = 0, CRn = 0, CRm = 7 */
332 ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
333 ARM64_FTR_REG(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1),
James Morse406e3082016-02-05 14:58:47 +0000334 ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100335
336 /* Op1 = 3, CRn = 0, CRm = 0 */
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100337 { SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100338 ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
339
340 /* Op1 = 3, CRn = 14, CRm = 0 */
341 ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_generic32),
342};
343
344static int search_cmp_ftr_reg(const void *id, const void *regp)
345{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100346 return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100347}
348
349/*
350 * get_arm64_ftr_reg - Lookup a feature register entry using its
351 * sys_reg() encoding. With the array arm64_ftr_regs sorted in the
352 * ascending order of sys_id , we use binary search to find a matching
353 * entry.
354 *
355 * returns - Upon success, matching ftr_reg entry for id.
356 * - NULL on failure. It is upto the caller to decide
357 * the impact of a failure.
358 */
359static struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
360{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100361 const struct __ftr_reg_entry *ret;
362
363 ret = bsearch((const void *)(unsigned long)sys_id,
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100364 arm64_ftr_regs,
365 ARRAY_SIZE(arm64_ftr_regs),
366 sizeof(arm64_ftr_regs[0]),
367 search_cmp_ftr_reg);
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100368 if (ret)
369 return ret->reg;
370 return NULL;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100371}
372
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100373static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
374 s64 ftr_val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100375{
376 u64 mask = arm64_ftr_mask(ftrp);
377
378 reg &= ~mask;
379 reg |= (ftr_val << ftrp->shift) & mask;
380 return reg;
381}
382
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100383static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
384 s64 cur)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100385{
386 s64 ret = 0;
387
388 switch (ftrp->type) {
389 case FTR_EXACT:
390 ret = ftrp->safe_val;
391 break;
392 case FTR_LOWER_SAFE:
393 ret = new < cur ? new : cur;
394 break;
Will Deacon3c5dbb92019-08-05 18:13:55 +0100395 case FTR_HIGHER_OR_ZERO_SAFE:
396 if (!cur || !new)
397 break;
398 /* Fallthrough */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100399 case FTR_HIGHER_SAFE:
400 ret = new > cur ? new : cur;
401 break;
402 default:
403 BUG();
404 }
405
406 return ret;
407}
408
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100409static void __init sort_ftr_regs(void)
410{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100411 int i;
412
413 /* Check that the array is sorted so that we can do the binary search */
414 for (i = 1; i < ARRAY_SIZE(arm64_ftr_regs); i++)
415 BUG_ON(arm64_ftr_regs[i].sys_id < arm64_ftr_regs[i - 1].sys_id);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100416}
417
418/*
419 * Initialise the CPU feature register from Boot CPU values.
420 * Also initiliases the strict_mask for the register.
421 */
422static void __init init_cpu_ftr_reg(u32 sys_reg, u64 new)
423{
424 u64 val = 0;
425 u64 strict_mask = ~0x0ULL;
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100426 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100427 struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
428
429 BUG_ON(!reg);
430
431 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
432 s64 ftr_new = arm64_ftr_value(ftrp, new);
433
434 val = arm64_ftr_set_value(ftrp, val, ftr_new);
435 if (!ftrp->strict)
436 strict_mask &= ~arm64_ftr_mask(ftrp);
437 }
438 reg->sys_val = val;
439 reg->strict_mask = strict_mask;
440}
441
442void __init init_cpu_features(struct cpuinfo_arm64 *info)
443{
444 /* Before we start using the tables, make sure it is sorted */
445 sort_ftr_regs();
446
447 init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
448 init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
449 init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
450 init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
451 init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
452 init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
453 init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
454 init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
455 init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000456 init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100457 init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
458 init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100459
460 if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
461 init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
462 init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
463 init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
464 init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
465 init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
466 init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
467 init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
468 init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
469 init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
470 init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
471 init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
472 init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
473 init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
474 init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
475 init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
476 init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
477 }
478
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100479}
480
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100481static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100482{
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100483 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100484
485 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
486 s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
487 s64 ftr_new = arm64_ftr_value(ftrp, new);
488
489 if (ftr_cur == ftr_new)
490 continue;
491 /* Find a safe value */
492 ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
493 reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
494 }
495
496}
497
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100498static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100499{
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100500 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
501
502 BUG_ON(!regp);
503 update_cpu_ftr_reg(regp, val);
504 if ((boot & regp->strict_mask) == (val & regp->strict_mask))
505 return 0;
506 pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
507 regp->name, boot, cpu, val);
508 return 1;
509}
510
511/*
512 * Update system wide CPU feature registers with the values from a
513 * non-boot CPU. Also performs SANITY checks to make sure that there
514 * aren't any insane variations from that of the boot CPU.
515 */
516void update_cpu_features(int cpu,
517 struct cpuinfo_arm64 *info,
518 struct cpuinfo_arm64 *boot)
519{
520 int taint = 0;
521
522 /*
523 * The kernel can handle differing I-cache policies, but otherwise
524 * caches should look identical. Userspace JITs will make use of
525 * *minLine.
526 */
527 taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
528 info->reg_ctr, boot->reg_ctr);
529
530 /*
531 * Userspace may perform DC ZVA instructions. Mismatched block sizes
532 * could result in too much or too little memory being zeroed if a
533 * process is preempted and migrated between CPUs.
534 */
535 taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
536 info->reg_dczid, boot->reg_dczid);
537
538 /* If different, timekeeping will be broken (especially with KVM) */
539 taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
540 info->reg_cntfrq, boot->reg_cntfrq);
541
542 /*
543 * The kernel uses self-hosted debug features and expects CPUs to
544 * support identical debug features. We presently need CTX_CMPs, WRPs,
545 * and BRPs to be identical.
546 * ID_AA64DFR1 is currently RES0.
547 */
548 taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
549 info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
550 taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
551 info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
552 /*
553 * Even in big.LITTLE, processors should be identical instruction-set
554 * wise.
555 */
556 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
557 info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
558 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
559 info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
560
561 /*
562 * Differing PARange support is fine as long as all peripherals and
563 * memory are mapped within the minimum PARange of all CPUs.
564 * Linux should not care about secure memory.
565 */
566 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
567 info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
568 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
569 info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000570 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
571 info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100572
573 /*
574 * EL3 is not our concern.
575 * ID_AA64PFR1 is currently RES0.
576 */
577 taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
578 info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
579 taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
580 info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
581
582 /*
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100583 * If we have AArch32, we care about 32-bit features for compat.
584 * If the system doesn't support AArch32, don't update them.
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100585 */
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100586 if (id_aa64pfr0_32bit_el0(read_system_reg(SYS_ID_AA64PFR0_EL1)) &&
587 id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
588
589 taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100590 info->reg_id_dfr0, boot->reg_id_dfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100591 taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100592 info->reg_id_isar0, boot->reg_id_isar0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100593 taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100594 info->reg_id_isar1, boot->reg_id_isar1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100595 taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100596 info->reg_id_isar2, boot->reg_id_isar2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100597 taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100598 info->reg_id_isar3, boot->reg_id_isar3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100599 taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100600 info->reg_id_isar4, boot->reg_id_isar4);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100601 taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100602 info->reg_id_isar5, boot->reg_id_isar5);
603
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100604 /*
605 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
606 * ACTLR formats could differ across CPUs and therefore would have to
607 * be trapped for virtualization anyway.
608 */
609 taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100610 info->reg_id_mmfr0, boot->reg_id_mmfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100611 taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100612 info->reg_id_mmfr1, boot->reg_id_mmfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100613 taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100614 info->reg_id_mmfr2, boot->reg_id_mmfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100615 taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100616 info->reg_id_mmfr3, boot->reg_id_mmfr3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100617 taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100618 info->reg_id_pfr0, boot->reg_id_pfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100619 taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100620 info->reg_id_pfr1, boot->reg_id_pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100621 taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100622 info->reg_mvfr0, boot->reg_mvfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100623 taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100624 info->reg_mvfr1, boot->reg_mvfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100625 taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100626 info->reg_mvfr2, boot->reg_mvfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100627 }
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100628
629 /*
630 * Mismatched CPU features are a recipe for disaster. Don't even
631 * pretend to support them.
632 */
633 WARN_TAINT_ONCE(taint, TAINT_CPU_OUT_OF_SPEC,
634 "Unsupported CPU feature variation.\n");
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100635}
636
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100637u64 read_system_reg(u32 id)
638{
639 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
640
641 /* We shouldn't get a request for an unsupported register */
642 BUG_ON(!regp);
643 return regp->sys_val;
644}
Marc Zyngier359b7062015-03-27 13:09:23 +0000645
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100646/*
647 * __raw_read_system_reg() - Used by a STARTING cpu before cpuinfo is populated.
648 * Read the system register on the current CPU
649 */
650static u64 __raw_read_system_reg(u32 sys_id)
651{
652 switch (sys_id) {
653 case SYS_ID_PFR0_EL1: return read_cpuid(ID_PFR0_EL1);
654 case SYS_ID_PFR1_EL1: return read_cpuid(ID_PFR1_EL1);
655 case SYS_ID_DFR0_EL1: return read_cpuid(ID_DFR0_EL1);
656 case SYS_ID_MMFR0_EL1: return read_cpuid(ID_MMFR0_EL1);
657 case SYS_ID_MMFR1_EL1: return read_cpuid(ID_MMFR1_EL1);
658 case SYS_ID_MMFR2_EL1: return read_cpuid(ID_MMFR2_EL1);
659 case SYS_ID_MMFR3_EL1: return read_cpuid(ID_MMFR3_EL1);
660 case SYS_ID_ISAR0_EL1: return read_cpuid(ID_ISAR0_EL1);
661 case SYS_ID_ISAR1_EL1: return read_cpuid(ID_ISAR1_EL1);
662 case SYS_ID_ISAR2_EL1: return read_cpuid(ID_ISAR2_EL1);
663 case SYS_ID_ISAR3_EL1: return read_cpuid(ID_ISAR3_EL1);
664 case SYS_ID_ISAR4_EL1: return read_cpuid(ID_ISAR4_EL1);
Mark Rutland7127d432017-02-02 17:32:14 +0000665 case SYS_ID_ISAR5_EL1: return read_cpuid(ID_ISAR5_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100666 case SYS_MVFR0_EL1: return read_cpuid(MVFR0_EL1);
667 case SYS_MVFR1_EL1: return read_cpuid(MVFR1_EL1);
668 case SYS_MVFR2_EL1: return read_cpuid(MVFR2_EL1);
669
670 case SYS_ID_AA64PFR0_EL1: return read_cpuid(ID_AA64PFR0_EL1);
Mark Rutland7127d432017-02-02 17:32:14 +0000671 case SYS_ID_AA64PFR1_EL1: return read_cpuid(ID_AA64PFR1_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100672 case SYS_ID_AA64DFR0_EL1: return read_cpuid(ID_AA64DFR0_EL1);
Mark Rutland7127d432017-02-02 17:32:14 +0000673 case SYS_ID_AA64DFR1_EL1: return read_cpuid(ID_AA64DFR1_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100674 case SYS_ID_AA64MMFR0_EL1: return read_cpuid(ID_AA64MMFR0_EL1);
675 case SYS_ID_AA64MMFR1_EL1: return read_cpuid(ID_AA64MMFR1_EL1);
676 case SYS_ID_AA64MMFR2_EL1: return read_cpuid(ID_AA64MMFR2_EL1);
677 case SYS_ID_AA64ISAR0_EL1: return read_cpuid(ID_AA64ISAR0_EL1);
678 case SYS_ID_AA64ISAR1_EL1: return read_cpuid(ID_AA64ISAR1_EL1);
679
680 case SYS_CNTFRQ_EL0: return read_cpuid(CNTFRQ_EL0);
681 case SYS_CTR_EL0: return read_cpuid(CTR_EL0);
682 case SYS_DCZID_EL0: return read_cpuid(DCZID_EL0);
683 default:
684 BUG();
685 return 0;
686 }
687}
688
Marc Zyngier963fcd42015-09-30 11:50:04 +0100689#include <linux/irqchip/arm-gic-v3.h>
690
Marc Zyngier94a9e042015-06-12 12:06:36 +0100691static bool
James Morse18ffa042015-07-21 13:23:29 +0100692feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
693{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000694 int val = cpuid_feature_extract_field(reg, entry->field_pos, entry->sign);
James Morse18ffa042015-07-21 13:23:29 +0100695
696 return val >= entry->min_field_value;
697}
698
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100699static bool
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100700has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100701{
702 u64 val;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100703
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100704 WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
705 if (scope == SCOPE_SYSTEM)
706 val = read_system_reg(entry->sys_reg);
707 else
708 val = __raw_read_system_reg(entry->sys_reg);
709
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100710 return feature_matches(val, entry);
711}
James Morse338d4f42015-07-22 19:05:54 +0100712
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100713static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
Marc Zyngier963fcd42015-09-30 11:50:04 +0100714{
715 bool has_sre;
716
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100717 if (!has_cpuid_feature(entry, scope))
Marc Zyngier963fcd42015-09-30 11:50:04 +0100718 return false;
719
720 has_sre = gic_enable_sre();
721 if (!has_sre)
722 pr_warn_once("%s present but disabled by higher exception level\n",
723 entry->desc);
724
725 return has_sre;
726}
727
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100728static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
Will Deacond5370f72016-02-02 12:46:24 +0000729{
730 u32 midr = read_cpuid_id();
731 u32 rv_min, rv_max;
732
733 /* Cavium ThunderX pass 1.x and 2.x */
734 rv_min = 0;
735 rv_max = (1 << MIDR_VARIANT_SHIFT) | MIDR_REVISION_MASK;
736
737 return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX, rv_min, rv_max);
738}
739
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100740static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
Marc Zyngierd88701b2015-01-29 11:24:05 +0000741{
742 return is_kernel_in_hyp_mode();
743}
744
Marc Zyngierd1745912016-06-30 18:40:42 +0100745static bool hyp_offset_low(const struct arm64_cpu_capabilities *entry,
746 int __unused)
747{
748 phys_addr_t idmap_addr = virt_to_phys(__hyp_idmap_text_start);
749
750 /*
751 * Activate the lower HYP offset only if:
752 * - the idmap doesn't clash with it,
753 * - the kernel is not running at EL2.
754 */
755 return idmap_addr > GENMASK(VA_BITS - 2, 0) && !is_kernel_in_hyp_mode();
756}
757
Will Deaconbfca1572018-04-03 12:09:09 +0100758#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
759static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
760
761static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
762 int __unused)
763{
Marc Zyngierda935102018-04-03 12:09:21 +0100764 char const *str = "command line option";
Will Deacon73547722018-04-03 12:09:14 +0100765 u64 pfr0 = read_system_reg(SYS_ID_AA64PFR0_EL1);
766
Marc Zyngierda935102018-04-03 12:09:21 +0100767 /*
768 * For reasons that aren't entirely clear, enabling KPTI on Cavium
769 * ThunderX leads to apparent I-cache corruption of kernel text, which
770 * ends as well as you might imagine. Don't even try.
771 */
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +0000772 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
Marc Zyngierda935102018-04-03 12:09:21 +0100773 str = "ARM64_WORKAROUND_CAVIUM_27456";
774 __kpti_forced = -1;
775 }
776
777 /* Forced? */
Will Deaconbfca1572018-04-03 12:09:09 +0100778 if (__kpti_forced) {
Marc Zyngierda935102018-04-03 12:09:21 +0100779 pr_info_once("kernel page table isolation forced %s by %s\n",
780 __kpti_forced > 0 ? "ON" : "OFF", str);
Will Deaconbfca1572018-04-03 12:09:09 +0100781 return __kpti_forced > 0;
782 }
783
784 /* Useful for KASLR robustness */
785 if (IS_ENABLED(CONFIG_RANDOMIZE_BASE))
786 return true;
787
Jayachandran C2adcb1f2018-04-03 12:09:18 +0100788 /* Don't force KPTI for CPUs that are not vulnerable */
789 switch (read_cpuid_id() & MIDR_CPU_MODEL_MASK) {
790 case MIDR_CAVIUM_THUNDERX2:
791 case MIDR_BRCM_VULCAN:
792 return false;
793 }
794
Will Deacon73547722018-04-03 12:09:14 +0100795 /* Defer to CPU feature registers */
796 return !cpuid_feature_extract_unsigned_field(pfr0,
797 ID_AA64PFR0_CSV3_SHIFT);
Will Deaconbfca1572018-04-03 12:09:09 +0100798}
799
Will Deacon4025fe12018-04-03 12:09:20 +0100800static int kpti_install_ng_mappings(void *__unused)
801{
802 typedef void (kpti_remap_fn)(int, int, phys_addr_t);
803 extern kpti_remap_fn idmap_kpti_install_ng_mappings;
804 kpti_remap_fn *remap_fn;
805
806 static bool kpti_applied = false;
807 int cpu = smp_processor_id();
808
809 if (kpti_applied)
810 return 0;
811
812 remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
813
814 cpu_install_idmap();
815 remap_fn(cpu, num_online_cpus(), __pa_symbol(swapper_pg_dir));
816 cpu_uninstall_idmap();
817
818 if (!cpu)
819 kpti_applied = true;
820
821 return 0;
822}
823
Will Deaconbfca1572018-04-03 12:09:09 +0100824static int __init parse_kpti(char *str)
825{
826 bool enabled;
827 int ret = strtobool(str, &enabled);
828
829 if (ret)
830 return ret;
831
832 __kpti_forced = enabled ? 1 : -1;
833 return 0;
834}
Will Deacon12942d52018-06-22 10:25:25 +0100835early_param("kpti", parse_kpti);
Will Deaconbfca1572018-04-03 12:09:09 +0100836#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
837
James Morseeea59022018-07-20 10:56:16 +0100838static int cpu_copy_el2regs(void *__unused)
839{
840 /*
841 * Copy register values that aren't redirected by hardware.
842 *
843 * Before code patching, we only set tpidr_el1, all CPUs need to copy
844 * this value to tpidr_el2 before we patch the code. Once we've done
845 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
846 * do anything here.
847 */
848 if (!alternatives_applied)
849 write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
850
851 return 0;
852}
853
Marc Zyngier359b7062015-03-27 13:09:23 +0000854static const struct arm64_cpu_capabilities arm64_features[] = {
Marc Zyngier94a9e042015-06-12 12:06:36 +0100855 {
856 .desc = "GIC system register CPU interface",
857 .capability = ARM64_HAS_SYSREG_GIC_CPUIF,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100858 .def_scope = SCOPE_SYSTEM,
Marc Zyngier963fcd42015-09-30 11:50:04 +0100859 .matches = has_useable_gicv3_cpuif,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100860 .sys_reg = SYS_ID_AA64PFR0_EL1,
861 .field_pos = ID_AA64PFR0_GIC_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000862 .sign = FTR_UNSIGNED,
James Morse18ffa042015-07-21 13:23:29 +0100863 .min_field_value = 1,
Marc Zyngier94a9e042015-06-12 12:06:36 +0100864 },
James Morse338d4f42015-07-22 19:05:54 +0100865#ifdef CONFIG_ARM64_PAN
866 {
867 .desc = "Privileged Access Never",
868 .capability = ARM64_HAS_PAN,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100869 .def_scope = SCOPE_SYSTEM,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100870 .matches = has_cpuid_feature,
871 .sys_reg = SYS_ID_AA64MMFR1_EL1,
872 .field_pos = ID_AA64MMFR1_PAN_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000873 .sign = FTR_UNSIGNED,
James Morse338d4f42015-07-22 19:05:54 +0100874 .min_field_value = 1,
875 .enable = cpu_enable_pan,
876 },
877#endif /* CONFIG_ARM64_PAN */
Will Deacon2e94da12015-07-27 16:23:58 +0100878#if defined(CONFIG_AS_LSE) && defined(CONFIG_ARM64_LSE_ATOMICS)
879 {
880 .desc = "LSE atomic instructions",
881 .capability = ARM64_HAS_LSE_ATOMICS,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100882 .def_scope = SCOPE_SYSTEM,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100883 .matches = has_cpuid_feature,
884 .sys_reg = SYS_ID_AA64ISAR0_EL1,
885 .field_pos = ID_AA64ISAR0_ATOMICS_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000886 .sign = FTR_UNSIGNED,
Will Deacon2e94da12015-07-27 16:23:58 +0100887 .min_field_value = 2,
888 },
889#endif /* CONFIG_AS_LSE && CONFIG_ARM64_LSE_ATOMICS */
Marc Zyngierd88701b2015-01-29 11:24:05 +0000890 {
Will Deacond5370f72016-02-02 12:46:24 +0000891 .desc = "Software prefetching using PRFM",
892 .capability = ARM64_HAS_NO_HW_PREFETCH,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100893 .def_scope = SCOPE_SYSTEM,
Will Deacond5370f72016-02-02 12:46:24 +0000894 .matches = has_no_hw_prefetch,
895 },
James Morse57f49592016-02-05 14:58:48 +0000896#ifdef CONFIG_ARM64_UAO
897 {
898 .desc = "User Access Override",
899 .capability = ARM64_HAS_UAO,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100900 .def_scope = SCOPE_SYSTEM,
James Morse57f49592016-02-05 14:58:48 +0000901 .matches = has_cpuid_feature,
902 .sys_reg = SYS_ID_AA64MMFR2_EL1,
903 .field_pos = ID_AA64MMFR2_UAO_SHIFT,
904 .min_field_value = 1,
905 .enable = cpu_enable_uao,
906 },
907#endif /* CONFIG_ARM64_UAO */
James Morse70544192016-02-05 14:58:50 +0000908#ifdef CONFIG_ARM64_PAN
909 {
910 .capability = ARM64_ALT_PAN_NOT_UAO,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100911 .def_scope = SCOPE_SYSTEM,
James Morse70544192016-02-05 14:58:50 +0000912 .matches = cpufeature_pan_not_uao,
913 },
914#endif /* CONFIG_ARM64_PAN */
Linus Torvalds588ab3f2016-03-17 20:03:47 -0700915 {
Marc Zyngierd88701b2015-01-29 11:24:05 +0000916 .desc = "Virtualization Host Extensions",
917 .capability = ARM64_HAS_VIRT_HOST_EXTN,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100918 .def_scope = SCOPE_SYSTEM,
Marc Zyngierd88701b2015-01-29 11:24:05 +0000919 .matches = runs_at_el2,
James Morseeea59022018-07-20 10:56:16 +0100920 .enable = cpu_copy_el2regs,
Marc Zyngierd88701b2015-01-29 11:24:05 +0000921 },
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100922 {
923 .desc = "32-bit EL0 Support",
924 .capability = ARM64_HAS_32BIT_EL0,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100925 .def_scope = SCOPE_SYSTEM,
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100926 .matches = has_cpuid_feature,
927 .sys_reg = SYS_ID_AA64PFR0_EL1,
928 .sign = FTR_UNSIGNED,
929 .field_pos = ID_AA64PFR0_EL0_SHIFT,
930 .min_field_value = ID_AA64PFR0_EL0_32BIT_64BIT,
931 },
Marc Zyngierd1745912016-06-30 18:40:42 +0100932 {
933 .desc = "Reduced HYP mapping offset",
934 .capability = ARM64_HYP_OFFSET_LOW,
935 .def_scope = SCOPE_SYSTEM,
936 .matches = hyp_offset_low,
937 },
Will Deaconbfca1572018-04-03 12:09:09 +0100938#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
939 {
Will Deacon73547722018-04-03 12:09:14 +0100940 .desc = "Kernel page table isolation (KPTI)",
Will Deaconbfca1572018-04-03 12:09:09 +0100941 .capability = ARM64_UNMAP_KERNEL_AT_EL0,
942 .def_scope = SCOPE_SYSTEM,
943 .matches = unmap_kernel_at_el0,
Will Deacon4025fe12018-04-03 12:09:20 +0100944 .enable = kpti_install_ng_mappings,
Will Deaconbfca1572018-04-03 12:09:09 +0100945 },
946#endif
Marc Zyngier359b7062015-03-27 13:09:23 +0000947 {},
948};
949
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000950#define HWCAP_CAP(reg, field, s, min_value, type, cap) \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100951 { \
952 .desc = #cap, \
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100953 .def_scope = SCOPE_SYSTEM, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100954 .matches = has_cpuid_feature, \
955 .sys_reg = reg, \
956 .field_pos = field, \
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000957 .sign = s, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100958 .min_field_value = min_value, \
959 .hwcap_type = type, \
960 .hwcap = cap, \
961 }
962
Suzuki K Poulosef3efb672016-04-18 10:28:32 +0100963static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000964 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_PMULL),
965 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_AES),
966 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA1),
967 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA2),
968 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_CRC32),
969 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_ATOMICS_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ATOMICS),
970 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_FP),
Suzuki K Poulosebf500612016-01-26 15:52:46 +0000971 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_FPHP),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000972 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_ASIMD),
Suzuki K Poulosebf500612016-01-26 15:52:46 +0000973 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_ASIMDHP),
Suzuki K Poulose75283502016-04-18 10:28:33 +0100974 {},
975};
976
977static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100978#ifdef CONFIG_COMPAT
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000979 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
980 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
981 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
982 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
983 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100984#endif
985 {},
986};
987
Suzuki K Poulosef3efb672016-04-18 10:28:32 +0100988static void __init cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100989{
990 switch (cap->hwcap_type) {
991 case CAP_HWCAP:
992 elf_hwcap |= cap->hwcap;
993 break;
994#ifdef CONFIG_COMPAT
995 case CAP_COMPAT_HWCAP:
996 compat_elf_hwcap |= (u32)cap->hwcap;
997 break;
998 case CAP_COMPAT_HWCAP2:
999 compat_elf_hwcap2 |= (u32)cap->hwcap;
1000 break;
1001#endif
1002 default:
1003 WARN_ON(1);
1004 break;
1005 }
1006}
1007
1008/* Check if we have a particular HWCAP enabled */
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001009static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001010{
1011 bool rc;
1012
1013 switch (cap->hwcap_type) {
1014 case CAP_HWCAP:
1015 rc = (elf_hwcap & cap->hwcap) != 0;
1016 break;
1017#ifdef CONFIG_COMPAT
1018 case CAP_COMPAT_HWCAP:
1019 rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
1020 break;
1021 case CAP_COMPAT_HWCAP2:
1022 rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
1023 break;
1024#endif
1025 default:
1026 WARN_ON(1);
1027 rc = false;
1028 }
1029
1030 return rc;
1031}
1032
Suzuki K Poulose75283502016-04-18 10:28:33 +01001033static void __init setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001034{
Suzuki K Poulose75283502016-04-18 10:28:33 +01001035 for (; hwcaps->matches; hwcaps++)
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001036 if (hwcaps->matches(hwcaps, hwcaps->def_scope))
Suzuki K Poulose75283502016-04-18 10:28:33 +01001037 cap_set_elf_hwcap(hwcaps);
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001038}
1039
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001040/*
1041 * Check if the current CPU has a given feature capability.
1042 * Should be called from non-preemptible context.
1043 */
1044static bool __this_cpu_has_cap(const struct arm64_cpu_capabilities *cap_array,
1045 unsigned int cap)
1046{
1047 const struct arm64_cpu_capabilities *caps;
1048
1049 if (WARN_ON(preemptible()))
1050 return false;
1051
Mark Rutland93f339e2018-04-12 12:11:07 +01001052 for (caps = cap_array; caps->matches; caps++)
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001053 if (caps->capability == cap &&
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001054 caps->matches(caps, SCOPE_LOCAL_CPU))
1055 return true;
1056 return false;
1057}
1058
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001059void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Marc Zyngier359b7062015-03-27 13:09:23 +00001060 const char *info)
1061{
Suzuki K Poulose75283502016-04-18 10:28:33 +01001062 for (; caps->matches; caps++) {
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001063 if (!caps->matches(caps, caps->def_scope))
Marc Zyngier359b7062015-03-27 13:09:23 +00001064 continue;
1065
Suzuki K Poulose75283502016-04-18 10:28:33 +01001066 if (!cpus_have_cap(caps->capability) && caps->desc)
1067 pr_info("%s %s\n", info, caps->desc);
1068 cpus_set_cap(caps->capability);
Marc Zyngier359b7062015-03-27 13:09:23 +00001069 }
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001070}
James Morse1c076302015-07-21 13:23:28 +01001071
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001072/*
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001073 * Run through the enabled capabilities and enable() it on all active
1074 * CPUs
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001075 */
Andre Przywara8e231852016-06-28 18:07:30 +01001076void __init enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps)
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001077{
Mark Rutlandb1d57082017-05-16 15:18:05 +01001078 for (; caps->matches; caps++) {
1079 unsigned int num = caps->capability;
1080
1081 if (!cpus_have_cap(num))
1082 continue;
1083
1084 /* Ensure cpus_have_const_cap(num) works */
1085 static_branch_enable(&cpu_hwcap_keys[num]);
1086
1087 if (caps->enable) {
James Morse2a6dcb22016-10-18 11:27:46 +01001088 /*
1089 * Use stop_machine() as it schedules the work allowing
1090 * us to modify PSTATE, instead of on_each_cpu() which
1091 * uses an IPI, giving us a PSTATE that disappears when
1092 * we return.
1093 */
Mark Rutland92e7a832018-04-12 12:11:09 +01001094 stop_machine(caps->enable, (void *)caps, cpu_online_mask);
Mark Rutlandb1d57082017-05-16 15:18:05 +01001095 }
1096 }
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001097}
1098
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001099/*
1100 * Flag to indicate if we have computed the system wide
1101 * capabilities based on the boot time active CPUs. This
1102 * will be used to determine if a new booting CPU should
1103 * go through the verification process to make sure that it
1104 * supports the system capabilities, without using a hotplug
1105 * notifier.
1106 */
1107static bool sys_caps_initialised;
1108
1109static inline void set_sys_caps_initialised(void)
1110{
1111 sys_caps_initialised = true;
1112}
1113
1114/*
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001115 * Check for CPU features that are used in early boot
1116 * based on the Boot CPU value.
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001117 */
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001118static void check_early_cpu_features(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001119{
Suzuki K Pouloseac1ad202016-04-13 14:41:33 +01001120 verify_cpu_run_el();
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001121 verify_cpu_asid_bits();
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001122}
1123
Suzuki K Poulose75283502016-04-18 10:28:33 +01001124static void
1125verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
1126{
1127
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001128 for (; caps->matches; caps++)
1129 if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +01001130 pr_crit("CPU%d: missing HWCAP: %s\n",
1131 smp_processor_id(), caps->desc);
1132 cpu_die_early();
1133 }
Suzuki K Poulose75283502016-04-18 10:28:33 +01001134}
1135
1136static void
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001137verify_local_cpu_features(const struct arm64_cpu_capabilities *caps_list)
Suzuki K Poulose75283502016-04-18 10:28:33 +01001138{
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001139 const struct arm64_cpu_capabilities *caps = caps_list;
Suzuki K Poulose75283502016-04-18 10:28:33 +01001140 for (; caps->matches; caps++) {
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001141 if (!cpus_have_cap(caps->capability))
Suzuki K Poulose75283502016-04-18 10:28:33 +01001142 continue;
1143 /*
1144 * If the new CPU misses an advertised feature, we cannot proceed
1145 * further, park the cpu.
1146 */
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001147 if (!__this_cpu_has_cap(caps_list, caps->capability)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +01001148 pr_crit("CPU%d: missing feature: %s\n",
1149 smp_processor_id(), caps->desc);
1150 cpu_die_early();
1151 }
1152 if (caps->enable)
Mark Rutland92e7a832018-04-12 12:11:09 +01001153 caps->enable((void *)caps);
Suzuki K Poulose75283502016-04-18 10:28:33 +01001154 }
1155}
1156
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001157/*
1158 * Run through the enabled system capabilities and enable() it on this CPU.
1159 * The capabilities were decided based on the available CPUs at the boot time.
1160 * Any new CPU should match the system wide status of the capability. If the
1161 * new CPU doesn't have a capability which the system now has enabled, we
1162 * cannot do anything to fix it up and could cause unexpected failures. So
1163 * we park the CPU.
1164 */
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001165static void verify_local_cpu_capabilities(void)
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001166{
Suzuki K Poulose89ba2642016-09-09 14:07:09 +01001167 verify_local_cpu_errata_workarounds();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001168 verify_local_cpu_features(arm64_features);
1169 verify_local_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001170 if (system_supports_32bit_el0())
1171 verify_local_elf_hwcaps(compat_elf_hwcaps);
Marc Zyngier359b7062015-03-27 13:09:23 +00001172}
1173
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001174void check_local_cpu_capabilities(void)
1175{
1176 /*
1177 * All secondary CPUs should conform to the early CPU features
1178 * in use by the kernel based on boot CPU.
1179 */
1180 check_early_cpu_features();
1181
1182 /*
1183 * If we haven't finalised the system capabilities, this CPU gets
1184 * a chance to update the errata work arounds.
1185 * Otherwise, this CPU should verify that it has all the system
1186 * advertised capabilities.
1187 */
1188 if (!sys_caps_initialised)
1189 update_cpu_errata_workarounds();
1190 else
1191 verify_local_cpu_capabilities();
1192}
1193
Jisheng Zhanga7c61a32015-11-20 17:59:10 +08001194static void __init setup_feature_capabilities(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001195{
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001196 update_cpu_capabilities(arm64_features, "detected feature:");
1197 enable_cpu_capabilities(arm64_features);
Marc Zyngier359b7062015-03-27 13:09:23 +00001198}
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001199
Mark Rutlandb1d57082017-05-16 15:18:05 +01001200DEFINE_STATIC_KEY_FALSE(arm64_const_caps_ready);
1201EXPORT_SYMBOL(arm64_const_caps_ready);
1202
1203static void __init mark_const_caps_ready(void)
1204{
1205 static_branch_enable(&arm64_const_caps_ready);
1206}
1207
Marc Zyngier1d648e42018-04-03 12:09:15 +01001208extern const struct arm64_cpu_capabilities arm64_errata[];
1209
1210bool this_cpu_has_cap(unsigned int cap)
1211{
1212 return (__this_cpu_has_cap(arm64_features, cap) ||
1213 __this_cpu_has_cap(arm64_errata, cap));
1214}
1215
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001216void __init setup_cpu_features(void)
1217{
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001218 u32 cwg;
1219 int cls;
1220
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001221 /* Set the CPU feature capabilies */
1222 setup_feature_capabilities();
Andre Przywara8e231852016-06-28 18:07:30 +01001223 enable_errata_workarounds();
Mark Rutlandb1d57082017-05-16 15:18:05 +01001224 mark_const_caps_ready();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001225 setup_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001226
1227 if (system_supports_32bit_el0())
1228 setup_elf_hwcaps(compat_elf_hwcaps);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001229
1230 /* Advertise that we have computed the system capabilities */
1231 set_sys_caps_initialised();
1232
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001233 /*
1234 * Check for sane CTR_EL0.CWG value.
1235 */
1236 cwg = cache_type_cwg();
1237 cls = cache_line_size();
1238 if (!cwg)
1239 pr_warn("No Cache Writeback Granule information, assuming cache line size %d\n",
1240 cls);
1241 if (L1_CACHE_BYTES < cls)
1242 pr_warn("L1_CACHE_BYTES smaller than the Cache Writeback Granule (%d < %d)\n",
1243 L1_CACHE_BYTES, cls);
Marc Zyngier359b7062015-03-27 13:09:23 +00001244}
James Morse70544192016-02-05 14:58:50 +00001245
1246static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001247cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused)
James Morse70544192016-02-05 14:58:50 +00001248{
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +00001249 return (cpus_have_const_cap(ARM64_HAS_PAN) && !cpus_have_const_cap(ARM64_HAS_UAO));
James Morse70544192016-02-05 14:58:50 +00001250}