blob: f206dafbb0a35f57ccd64bfbefd24bbe112ff4f7 [file] [log] [blame]
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001/*
2 * Atheros AR71XX/AR724X/AR913X specific setup
3 *
Gabor Juhosd8411462012-03-14 10:45:21 +01004 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
Gabor Juhosd4a67d92011-01-04 21:28:14 +01005 * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
6 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 *
Gabor Juhosd8411462012-03-14 10:45:21 +01008 * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
Gabor Juhosd4a67d92011-01-04 21:28:14 +01009 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 */
14
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/bootmem.h>
18#include <linux/err.h>
19#include <linux/clk.h>
Guenter Roeck20ff3ad2016-07-23 17:00:15 -070020#include <linux/clk-provider.h>
Alban Bedel03c8c402015-05-31 01:52:25 +020021#include <linux/of_fdt.h>
Gabor Juhosd4a67d92011-01-04 21:28:14 +010022
23#include <asm/bootinfo.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020024#include <asm/idle.h>
Gabor Juhosd4a67d92011-01-04 21:28:14 +010025#include <asm/time.h> /* for mips_hpt_frequency */
26#include <asm/reboot.h> /* for _machine_{restart,halt} */
Gabor Juhos0aabf1a2011-01-04 21:28:16 +010027#include <asm/mips_machine.h>
Alban Bedel03c8c402015-05-31 01:52:25 +020028#include <asm/prom.h>
29#include <asm/fw/fw.h>
Gabor Juhosd4a67d92011-01-04 21:28:14 +010030
31#include <asm/mach-ath79/ath79.h>
32#include <asm/mach-ath79/ar71xx_regs.h>
33#include "common.h"
34#include "dev-common.h"
Gabor Juhos0aabf1a2011-01-04 21:28:16 +010035#include "machtypes.h"
Gabor Juhosd4a67d92011-01-04 21:28:14 +010036
37#define ATH79_SYS_TYPE_LEN 64
38
Gabor Juhosd4a67d92011-01-04 21:28:14 +010039static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
40
41static void ath79_restart(char *command)
42{
43 ath79_device_reset_set(AR71XX_RESET_FULL_CHIP);
44 for (;;)
45 if (cpu_wait)
46 cpu_wait();
47}
48
49static void ath79_halt(void)
50{
51 while (1)
52 cpu_wait();
53}
54
Gabor Juhosd4a67d92011-01-04 21:28:14 +010055static void __init ath79_detect_sys_type(void)
56{
57 char *chip = "????";
58 u32 id;
59 u32 major;
60 u32 minor;
61 u32 rev = 0;
62
63 id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
64 major = id & REV_ID_MAJOR_MASK;
65
66 switch (major) {
67 case REV_ID_MAJOR_AR71XX:
68 minor = id & AR71XX_REV_ID_MINOR_MASK;
69 rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
70 rev &= AR71XX_REV_ID_REVISION_MASK;
71 switch (minor) {
72 case AR71XX_REV_ID_MINOR_AR7130:
73 ath79_soc = ATH79_SOC_AR7130;
74 chip = "7130";
75 break;
76
77 case AR71XX_REV_ID_MINOR_AR7141:
78 ath79_soc = ATH79_SOC_AR7141;
79 chip = "7141";
80 break;
81
82 case AR71XX_REV_ID_MINOR_AR7161:
83 ath79_soc = ATH79_SOC_AR7161;
84 chip = "7161";
85 break;
86 }
87 break;
88
89 case REV_ID_MAJOR_AR7240:
90 ath79_soc = ATH79_SOC_AR7240;
91 chip = "7240";
Gabor Juhos8bed12882011-06-20 21:26:01 +020092 rev = id & AR724X_REV_ID_REVISION_MASK;
Gabor Juhosd4a67d92011-01-04 21:28:14 +010093 break;
94
95 case REV_ID_MAJOR_AR7241:
96 ath79_soc = ATH79_SOC_AR7241;
97 chip = "7241";
Gabor Juhos8bed12882011-06-20 21:26:01 +020098 rev = id & AR724X_REV_ID_REVISION_MASK;
Gabor Juhosd4a67d92011-01-04 21:28:14 +010099 break;
100
101 case REV_ID_MAJOR_AR7242:
102 ath79_soc = ATH79_SOC_AR7242;
103 chip = "7242";
Gabor Juhos8bed12882011-06-20 21:26:01 +0200104 rev = id & AR724X_REV_ID_REVISION_MASK;
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100105 break;
106
107 case REV_ID_MAJOR_AR913X:
108 minor = id & AR913X_REV_ID_MINOR_MASK;
109 rev = id >> AR913X_REV_ID_REVISION_SHIFT;
110 rev &= AR913X_REV_ID_REVISION_MASK;
111 switch (minor) {
112 case AR913X_REV_ID_MINOR_AR9130:
113 ath79_soc = ATH79_SOC_AR9130;
114 chip = "9130";
115 break;
116
117 case AR913X_REV_ID_MINOR_AR9132:
118 ath79_soc = ATH79_SOC_AR9132;
119 chip = "9132";
120 break;
121 }
122 break;
123
Gabor Juhos80a7ed82012-03-14 10:45:20 +0100124 case REV_ID_MAJOR_AR9330:
125 ath79_soc = ATH79_SOC_AR9330;
126 chip = "9330";
127 rev = id & AR933X_REV_ID_REVISION_MASK;
128 break;
129
130 case REV_ID_MAJOR_AR9331:
131 ath79_soc = ATH79_SOC_AR9331;
132 chip = "9331";
133 rev = id & AR933X_REV_ID_REVISION_MASK;
134 break;
135
Gabor Juhosd8411462012-03-14 10:45:21 +0100136 case REV_ID_MAJOR_AR9341:
137 ath79_soc = ATH79_SOC_AR9341;
138 chip = "9341";
139 rev = id & AR934X_REV_ID_REVISION_MASK;
140 break;
141
142 case REV_ID_MAJOR_AR9342:
143 ath79_soc = ATH79_SOC_AR9342;
144 chip = "9342";
145 rev = id & AR934X_REV_ID_REVISION_MASK;
146 break;
147
148 case REV_ID_MAJOR_AR9344:
149 ath79_soc = ATH79_SOC_AR9344;
150 chip = "9344";
151 rev = id & AR934X_REV_ID_REVISION_MASK;
152 break;
153
Gabor Juhos2e6c91e2013-02-15 13:38:16 +0000154 case REV_ID_MAJOR_QCA9556:
155 ath79_soc = ATH79_SOC_QCA9556;
156 chip = "9556";
157 rev = id & QCA955X_REV_ID_REVISION_MASK;
158 break;
159
160 case REV_ID_MAJOR_QCA9558:
161 ath79_soc = ATH79_SOC_QCA9558;
162 chip = "9558";
163 rev = id & QCA955X_REV_ID_REVISION_MASK;
164 break;
165
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100166 default:
Ralf Baechleab75dc02011-11-17 15:07:31 +0000167 panic("ath79: unknown SoC, id:0x%08x", id);
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100168 }
169
Gabor Juhosbe5f3622011-11-18 00:17:46 +0000170 ath79_soc_rev = rev;
171
Gabor Juhos2e6c91e2013-02-15 13:38:16 +0000172 if (soc_is_qca955x())
173 sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s rev %u",
174 chip, rev);
175 else
176 sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100177 pr_info("SoC: %s\n", ath79_sys_type);
178}
179
180const char *get_system_type(void)
181{
182 return ath79_sys_type;
183}
184
Andrew Brestickera669efc2014-09-18 14:47:12 -0700185int get_c0_perfcount_int(void)
186{
187 return ATH79_MISC_IRQ(5);
188}
Felix Fietkau0cb09852015-07-23 18:59:52 +0200189EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
Andrew Brestickera669efc2014-09-18 14:47:12 -0700190
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000191unsigned int get_c0_compare_int(void)
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100192{
193 return CP0_LEGACY_COMPARE_IRQ;
194}
195
196void __init plat_mem_setup(void)
197{
Alban Bedel03c8c402015-05-31 01:52:25 +0200198 unsigned long fdt_start;
199
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100200 set_io_port_base(KSEG1);
201
Alban Bedel03c8c402015-05-31 01:52:25 +0200202 /* Get the position of the FDT passed by the bootloader */
203 fdt_start = fw_getenvl("fdt_start");
204 if (fdt_start)
205 __dt_setup_arch((void *)KSEG0ADDR(fdt_start));
Jonas Gorski15f37e12016-06-20 11:27:37 +0200206 else if (fw_passed_dtb)
207 __dt_setup_arch((void *)KSEG0ADDR(fw_passed_dtb));
Alban Bedel03c8c402015-05-31 01:52:25 +0200208
Alban Bedel81424d02016-01-26 09:39:30 +0100209 if (mips_machtype != ATH79_MACH_GENERIC_OF) {
Antony Pavlovf4fe9692016-03-17 06:34:16 +0300210 ath79_reset_base = ioremap_nocache(AR71XX_RESET_BASE,
211 AR71XX_RESET_SIZE);
212 ath79_pll_base = ioremap_nocache(AR71XX_PLL_BASE,
213 AR71XX_PLL_SIZE);
214 ath79_detect_sys_type();
215 ath79_ddr_ctrl_init();
216
Alban Bedel03c8c402015-05-31 01:52:25 +0200217 detect_memory_region(0, ATH79_MEM_SIZE_MIN, ATH79_MEM_SIZE_MAX);
Antony Pavlovf4fe9692016-03-17 06:34:16 +0300218
Alban Bedel81424d02016-01-26 09:39:30 +0100219 /* OF machines should use the reset driver */
220 _machine_restart = ath79_restart;
221 }
Antony Pavlovf4fe9692016-03-17 06:34:16 +0300222
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100223 _machine_halt = ath79_halt;
224 pm_power_off = ath79_halt;
225}
226
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300227static void __init ath79_of_plat_time_init(void)
228{
229 struct device_node *np;
230 struct clk *clk;
231 unsigned long cpu_clk_rate;
232
233 of_clk_init(NULL);
234
235 np = of_get_cpu_node(0, NULL);
236 if (!np) {
237 pr_err("Failed to get CPU node\n");
238 return;
239 }
240
241 clk = of_clk_get(np, 0);
242 if (IS_ERR(clk)) {
243 pr_err("Failed to get CPU clock: %ld\n", PTR_ERR(clk));
244 return;
245 }
246
247 cpu_clk_rate = clk_get_rate(clk);
248
249 pr_info("CPU clock: %lu.%03lu MHz\n",
250 cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000);
251
252 mips_hpt_frequency = cpu_clk_rate / 2;
253
254 clk_put(clk);
255}
256
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100257void __init plat_time_init(void)
258{
Gabor Juhos23107802013-08-28 10:41:44 +0200259 unsigned long cpu_clk_rate;
Gabor Juhos59a8c102013-08-28 10:41:45 +0200260 unsigned long ahb_clk_rate;
261 unsigned long ddr_clk_rate;
262 unsigned long ref_clk_rate;
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100263
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300264 if (IS_ENABLED(CONFIG_OF) && mips_machtype == ATH79_MACH_GENERIC_OF) {
265 ath79_of_plat_time_init();
266 return;
267 }
268
Gabor Juhos2c4f1ac2013-08-28 10:41:47 +0200269 ath79_clocks_init();
270
Gabor Juhos23107802013-08-28 10:41:44 +0200271 cpu_clk_rate = ath79_get_sys_clk_rate("cpu");
Gabor Juhos59a8c102013-08-28 10:41:45 +0200272 ahb_clk_rate = ath79_get_sys_clk_rate("ahb");
273 ddr_clk_rate = ath79_get_sys_clk_rate("ddr");
274 ref_clk_rate = ath79_get_sys_clk_rate("ref");
275
Alban Bedela26484b2015-04-19 14:30:01 +0200276 pr_info("Clocks: CPU:%lu.%03luMHz, DDR:%lu.%03luMHz, AHB:%lu.%03luMHz, Ref:%lu.%03luMHz\n",
Gabor Juhos59a8c102013-08-28 10:41:45 +0200277 cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000,
278 ddr_clk_rate / 1000000, (ddr_clk_rate / 1000) % 1000,
279 ahb_clk_rate / 1000000, (ahb_clk_rate / 1000) % 1000,
280 ref_clk_rate / 1000000, (ref_clk_rate / 1000) % 1000);
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100281
Gabor Juhos23107802013-08-28 10:41:44 +0200282 mips_hpt_frequency = cpu_clk_rate / 2;
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100283}
284
285static int __init ath79_setup(void)
286{
Alban Bedel03c8c402015-05-31 01:52:25 +0200287 if (mips_machtype == ATH79_MACH_GENERIC_OF)
288 return 0;
289
Gabor Juhos6eae43c2011-01-04 21:28:15 +0100290 ath79_gpio_init();
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100291 ath79_register_uart();
Gabor Juhos858f7632011-01-04 21:28:20 +0100292 ath79_register_wdt();
Gabor Juhos0aabf1a2011-01-04 21:28:16 +0100293
294 mips_machine_setup();
295
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100296 return 0;
297}
298
299arch_initcall(ath79_setup);
Gabor Juhos0aabf1a2011-01-04 21:28:16 +0100300
Alban Bedel03c8c402015-05-31 01:52:25 +0200301void __init device_tree_init(void)
302{
303 unflatten_and_copy_device_tree();
304}
305
Gabor Juhos0aabf1a2011-01-04 21:28:16 +0100306MIPS_MACHINE(ATH79_MACH_GENERIC,
307 "Generic",
308 "Generic AR71XX/AR724X/AR913X based board",
Alban Bedelfe8766d2015-11-17 21:52:01 +0100309 NULL);
Alban Bedel55f1d592015-11-17 21:52:00 +0100310
311MIPS_MACHINE(ATH79_MACH_GENERIC_OF,
312 "DTB",
313 "Generic AR71XX/AR724X/AR913X based board (DT)",
314 NULL);