blob: 55281aabe5f2f4bc3361793f19f32540c17e47d2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _ASM_IA64_PCI_H
2#define _ASM_IA64_PCI_H
3
4#include <linux/mm.h>
5#include <linux/slab.h>
6#include <linux/spinlock.h>
7#include <linux/string.h>
8#include <linux/types.h>
9
10#include <asm/io.h>
11#include <asm/scatterlist.h>
Zhang, Yanmin86212352007-02-12 14:12:01 +080012#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
14/*
15 * Can be used to override the logic in pci_scan_bus for skipping already-configured bus
16 * numbers - to be used for buggy BIOSes or architectures with incomplete PCI setup by the
17 * loader.
18 */
19#define pcibios_assign_all_busses() 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#define PCIBIOS_MIN_IO 0x1000
22#define PCIBIOS_MIN_MEM 0x10000000
23
24void pcibios_config_init(void);
25
26struct pci_dev;
27
28/*
Matthew Wilcox3efe2d82006-10-10 08:01:19 -060029 * PCI_DMA_BUS_IS_PHYS should be set to 1 if there is _necessarily_ a direct
30 * correspondence between device bus addresses and CPU physical addresses.
31 * Platforms with a hardware I/O MMU _must_ turn this off to suppress the
32 * bounce buffer handling code in the block and network device layers.
33 * Platforms with separate bus address spaces _must_ turn this off and provide
34 * a device DMA mapping implementation that takes care of the necessary
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * address translation.
36 *
Matthew Wilcox3efe2d82006-10-10 08:01:19 -060037 * For now, the ia64 platforms which may have separate/multiple bus address
38 * spaces all have I/O MMUs which support the merging of physically
39 * discontiguous buffers, so we can use that as the sole factor to determine
40 * the setting of PCI_DMA_BUS_IS_PHYS.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 */
42extern unsigned long ia64_max_iommu_merge_mask;
43#define PCI_DMA_BUS_IS_PHYS (ia64_max_iommu_merge_mask == ~0UL)
44
45static inline void
46pcibios_set_master (struct pci_dev *dev)
47{
48 /* No special bus mastering setup handling */
49}
50
51static inline void
David Shaohua Lic9c3e452005-04-01 00:07:31 -050052pcibios_penalize_isa_irq (int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
54 /* We don't do dynamic PCI IRQ allocation */
55}
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm-generic/pci-dma-compat.h>
58
59/* pci_unmap_{single,page} is not a nop, thus... */
60#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
61 dma_addr_t ADDR_NAME;
62#define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
63 __u32 LEN_NAME;
64#define pci_unmap_addr(PTR, ADDR_NAME) \
65 ((PTR)->ADDR_NAME)
66#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
67 (((PTR)->ADDR_NAME) = (VAL))
68#define pci_unmap_len(PTR, LEN_NAME) \
69 ((PTR)->LEN_NAME)
70#define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
71 (((PTR)->LEN_NAME) = (VAL))
72
Andrew Mortonbb4a61b2005-06-06 23:07:46 -070073#ifdef CONFIG_PCI
David S. Millere24c2d92005-06-02 12:55:50 -070074static inline void pci_dma_burst_advice(struct pci_dev *pdev,
75 enum pci_dma_burst_strategy *strat,
76 unsigned long *strategy_parameter)
77{
78 unsigned long cacheline_size;
79 u8 byte;
80
81 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
82 if (byte == 0)
83 cacheline_size = 1024;
84 else
85 cacheline_size = (int) byte * 4;
86
87 *strat = PCI_DMA_BURST_MULTIPLE;
88 *strategy_parameter = cacheline_size;
89}
Andrew Mortonbb4a61b2005-06-06 23:07:46 -070090#endif
David S. Millere24c2d92005-06-02 12:55:50 -070091
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define HAVE_PCI_MMAP
93extern int pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
94 enum pci_mmap_state mmap_state, int write_combine);
95#define HAVE_PCI_LEGACY
96extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
Benjamin Herrenschmidtf19aeb12008-10-03 19:49:32 +100097 struct vm_area_struct *vma,
98 enum pci_mmap_state mmap_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100#define pci_get_legacy_mem platform_pci_get_legacy_mem
101#define pci_legacy_read platform_pci_legacy_read
102#define pci_legacy_write platform_pci_legacy_write
103
104struct pci_window {
105 struct resource resource;
106 u64 offset;
107};
108
109struct pci_controller {
110 void *acpi_handle;
111 void *iommu;
112 int segment;
Christoph Lameter514604c2005-07-07 16:59:00 -0700113 int node; /* nearest node with memory or -1 for global allocation */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 unsigned int windows;
116 struct pci_window *window;
117
118 void *platform_data;
119};
120
121#define PCI_CONTROLLER(busdev) ((struct pci_controller *) busdev->sysdata)
122#define pci_domain_nr(busdev) (PCI_CONTROLLER(busdev)->segment)
123
124extern struct pci_ops pci_root_ops;
125
126static inline int pci_proc_domain(struct pci_bus *bus)
127{
128 return (pci_domain_nr(bus) != 0);
129}
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131extern void pcibios_resource_to_bus(struct pci_dev *dev,
132 struct pci_bus_region *region, struct resource *res);
133
134extern void pcibios_bus_to_resource(struct pci_dev *dev,
135 struct resource *res, struct pci_bus_region *region);
136
Alex Chianga7db5042009-06-22 08:08:07 -0600137static inline struct resource *
138pcibios_select_root(struct pci_dev *pdev, struct resource *res)
139{
140 struct resource *root = NULL;
141
142 if (res->flags & IORESOURCE_IO)
143 root = &ioport_resource;
144 if (res->flags & IORESOURCE_MEM)
145 root = &iomem_resource;
146
147 return root;
148}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Bartlomiej Zolnierkiewicz677c0a72007-01-27 13:46:54 +0100150#define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
151static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
152{
Zhang, Yanmin86212352007-02-12 14:12:01 +0800153 return channel ? isa_irq_to_vector(15) : isa_irq_to_vector(14);
Bartlomiej Zolnierkiewicz677c0a72007-01-27 13:46:54 +0100154}
155
Fenghua Yu62fdd762008-10-17 12:14:13 -0700156#ifdef CONFIG_DMAR
157extern void pci_iommu_alloc(void);
158#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159#endif /* _ASM_IA64_PCI_H */