blob: a348434f17b5016fe69034bc1b3300742dbb9d06 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Younaab74d32011-07-16 10:49:51 +090019#include <asm/hardware/gic.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090020
21#include <plat/cpu.h>
22#include <plat/clock.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090023#include <plat/devs.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090024#include <plat/exynos4.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090025#include <plat/adc-core.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090026#include <plat/sdhci.h>
Jonghun Hane61b1702011-07-21 15:46:26 +090027#include <plat/fb-core.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090028#include <plat/fimc-core.h>
Sylwester Nawrocki5f272752011-07-06 16:04:09 +090029#include <plat/iic-core.h>
Kyungmin Parkd2edddf2011-08-19 20:25:05 +090030#include <plat/reset.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090031
32#include <mach/regs-irq.h>
Kyungmin Parkd2edddf2011-08-19 20:25:05 +090033#include <mach/regs-pmu.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090034
Changhwan Youn90a454b2011-10-04 17:08:57 +090035unsigned int gic_bank_offset __read_mostly;
36
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090037extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
38 unsigned int irq_start);
39extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
40
41/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090042static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090043 {
Changhwan Youn2b740152011-03-11 10:39:35 +090044 .virtual = (unsigned long)S5P_VA_SYSTIMER,
45 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
46 .length = SZ_4K,
47 .type = MT_DEVICE,
48 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090049 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090050 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090051 .length = SZ_128K,
52 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090053 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090054 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090055 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090056 .length = SZ_64K,
57 .type = MT_DEVICE,
58 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090059 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090060 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090061 .length = SZ_4K,
62 .type = MT_DEVICE,
63 }, {
64 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090065 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090066 .length = SZ_8K,
67 .type = MT_DEVICE,
68 }, {
69 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090070 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090071 .length = SZ_4K,
72 .type = MT_DEVICE,
73 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090074 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090075 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090076 .length = SZ_4K,
77 .type = MT_DEVICE,
78 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090079 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090080 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090081 .length = SZ_4K,
82 .type = MT_DEVICE,
83 }, {
84 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090085 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090086 .length = SZ_256,
87 .type = MT_DEVICE,
88 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090089 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090090 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090091 .length = SZ_4K,
92 .type = MT_DEVICE,
93 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090094 .virtual = (unsigned long)S3C_VA_UART,
95 .pfn = __phys_to_pfn(S3C_PA_UART),
96 .length = SZ_512K,
97 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090098 }, {
99 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900100 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +0900101 .length = SZ_4K,
102 .type = MT_DEVICE,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900103 }, {
Kukjin Kim08115a12011-06-01 15:09:05 -0700104 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900105 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
106 .length = SZ_4K,
107 .type = MT_DEVICE,
Changhwan Youneb13f2b2011-07-16 10:48:47 +0900108 }, {
109 .virtual = (unsigned long)S5P_VA_GIC_CPU,
110 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
111 .length = SZ_64K,
112 .type = MT_DEVICE,
113 }, {
114 .virtual = (unsigned long)S5P_VA_GIC_DIST,
115 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
116 .length = SZ_64K,
117 .type = MT_DEVICE,
118 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900119};
120
Kukjin Kim56b20922011-08-20 13:41:21 +0900121static struct map_desc exynos4_iodesc0[] __initdata = {
122 {
123 .virtual = (unsigned long)S5P_VA_SYSRAM,
124 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
125 .length = SZ_4K,
126 .type = MT_DEVICE,
127 },
128};
129
130static struct map_desc exynos4_iodesc1[] __initdata = {
131 {
132 .virtual = (unsigned long)S5P_VA_SYSRAM,
133 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
134 .length = SZ_4K,
135 .type = MT_DEVICE,
136 },
137};
138
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900139static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900140{
141 if (!need_resched())
142 cpu_do_idle();
143
144 local_irq_enable();
145}
146
Kyungmin Parkd2edddf2011-08-19 20:25:05 +0900147static void exynos4_sw_reset(void)
148{
149 __raw_writel(0x1, S5P_SWRESET);
150}
151
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900152/*
153 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900154 *
155 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900156 */
157void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900158{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900159 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900160
Kukjin Kim56b20922011-08-20 13:41:21 +0900161 if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
162 iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
163 else
164 iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));
165
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900166 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900167 exynos4_default_sdhci0();
168 exynos4_default_sdhci1();
169 exynos4_default_sdhci2();
170 exynos4_default_sdhci3();
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900171
MyungJoo Ham0e9e5262011-07-20 21:08:18 +0900172 s3c_adc_setname("samsung-adc-v3");
173
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900174 s3c_fimc_setname(0, "exynos4-fimc");
175 s3c_fimc_setname(1, "exynos4-fimc");
176 s3c_fimc_setname(2, "exynos4-fimc");
177 s3c_fimc_setname(3, "exynos4-fimc");
Sylwester Nawrocki5f272752011-07-06 16:04:09 +0900178
179 /* The I2C bus controllers are directly compatible with s3c2440 */
180 s3c_i2c0_setname("s3c2440-i2c");
181 s3c_i2c1_setname("s3c2440-i2c");
182 s3c_i2c2_setname("s3c2440-i2c");
Jonghun Hane61b1702011-07-21 15:46:26 +0900183
184 s5p_fb_setname(0, "exynos4-fb");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900185}
186
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900187void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900188{
189 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
190
191 s3c24xx_register_baseclocks(xtal);
192 s5p_register_clocks(xtal);
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900193
194 if (soc_is_exynos4210())
195 exynos4210_register_clocks();
Changhwan Youne6a275a2011-10-04 17:08:56 +0900196 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900197 exynos4212_register_clocks();
198
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900199 exynos4_register_clocks();
200 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900201}
202
Changhwan Youn637c2af2011-10-04 17:02:58 +0900203static void exynos4_gic_irq_fix_base(struct irq_data *d)
Changhwan Younaab74d32011-07-16 10:49:51 +0900204{
205 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
206
207 gic_data->cpu_base = S5P_VA_GIC_CPU +
Changhwan Youn90a454b2011-10-04 17:08:57 +0900208 (gic_bank_offset * smp_processor_id());
Changhwan Youn637c2af2011-10-04 17:02:58 +0900209
210 gic_data->dist_base = S5P_VA_GIC_DIST +
Changhwan Youn90a454b2011-10-04 17:08:57 +0900211 (gic_bank_offset * smp_processor_id());
Changhwan Younaab74d32011-07-16 10:49:51 +0900212}
213
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900214void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900215{
216 int irq;
217
Changhwan Youn90a454b2011-10-04 17:08:57 +0900218 gic_bank_offset = soc_is_exynos4412() ? 0x4000 : 0x8000;
219
Changhwan Youn637c2af2011-10-04 17:02:58 +0900220 gic_init(0, IRQ_PPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
221 gic_arch_extn.irq_eoi = exynos4_gic_irq_fix_base;
222 gic_arch_extn.irq_unmask = exynos4_gic_irq_fix_base;
223 gic_arch_extn.irq_mask = exynos4_gic_irq_fix_base;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900224
225 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900226
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900227 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
228 COMBINER_IRQ(irq, 0));
229 combiner_cascade_irq(irq, IRQ_SPI(irq));
230 }
231
232 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900233 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900234 * uses GIC instead of VIC.
235 */
236 s5p_init_irq(NULL, 0);
237}
238
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900239struct sysdev_class exynos4_sysclass = {
240 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900241};
242
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900243static struct sys_device exynos4_sysdev = {
244 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900245};
246
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900247static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900248{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900249 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900250}
251
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900252core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900253
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900254#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900255static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900256{
257 /* TAG, Data Latency Control: 2cycle */
258 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
Kukjin Kim68465382011-08-24 17:25:09 +0900259
260 if (soc_is_exynos4210())
261 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
Changhwan Youne6a275a2011-10-04 17:08:56 +0900262 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kim68465382011-08-24 17:25:09 +0900263 __raw_writel(0x120, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900264
265 /* L2X0 Prefetch Control */
266 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
267
268 /* L2X0 Power Control */
269 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
270 S5P_VA_L2CC + L2X0_POWER_CTRL);
271
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900272 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900273
274 return 0;
275}
276
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900277early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900278#endif
279
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900280int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900281{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900282 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900283
284 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900285 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900286
Kyungmin Parkd2edddf2011-08-19 20:25:05 +0900287 /* set sw_reset function */
288 s5p_reset_hook = exynos4_sw_reset;
289
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900290 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900291}