blob: 7aafbb4373396661dc1afc15b4606c11c77bb20c [file] [log] [blame]
Ryan Mallonb6850042008-04-16 02:56:35 +01001/*
Ryan Mallonb6850042008-04-16 02:56:35 +01002 * Generic EP93xx GPIO handling
3 *
Ryan Mallon1c5454e2011-06-15 14:45:36 +10004 * Copyright (c) 2008 Ryan Mallon
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -07005 * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
Ryan Mallonb6850042008-04-16 02:56:35 +01006 *
7 * Based on code originally from:
8 * linux/arch/arm/mach-ep93xx/core.c
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
H Hartley Sweeten47732cb2011-06-07 13:52:01 -070015#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Hartley Sweetend056ab72010-02-23 21:41:17 +010016
Ryan Mallonb6850042008-04-16 02:56:35 +010017#include <linux/init.h>
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070018#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010019#include <linux/io.h>
Hartley Sweetenddf4f3d2009-06-26 21:39:27 +010020#include <linux/gpio.h>
Ryan Mallon595c0502009-07-15 21:31:46 +010021#include <linux/irq.h>
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070022#include <linux/slab.h>
23#include <linux/basic_mmio_gpio.h>
Ryan Mallonb6850042008-04-16 02:56:35 +010024
Hartley Sweetenddf4f3d2009-06-26 21:39:27 +010025#include <mach/hardware.h>
Linus Walleijbd5f12a2011-09-22 08:07:00 +010026#include <mach/gpio-ep93xx.h>
27
28#define irq_to_gpio(irq) ((irq) - gpio_to_irq(0))
Ryan Mallonb6850042008-04-16 02:56:35 +010029
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070030struct ep93xx_gpio {
31 void __iomem *mmio_base;
32 struct bgpio_chip bgc[8];
33};
34
Hartley Sweetend056ab72010-02-23 21:41:17 +010035/*************************************************************************
Hartley Sweeten47427232010-04-06 22:46:16 +010036 * Interrupt handling for EP93xx on-chip GPIOs
Hartley Sweetend056ab72010-02-23 21:41:17 +010037 *************************************************************************/
38static unsigned char gpio_int_unmasked[3];
39static unsigned char gpio_int_enabled[3];
40static unsigned char gpio_int_type1[3];
41static unsigned char gpio_int_type2[3];
42static unsigned char gpio_int_debounce[3];
43
44/* Port ordering is: A B F */
45static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
46static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
47static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
48static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 };
49static const u8 int_debounce_register_offset[3] = { 0xa8, 0xc4, 0x64 };
50
Hartley Sweeten47427232010-04-06 22:46:16 +010051static void ep93xx_gpio_update_int_params(unsigned port)
Hartley Sweetend056ab72010-02-23 21:41:17 +010052{
53 BUG_ON(port > 2);
54
55 __raw_writeb(0, EP93XX_GPIO_REG(int_en_register_offset[port]));
56
57 __raw_writeb(gpio_int_type2[port],
58 EP93XX_GPIO_REG(int_type2_register_offset[port]));
59
60 __raw_writeb(gpio_int_type1[port],
61 EP93XX_GPIO_REG(int_type1_register_offset[port]));
62
63 __raw_writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
64 EP93XX_GPIO_REG(int_en_register_offset[port]));
65}
66
Hartley Sweeten47427232010-04-06 22:46:16 +010067static inline void ep93xx_gpio_int_mask(unsigned line)
Hartley Sweetend056ab72010-02-23 21:41:17 +010068{
69 gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
70}
71
Hartley Sweeten5d046af2011-01-27 17:29:29 +010072static void ep93xx_gpio_int_debounce(unsigned int irq, bool enable)
Hartley Sweetend056ab72010-02-23 21:41:17 +010073{
74 int line = irq_to_gpio(irq);
75 int port = line >> 3;
76 int port_mask = 1 << (line & 7);
77
78 if (enable)
79 gpio_int_debounce[port] |= port_mask;
80 else
81 gpio_int_debounce[port] &= ~port_mask;
82
83 __raw_writeb(gpio_int_debounce[port],
84 EP93XX_GPIO_REG(int_debounce_register_offset[port]));
85}
Hartley Sweetend056ab72010-02-23 21:41:17 +010086
87static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
88{
89 unsigned char status;
90 int i;
91
92 status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
93 for (i = 0; i < 8; i++) {
94 if (status & (1 << i)) {
95 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_A(0)) + i;
96 generic_handle_irq(gpio_irq);
97 }
98 }
99
100 status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
101 for (i = 0; i < 8; i++) {
102 if (status & (1 << i)) {
103 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_B(0)) + i;
104 generic_handle_irq(gpio_irq);
105 }
106 }
107}
108
109static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
110{
111 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300112 * map discontiguous hw irq range to continuous sw irq range:
Hartley Sweetend056ab72010-02-23 21:41:17 +0100113 *
114 * IRQ_EP93XX_GPIO{0..7}MUX -> gpio_to_irq(EP93XX_GPIO_LINE_F({0..7})
115 */
116 int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
117 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_F(0)) + port_f_idx;
118
119 generic_handle_irq(gpio_irq);
120}
121
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100122static void ep93xx_gpio_irq_ack(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100123{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100124 int line = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100125 int port = line >> 3;
126 int port_mask = 1 << (line & 7);
127
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100128 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Hartley Sweetend056ab72010-02-23 21:41:17 +0100129 gpio_int_type2[port] ^= port_mask; /* switch edge direction */
130 ep93xx_gpio_update_int_params(port);
131 }
132
133 __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
134}
135
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100136static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100137{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100138 int line = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100139 int port = line >> 3;
140 int port_mask = 1 << (line & 7);
141
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100142 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100143 gpio_int_type2[port] ^= port_mask; /* switch edge direction */
144
145 gpio_int_unmasked[port] &= ~port_mask;
146 ep93xx_gpio_update_int_params(port);
147
148 __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
149}
150
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100151static void ep93xx_gpio_irq_mask(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100152{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100153 int line = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100154 int port = line >> 3;
155
156 gpio_int_unmasked[port] &= ~(1 << (line & 7));
157 ep93xx_gpio_update_int_params(port);
158}
159
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100160static void ep93xx_gpio_irq_unmask(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100161{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100162 int line = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100163 int port = line >> 3;
164
165 gpio_int_unmasked[port] |= 1 << (line & 7);
166 ep93xx_gpio_update_int_params(port);
167}
168
169/*
170 * gpio_int_type1 controls whether the interrupt is level (0) or
171 * edge (1) triggered, while gpio_int_type2 controls whether it
172 * triggers on low/falling (0) or high/rising (1).
173 */
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100174static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100175{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100176 const int gpio = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100177 const int port = gpio >> 3;
178 const int port_mask = 1 << (gpio & 7);
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100179 irq_flow_handler_t handler;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100180
181 gpio_direction_input(gpio);
182
183 switch (type) {
184 case IRQ_TYPE_EDGE_RISING:
185 gpio_int_type1[port] |= port_mask;
186 gpio_int_type2[port] |= port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100187 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100188 break;
189 case IRQ_TYPE_EDGE_FALLING:
190 gpio_int_type1[port] |= port_mask;
191 gpio_int_type2[port] &= ~port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100192 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100193 break;
194 case IRQ_TYPE_LEVEL_HIGH:
195 gpio_int_type1[port] &= ~port_mask;
196 gpio_int_type2[port] |= port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100197 handler = handle_level_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100198 break;
199 case IRQ_TYPE_LEVEL_LOW:
200 gpio_int_type1[port] &= ~port_mask;
201 gpio_int_type2[port] &= ~port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100202 handler = handle_level_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100203 break;
204 case IRQ_TYPE_EDGE_BOTH:
205 gpio_int_type1[port] |= port_mask;
206 /* set initial polarity based on current input level */
207 if (gpio_get_value(gpio))
208 gpio_int_type2[port] &= ~port_mask; /* falling */
209 else
210 gpio_int_type2[port] |= port_mask; /* rising */
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100211 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100212 break;
213 default:
214 pr_err("failed to set irq type %d for gpio %d\n", type, gpio);
215 return -EINVAL;
216 }
217
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100218 __irq_set_handler_locked(d->irq, handler);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100219
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100220 gpio_int_enabled[port] |= port_mask;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100221
222 ep93xx_gpio_update_int_params(port);
223
224 return 0;
225}
226
227static struct irq_chip ep93xx_gpio_irq_chip = {
228 .name = "GPIO",
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100229 .irq_ack = ep93xx_gpio_irq_ack,
230 .irq_mask_ack = ep93xx_gpio_irq_mask_ack,
231 .irq_mask = ep93xx_gpio_irq_mask,
232 .irq_unmask = ep93xx_gpio_irq_unmask,
233 .irq_set_type = ep93xx_gpio_irq_type,
Hartley Sweetend056ab72010-02-23 21:41:17 +0100234};
235
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700236static void ep93xx_gpio_init_irq(void)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100237{
238 int gpio_irq;
239
240 for (gpio_irq = gpio_to_irq(0);
241 gpio_irq <= gpio_to_irq(EP93XX_GPIO_LINE_MAX_IRQ); ++gpio_irq) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100242 irq_set_chip_and_handler(gpio_irq, &ep93xx_gpio_irq_chip,
243 handle_level_irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100244 set_irq_flags(gpio_irq, IRQF_VALID);
245 }
246
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100247 irq_set_chained_handler(IRQ_EP93XX_GPIO_AB,
248 ep93xx_gpio_ab_irq_handler);
249 irq_set_chained_handler(IRQ_EP93XX_GPIO0MUX,
250 ep93xx_gpio_f_irq_handler);
251 irq_set_chained_handler(IRQ_EP93XX_GPIO1MUX,
252 ep93xx_gpio_f_irq_handler);
253 irq_set_chained_handler(IRQ_EP93XX_GPIO2MUX,
254 ep93xx_gpio_f_irq_handler);
255 irq_set_chained_handler(IRQ_EP93XX_GPIO3MUX,
256 ep93xx_gpio_f_irq_handler);
257 irq_set_chained_handler(IRQ_EP93XX_GPIO4MUX,
258 ep93xx_gpio_f_irq_handler);
259 irq_set_chained_handler(IRQ_EP93XX_GPIO5MUX,
260 ep93xx_gpio_f_irq_handler);
261 irq_set_chained_handler(IRQ_EP93XX_GPIO6MUX,
262 ep93xx_gpio_f_irq_handler);
263 irq_set_chained_handler(IRQ_EP93XX_GPIO7MUX,
264 ep93xx_gpio_f_irq_handler);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100265}
266
267
268/*************************************************************************
269 * gpiolib interface for EP93xx on-chip GPIOs
270 *************************************************************************/
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700271struct ep93xx_gpio_bank {
272 const char *label;
273 int data;
274 int dir;
275 int base;
276 bool has_debounce;
Ryan Mallonb6850042008-04-16 02:56:35 +0100277};
278
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700279#define EP93XX_GPIO_BANK(_label, _data, _dir, _base, _debounce) \
280 { \
281 .label = _label, \
282 .data = _data, \
283 .dir = _dir, \
284 .base = _base, \
285 .has_debounce = _debounce, \
Ryan Mallonb6850042008-04-16 02:56:35 +0100286 }
287
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700288static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
289 EP93XX_GPIO_BANK("A", 0x00, 0x10, 0, true),
290 EP93XX_GPIO_BANK("B", 0x04, 0x14, 8, true),
291 EP93XX_GPIO_BANK("C", 0x08, 0x18, 40, false),
292 EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 24, false),
293 EP93XX_GPIO_BANK("E", 0x20, 0x24, 32, false),
294 EP93XX_GPIO_BANK("F", 0x30, 0x34, 16, true),
295 EP93XX_GPIO_BANK("G", 0x38, 0x3c, 48, false),
296 EP93XX_GPIO_BANK("H", 0x40, 0x44, 56, false),
297};
Ryan Mallonb6850042008-04-16 02:56:35 +0100298
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100299static int ep93xx_gpio_set_debounce(struct gpio_chip *chip,
300 unsigned offset, unsigned debounce)
301{
302 int gpio = chip->base + offset;
303 int irq = gpio_to_irq(gpio);
304
305 if (irq < 0)
306 return -EINVAL;
307
308 ep93xx_gpio_int_debounce(irq, debounce ? true : false);
309
310 return 0;
311}
312
Linus Walleij257af9f2011-08-22 08:43:04 +0100313/*
314 * Map GPIO A0..A7 (0..7) to irq 64..71,
315 * B0..B7 (7..15) to irq 72..79, and
316 * F0..F7 (16..24) to irq 80..87.
317 */
318static int ep93xx_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
319{
320 int gpio = chip->base + offset;
321
322 if (gpio > EP93XX_GPIO_LINE_MAX_IRQ)
323 return -EINVAL;
324
325 return 64 + gpio;
326}
327
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700328static int ep93xx_gpio_add_bank(struct bgpio_chip *bgc, struct device *dev,
329 void __iomem *mmio_base, struct ep93xx_gpio_bank *bank)
330{
331 void __iomem *data = mmio_base + bank->data;
332 void __iomem *dir = mmio_base + bank->dir;
333 int err;
334
335 err = bgpio_init(bgc, dev, 1, data, NULL, NULL, dir, NULL, false);
336 if (err)
337 return err;
338
339 bgc->gc.label = bank->label;
340 bgc->gc.base = bank->base;
341
Linus Walleij257af9f2011-08-22 08:43:04 +0100342 if (bank->has_debounce) {
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700343 bgc->gc.set_debounce = ep93xx_gpio_set_debounce;
Linus Walleij257af9f2011-08-22 08:43:04 +0100344 bgc->gc.to_irq = ep93xx_gpio_to_irq;
345 }
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700346
347 return gpiochip_add(&bgc->gc);
348}
349
350static int __devinit ep93xx_gpio_probe(struct platform_device *pdev)
351{
352 struct ep93xx_gpio *ep93xx_gpio;
353 struct resource *res;
354 void __iomem *mmio;
355 int i;
356 int ret;
357
358 ep93xx_gpio = kzalloc(sizeof(*ep93xx_gpio), GFP_KERNEL);
359 if (!ep93xx_gpio)
360 return -ENOMEM;
361
362 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
363 if (!res) {
364 ret = -ENXIO;
365 goto exit_free;
Ryan Mallonb6850042008-04-16 02:56:35 +0100366 }
367
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700368 if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
369 ret = -EBUSY;
370 goto exit_free;
371 }
Ryan Mallonb6850042008-04-16 02:56:35 +0100372
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700373 mmio = ioremap(res->start, resource_size(res));
374 if (!mmio) {
375 ret = -ENXIO;
376 goto exit_release;
377 }
378 ep93xx_gpio->mmio_base = mmio;
Ryan Mallonb6850042008-04-16 02:56:35 +0100379
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700380 /* Default all ports to GPIO */
Hartley Sweetenfd015482011-01-25 01:05:35 +0100381 ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_KEYS |
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700382 EP93XX_SYSCON_DEVCFG_GONK |
383 EP93XX_SYSCON_DEVCFG_EONIDE |
384 EP93XX_SYSCON_DEVCFG_GONIDE |
385 EP93XX_SYSCON_DEVCFG_HONIDE);
Hartley Sweetenfd015482011-01-25 01:05:35 +0100386
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100387 for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700388 struct bgpio_chip *bgc = &ep93xx_gpio->bgc[i];
389 struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100390
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700391 if (ep93xx_gpio_add_bank(bgc, &pdev->dev, mmio, bank))
392 dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
393 bank->label);
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100394 }
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700395
396 ep93xx_gpio_init_irq();
397
398 return 0;
399
400exit_release:
401 release_mem_region(res->start, resource_size(res));
402exit_free:
403 kfree(ep93xx_gpio);
404 dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, ret);
405 return ret;
Ryan Mallonb6850042008-04-16 02:56:35 +0100406}
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700407
408static struct platform_driver ep93xx_gpio_driver = {
409 .driver = {
410 .name = "gpio-ep93xx",
411 .owner = THIS_MODULE,
412 },
413 .probe = ep93xx_gpio_probe,
414};
415
416static int __init ep93xx_gpio_init(void)
417{
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700418 return platform_driver_register(&ep93xx_gpio_driver);
419}
420postcore_initcall(ep93xx_gpio_init);
421
422MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
423 "H Hartley Sweeten <hsweeten@visionengravers.com>");
424MODULE_DESCRIPTION("EP93XX GPIO driver");
425MODULE_LICENSE("GPL");