Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Broadcom specific AMBA |
| 3 | * PCI Core |
| 4 | * |
Hauke Mehrtens | 49dc957 | 2012-01-31 00:03:35 +0100 | [diff] [blame] | 5 | * Copyright 2005, 2011, Broadcom Corporation |
Michael Büsch | eb032b9 | 2011-07-04 20:50:05 +0200 | [diff] [blame] | 6 | * Copyright 2006, 2007, Michael Buesch <m@bues.ch> |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 7 | * Copyright 2011, 2012, Hauke Mehrtens <hauke@hauke-m.de> |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 8 | * |
| 9 | * Licensed under the GNU/GPL. See COPYING for details. |
| 10 | */ |
| 11 | |
| 12 | #include "bcma_private.h" |
Paul Gortmaker | 44a8e37 | 2011-07-27 21:21:04 -0400 | [diff] [blame] | 13 | #include <linux/export.h> |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 14 | #include <linux/bcma/bcma.h> |
| 15 | |
| 16 | /************************************************** |
| 17 | * R/W ops. |
| 18 | **************************************************/ |
| 19 | |
Hauke Mehrtens | 4b259a5 | 2012-01-31 00:03:33 +0100 | [diff] [blame] | 20 | u32 bcma_pcie_read(struct bcma_drv_pci *pc, u32 address) |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 21 | { |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 22 | pcicore_write32(pc, BCMA_CORE_PCI_PCIEIND_ADDR, address); |
| 23 | pcicore_read32(pc, BCMA_CORE_PCI_PCIEIND_ADDR); |
| 24 | return pcicore_read32(pc, BCMA_CORE_PCI_PCIEIND_DATA); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 25 | } |
| 26 | |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 27 | static void bcma_pcie_write(struct bcma_drv_pci *pc, u32 address, u32 data) |
| 28 | { |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 29 | pcicore_write32(pc, BCMA_CORE_PCI_PCIEIND_ADDR, address); |
| 30 | pcicore_read32(pc, BCMA_CORE_PCI_PCIEIND_ADDR); |
| 31 | pcicore_write32(pc, BCMA_CORE_PCI_PCIEIND_DATA, data); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 32 | } |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 33 | |
| 34 | static void bcma_pcie_mdio_set_phy(struct bcma_drv_pci *pc, u8 phy) |
| 35 | { |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 36 | u32 v; |
| 37 | int i; |
| 38 | |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 39 | v = BCMA_CORE_PCI_MDIODATA_START; |
| 40 | v |= BCMA_CORE_PCI_MDIODATA_WRITE; |
| 41 | v |= (BCMA_CORE_PCI_MDIODATA_DEV_ADDR << |
| 42 | BCMA_CORE_PCI_MDIODATA_DEVADDR_SHF); |
| 43 | v |= (BCMA_CORE_PCI_MDIODATA_BLK_ADDR << |
| 44 | BCMA_CORE_PCI_MDIODATA_REGADDR_SHF); |
| 45 | v |= BCMA_CORE_PCI_MDIODATA_TA; |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 46 | v |= (phy << 4); |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 47 | pcicore_write32(pc, BCMA_CORE_PCI_MDIO_DATA, v); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 48 | |
| 49 | udelay(10); |
| 50 | for (i = 0; i < 200; i++) { |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 51 | v = pcicore_read32(pc, BCMA_CORE_PCI_MDIO_CONTROL); |
| 52 | if (v & BCMA_CORE_PCI_MDIOCTL_ACCESS_DONE) |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 53 | break; |
Rafał Miłecki | 1fd41a6 | 2012-09-25 10:17:22 +0200 | [diff] [blame] | 54 | usleep_range(1000, 2000); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 55 | } |
| 56 | } |
| 57 | |
| 58 | static u16 bcma_pcie_mdio_read(struct bcma_drv_pci *pc, u8 device, u8 address) |
| 59 | { |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 60 | int max_retries = 10; |
| 61 | u16 ret = 0; |
| 62 | u32 v; |
| 63 | int i; |
| 64 | |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 65 | /* enable mdio access to SERDES */ |
| 66 | v = BCMA_CORE_PCI_MDIOCTL_PREAM_EN; |
| 67 | v |= BCMA_CORE_PCI_MDIOCTL_DIVISOR_VAL; |
| 68 | pcicore_write32(pc, BCMA_CORE_PCI_MDIO_CONTROL, v); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 69 | |
| 70 | if (pc->core->id.rev >= 10) { |
| 71 | max_retries = 200; |
| 72 | bcma_pcie_mdio_set_phy(pc, device); |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 73 | v = (BCMA_CORE_PCI_MDIODATA_DEV_ADDR << |
| 74 | BCMA_CORE_PCI_MDIODATA_DEVADDR_SHF); |
| 75 | v |= (address << BCMA_CORE_PCI_MDIODATA_REGADDR_SHF); |
| 76 | } else { |
| 77 | v = (device << BCMA_CORE_PCI_MDIODATA_DEVADDR_SHF_OLD); |
| 78 | v |= (address << BCMA_CORE_PCI_MDIODATA_REGADDR_SHF_OLD); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 79 | } |
| 80 | |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 81 | v = BCMA_CORE_PCI_MDIODATA_START; |
| 82 | v |= BCMA_CORE_PCI_MDIODATA_READ; |
| 83 | v |= BCMA_CORE_PCI_MDIODATA_TA; |
| 84 | |
| 85 | pcicore_write32(pc, BCMA_CORE_PCI_MDIO_DATA, v); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 86 | /* Wait for the device to complete the transaction */ |
| 87 | udelay(10); |
Rafał Miłecki | f1a9c1e | 2011-05-12 00:01:47 +0200 | [diff] [blame] | 88 | for (i = 0; i < max_retries; i++) { |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 89 | v = pcicore_read32(pc, BCMA_CORE_PCI_MDIO_CONTROL); |
| 90 | if (v & BCMA_CORE_PCI_MDIOCTL_ACCESS_DONE) { |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 91 | udelay(10); |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 92 | ret = pcicore_read32(pc, BCMA_CORE_PCI_MDIO_DATA); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 93 | break; |
| 94 | } |
Rafał Miłecki | 1fd41a6 | 2012-09-25 10:17:22 +0200 | [diff] [blame] | 95 | usleep_range(1000, 2000); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 96 | } |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 97 | pcicore_write32(pc, BCMA_CORE_PCI_MDIO_CONTROL, 0); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 98 | return ret; |
| 99 | } |
| 100 | |
| 101 | static void bcma_pcie_mdio_write(struct bcma_drv_pci *pc, u8 device, |
| 102 | u8 address, u16 data) |
| 103 | { |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 104 | int max_retries = 10; |
| 105 | u32 v; |
| 106 | int i; |
| 107 | |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 108 | /* enable mdio access to SERDES */ |
| 109 | v = BCMA_CORE_PCI_MDIOCTL_PREAM_EN; |
| 110 | v |= BCMA_CORE_PCI_MDIOCTL_DIVISOR_VAL; |
| 111 | pcicore_write32(pc, BCMA_CORE_PCI_MDIO_CONTROL, v); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 112 | |
| 113 | if (pc->core->id.rev >= 10) { |
| 114 | max_retries = 200; |
| 115 | bcma_pcie_mdio_set_phy(pc, device); |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 116 | v = (BCMA_CORE_PCI_MDIODATA_DEV_ADDR << |
| 117 | BCMA_CORE_PCI_MDIODATA_DEVADDR_SHF); |
| 118 | v |= (address << BCMA_CORE_PCI_MDIODATA_REGADDR_SHF); |
| 119 | } else { |
| 120 | v = (device << BCMA_CORE_PCI_MDIODATA_DEVADDR_SHF_OLD); |
| 121 | v |= (address << BCMA_CORE_PCI_MDIODATA_REGADDR_SHF_OLD); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 122 | } |
| 123 | |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 124 | v = BCMA_CORE_PCI_MDIODATA_START; |
| 125 | v |= BCMA_CORE_PCI_MDIODATA_WRITE; |
| 126 | v |= BCMA_CORE_PCI_MDIODATA_TA; |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 127 | v |= data; |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 128 | pcicore_write32(pc, BCMA_CORE_PCI_MDIO_DATA, v); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 129 | /* Wait for the device to complete the transaction */ |
| 130 | udelay(10); |
| 131 | for (i = 0; i < max_retries; i++) { |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 132 | v = pcicore_read32(pc, BCMA_CORE_PCI_MDIO_CONTROL); |
| 133 | if (v & BCMA_CORE_PCI_MDIOCTL_ACCESS_DONE) |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 134 | break; |
Rafał Miłecki | 1fd41a6 | 2012-09-25 10:17:22 +0200 | [diff] [blame] | 135 | usleep_range(1000, 2000); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 136 | } |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 137 | pcicore_write32(pc, BCMA_CORE_PCI_MDIO_CONTROL, 0); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 138 | } |
| 139 | |
| 140 | /************************************************** |
| 141 | * Workarounds. |
| 142 | **************************************************/ |
| 143 | |
| 144 | static u8 bcma_pcicore_polarity_workaround(struct bcma_drv_pci *pc) |
| 145 | { |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 146 | u32 tmp; |
| 147 | |
| 148 | tmp = bcma_pcie_read(pc, BCMA_CORE_PCI_PLP_STATUSREG); |
| 149 | if (tmp & BCMA_CORE_PCI_PLP_POLARITYINV_STAT) |
| 150 | return BCMA_CORE_PCI_SERDES_RX_CTRL_FORCE | |
| 151 | BCMA_CORE_PCI_SERDES_RX_CTRL_POLARITY; |
| 152 | else |
| 153 | return BCMA_CORE_PCI_SERDES_RX_CTRL_FORCE; |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | static void bcma_pcicore_serdes_workaround(struct bcma_drv_pci *pc) |
| 157 | { |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 158 | u16 tmp; |
| 159 | |
Hauke Mehrtens | 2be25ca | 2012-01-31 00:03:32 +0100 | [diff] [blame] | 160 | bcma_pcie_mdio_write(pc, BCMA_CORE_PCI_MDIODATA_DEV_RX, |
| 161 | BCMA_CORE_PCI_SERDES_RX_CTRL, |
| 162 | bcma_pcicore_polarity_workaround(pc)); |
| 163 | tmp = bcma_pcie_mdio_read(pc, BCMA_CORE_PCI_MDIODATA_DEV_PLL, |
| 164 | BCMA_CORE_PCI_SERDES_PLL_CTRL); |
| 165 | if (tmp & BCMA_CORE_PCI_PLL_CTRL_FREQDET_EN) |
| 166 | bcma_pcie_mdio_write(pc, BCMA_CORE_PCI_MDIODATA_DEV_PLL, |
| 167 | BCMA_CORE_PCI_SERDES_PLL_CTRL, |
| 168 | tmp & ~BCMA_CORE_PCI_PLL_CTRL_FREQDET_EN); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 169 | } |
| 170 | |
Hauke Mehrtens | ec00f37 | 2012-04-29 02:18:51 +0200 | [diff] [blame] | 171 | static void bcma_core_pci_fixcfg(struct bcma_drv_pci *pc) |
| 172 | { |
| 173 | struct bcma_device *core = pc->core; |
| 174 | u16 val16, core_index; |
| 175 | uint regoff; |
| 176 | |
| 177 | regoff = BCMA_CORE_PCI_SPROM(BCMA_CORE_PCI_SPROM_PI_OFFSET); |
| 178 | core_index = (u16)core->core_index; |
| 179 | |
| 180 | val16 = pcicore_read16(pc, regoff); |
| 181 | if (((val16 & BCMA_CORE_PCI_SPROM_PI_MASK) >> BCMA_CORE_PCI_SPROM_PI_SHIFT) |
| 182 | != core_index) { |
| 183 | val16 = (core_index << BCMA_CORE_PCI_SPROM_PI_SHIFT) | |
| 184 | (val16 & ~BCMA_CORE_PCI_SPROM_PI_MASK); |
| 185 | pcicore_write16(pc, regoff, val16); |
| 186 | } |
| 187 | } |
| 188 | |
Hauke Mehrtens | 2b2715b | 2012-04-29 02:18:52 +0200 | [diff] [blame] | 189 | /* Fix MISC config to allow coming out of L2/L3-Ready state w/o PRST */ |
| 190 | /* Needs to happen when coming out of 'standby'/'hibernate' */ |
| 191 | static void bcma_core_pci_config_fixup(struct bcma_drv_pci *pc) |
| 192 | { |
| 193 | u16 val16; |
| 194 | uint regoff; |
| 195 | |
| 196 | regoff = BCMA_CORE_PCI_SPROM(BCMA_CORE_PCI_SPROM_MISC_CONFIG); |
| 197 | |
| 198 | val16 = pcicore_read16(pc, regoff); |
| 199 | |
| 200 | if (!(val16 & BCMA_CORE_PCI_SPROM_L23READY_EXIT_NOPERST)) { |
| 201 | val16 |= BCMA_CORE_PCI_SPROM_L23READY_EXIT_NOPERST; |
| 202 | pcicore_write16(pc, regoff, val16); |
| 203 | } |
| 204 | } |
| 205 | |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 206 | /************************************************** |
| 207 | * Init. |
| 208 | **************************************************/ |
| 209 | |
Greg Kroah-Hartman | 0f58a01 | 2012-12-21 15:12:59 -0800 | [diff] [blame] | 210 | static void bcma_core_pci_clientmode_init(struct bcma_drv_pci *pc) |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 211 | { |
Hauke Mehrtens | ec00f37 | 2012-04-29 02:18:51 +0200 | [diff] [blame] | 212 | bcma_core_pci_fixcfg(pc); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 213 | bcma_pcicore_serdes_workaround(pc); |
Hauke Mehrtens | 2b2715b | 2012-04-29 02:18:52 +0200 | [diff] [blame] | 214 | bcma_core_pci_config_fixup(pc); |
Rafał Miłecki | 8369ae3 | 2011-05-09 18:56:46 +0200 | [diff] [blame] | 215 | } |
Rafał Miłecki | 1de520f | 2011-05-19 14:08:22 +0200 | [diff] [blame] | 216 | |
Greg Kroah-Hartman | 0f58a01 | 2012-12-21 15:12:59 -0800 | [diff] [blame] | 217 | void bcma_core_pci_init(struct bcma_drv_pci *pc) |
Rafał Miłecki | 9352f69 | 2011-07-05 19:48:26 +0200 | [diff] [blame] | 218 | { |
Hauke Mehrtens | 517f43e | 2011-07-23 01:20:07 +0200 | [diff] [blame] | 219 | if (pc->setup_done) |
| 220 | return; |
| 221 | |
Rafał Miłecki | 9352f69 | 2011-07-05 19:48:26 +0200 | [diff] [blame] | 222 | #ifdef CONFIG_BCMA_DRIVER_PCI_HOSTMODE |
Hauke Mehrtens | 49dc957 | 2012-01-31 00:03:35 +0100 | [diff] [blame] | 223 | pc->hostmode = bcma_core_pci_is_in_hostmode(pc); |
| 224 | if (pc->hostmode) |
Rafał Miłecki | 9352f69 | 2011-07-05 19:48:26 +0200 | [diff] [blame] | 225 | bcma_core_pci_hostmode_init(pc); |
Rafał Miłecki | 9352f69 | 2011-07-05 19:48:26 +0200 | [diff] [blame] | 226 | #endif /* CONFIG_BCMA_DRIVER_PCI_HOSTMODE */ |
Hauke Mehrtens | 517f43e | 2011-07-23 01:20:07 +0200 | [diff] [blame] | 227 | |
Hauke Mehrtens | 49dc957 | 2012-01-31 00:03:35 +0100 | [diff] [blame] | 228 | if (!pc->hostmode) |
| 229 | bcma_core_pci_clientmode_init(pc); |
Rafał Miłecki | 9352f69 | 2011-07-05 19:48:26 +0200 | [diff] [blame] | 230 | } |
| 231 | |
Rafał Miłecki | 1de520f | 2011-05-19 14:08:22 +0200 | [diff] [blame] | 232 | int bcma_core_pci_irq_ctl(struct bcma_drv_pci *pc, struct bcma_device *core, |
| 233 | bool enable) |
| 234 | { |
Hauke Mehrtens | e702707 | 2012-06-05 20:58:20 +0200 | [diff] [blame] | 235 | struct pci_dev *pdev; |
Rafał Miłecki | 1de520f | 2011-05-19 14:08:22 +0200 | [diff] [blame] | 236 | u32 coremask, tmp; |
Hauke Mehrtens | ecd177c | 2011-07-23 01:20:08 +0200 | [diff] [blame] | 237 | int err = 0; |
| 238 | |
Hauke Mehrtens | e702707 | 2012-06-05 20:58:20 +0200 | [diff] [blame] | 239 | if (!pc || core->bus->hosttype != BCMA_HOSTTYPE_PCI) { |
Hauke Mehrtens | ecd177c | 2011-07-23 01:20:08 +0200 | [diff] [blame] | 240 | /* This bcma device is not on a PCI host-bus. So the IRQs are |
| 241 | * not routed through the PCI core. |
| 242 | * So we must not enable routing through the PCI core. */ |
| 243 | goto out; |
| 244 | } |
Rafał Miłecki | 1de520f | 2011-05-19 14:08:22 +0200 | [diff] [blame] | 245 | |
Hauke Mehrtens | e702707 | 2012-06-05 20:58:20 +0200 | [diff] [blame] | 246 | pdev = pc->core->bus->host_pci; |
| 247 | |
Rafał Miłecki | 1de520f | 2011-05-19 14:08:22 +0200 | [diff] [blame] | 248 | err = pci_read_config_dword(pdev, BCMA_PCI_IRQMASK, &tmp); |
| 249 | if (err) |
| 250 | goto out; |
| 251 | |
| 252 | coremask = BIT(core->core_index) << 8; |
| 253 | if (enable) |
| 254 | tmp |= coremask; |
| 255 | else |
| 256 | tmp &= ~coremask; |
| 257 | |
| 258 | err = pci_write_config_dword(pdev, BCMA_PCI_IRQMASK, tmp); |
| 259 | |
| 260 | out: |
| 261 | return err; |
| 262 | } |
Rafał Miłecki | 440ca98 | 2011-06-18 01:01:59 +0200 | [diff] [blame] | 263 | EXPORT_SYMBOL_GPL(bcma_core_pci_irq_ctl); |
Hauke Mehrtens | 29f6b3d | 2012-04-29 02:18:50 +0200 | [diff] [blame] | 264 | |
| 265 | void bcma_core_pci_extend_L1timer(struct bcma_drv_pci *pc, bool extend) |
| 266 | { |
| 267 | u32 w; |
| 268 | |
| 269 | w = bcma_pcie_read(pc, BCMA_CORE_PCI_DLLP_PMTHRESHREG); |
| 270 | if (extend) |
| 271 | w |= BCMA_CORE_PCI_ASPMTIMER_EXTEND; |
| 272 | else |
| 273 | w &= ~BCMA_CORE_PCI_ASPMTIMER_EXTEND; |
| 274 | bcma_pcie_write(pc, BCMA_CORE_PCI_DLLP_PMTHRESHREG, w); |
| 275 | bcma_pcie_read(pc, BCMA_CORE_PCI_DLLP_PMTHRESHREG); |
| 276 | } |
| 277 | EXPORT_SYMBOL_GPL(bcma_core_pci_extend_L1timer); |