blob: 40e3a501a50e200ff68e41710ad9fcecaf695327 [file] [log] [blame]
Ulrich Hecht6232c512015-02-26 17:42:07 +01001/*
2 * r8a7778 Core CPG Clocks
3 *
4 * Copyright (C) 2014 Ulrich Hecht
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 */
10
11#include <linux/clk-provider.h>
Simon Horman09c32422016-03-08 09:42:07 +090012#include <linux/clk/renesas.h>
Ulrich Hecht6232c512015-02-26 17:42:07 +010013#include <linux/of_address.h>
Geert Uytterhoeven5a1cfaf2015-06-23 15:09:27 +020014#include <linux/slab.h>
Ulrich Hecht6232c512015-02-26 17:42:07 +010015
16struct r8a7778_cpg {
17 struct clk_onecell_data data;
18 spinlock_t lock;
19 void __iomem *reg;
20};
21
22/* PLL multipliers per bits 11, 12, and 18 of MODEMR */
Geert Uytterhoeven7371a202015-10-16 17:14:55 +020023static const struct {
Ulrich Hecht6232c512015-02-26 17:42:07 +010024 unsigned long plla_mult;
25 unsigned long pllb_mult;
Geert Uytterhoeven7371a202015-10-16 17:14:55 +020026} r8a7778_rates[] __initconst = {
Ulrich Hecht6232c512015-02-26 17:42:07 +010027 [0] = { 21, 21 },
28 [1] = { 24, 24 },
29 [2] = { 28, 28 },
30 [3] = { 32, 32 },
31 [5] = { 24, 21 },
32 [6] = { 28, 21 },
33 [7] = { 32, 24 },
34};
35
36/* Clock dividers per bits 1 and 2 of MODEMR */
Geert Uytterhoeven7371a202015-10-16 17:14:55 +020037static const struct {
Ulrich Hecht6232c512015-02-26 17:42:07 +010038 const char *name;
39 unsigned int div[4];
Geert Uytterhoeven7371a202015-10-16 17:14:55 +020040} r8a7778_divs[6] __initconst = {
Ulrich Hecht6232c512015-02-26 17:42:07 +010041 { "b", { 12, 12, 16, 18 } },
42 { "out", { 12, 12, 16, 18 } },
43 { "p", { 16, 12, 16, 12 } },
44 { "s", { 4, 3, 4, 3 } },
45 { "s1", { 8, 6, 8, 6 } },
46};
47
48static u32 cpg_mode_rates __initdata;
49static u32 cpg_mode_divs __initdata;
50
51static struct clk * __init
52r8a7778_cpg_register_clock(struct device_node *np, struct r8a7778_cpg *cpg,
53 const char *name)
54{
55 if (!strcmp(name, "plla")) {
56 return clk_register_fixed_factor(NULL, "plla",
57 of_clk_get_parent_name(np, 0), 0,
58 r8a7778_rates[cpg_mode_rates].plla_mult, 1);
59 } else if (!strcmp(name, "pllb")) {
60 return clk_register_fixed_factor(NULL, "pllb",
61 of_clk_get_parent_name(np, 0), 0,
62 r8a7778_rates[cpg_mode_rates].pllb_mult, 1);
63 } else {
64 unsigned int i;
65
66 for (i = 0; i < ARRAY_SIZE(r8a7778_divs); i++) {
67 if (!strcmp(name, r8a7778_divs[i].name)) {
68 return clk_register_fixed_factor(NULL,
69 r8a7778_divs[i].name,
70 "plla", 0, 1,
71 r8a7778_divs[i].div[cpg_mode_divs]);
72 }
73 }
74 }
75
76 return ERR_PTR(-EINVAL);
77}
78
79
80static void __init r8a7778_cpg_clocks_init(struct device_node *np)
81{
82 struct r8a7778_cpg *cpg;
83 struct clk **clks;
84 unsigned int i;
85 int num_clks;
86
87 num_clks = of_property_count_strings(np, "clock-output-names");
88 if (num_clks < 0) {
89 pr_err("%s: failed to count clocks\n", __func__);
90 return;
91 }
92
93 cpg = kzalloc(sizeof(*cpg), GFP_KERNEL);
94 clks = kcalloc(num_clks, sizeof(*clks), GFP_KERNEL);
95 if (cpg == NULL || clks == NULL) {
96 /* We're leaking memory on purpose, there's no point in cleaning
97 * up as the system won't boot anyway.
98 */
99 return;
100 }
101
102 spin_lock_init(&cpg->lock);
103
104 cpg->data.clks = clks;
105 cpg->data.clk_num = num_clks;
106
107 cpg->reg = of_iomap(np, 0);
108 if (WARN_ON(cpg->reg == NULL))
109 return;
110
111 for (i = 0; i < num_clks; ++i) {
112 const char *name;
113 struct clk *clk;
114
115 of_property_read_string_index(np, "clock-output-names", i,
116 &name);
117
118 clk = r8a7778_cpg_register_clock(np, cpg, name);
119 if (IS_ERR(clk))
120 pr_err("%s: failed to register %s %s clock (%ld)\n",
121 __func__, np->name, name, PTR_ERR(clk));
122 else
123 cpg->data.clks[i] = clk;
124 }
125
126 of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data);
Geert Uytterhoeven8bc964a2015-08-04 14:28:03 +0200127
128 cpg_mstp_add_clk_domain(np);
Ulrich Hecht6232c512015-02-26 17:42:07 +0100129}
130
131CLK_OF_DECLARE(r8a7778_cpg_clks, "renesas,r8a7778-cpg-clocks",
132 r8a7778_cpg_clocks_init);
133
134void __init r8a7778_clocks_init(u32 mode)
135{
136 BUG_ON(!(mode & BIT(19)));
137
138 cpg_mode_rates = (!!(mode & BIT(18)) << 2) |
139 (!!(mode & BIT(12)) << 1) |
140 (!!(mode & BIT(11)));
141 cpg_mode_divs = (!!(mode & BIT(2)) << 1) |
142 (!!(mode & BIT(1)));
143
144 of_clk_init(NULL);
145}