blob: 3fcefda653fd5ef17b202513be93567ad57b050b [file] [log] [blame]
Egor Martovetsky7d8536f2007-07-19 01:50:24 -07001/*
2 * Copyright (C) 2006-2007 PA Semi, Inc
3 *
4 * Author: Egor Martovetsky <egor@pasemi.com>
5 * Maintained by: Olof Johansson <olof@lixom.net>
6 *
7 * Driver for the PWRficient onchip memory controllers
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22
23
24#include <linux/module.h>
25#include <linux/init.h>
26#include <linux/pci.h>
27#include <linux/pci_ids.h>
Stephen Rothwella94a6302008-04-30 11:16:16 +100028#include <linux/edac.h>
Egor Martovetsky7d8536f2007-07-19 01:50:24 -070029#include "edac_core.h"
30
31#define MODULE_NAME "pasemi_edac"
32
33#define MCCFG_MCEN 0x300
34#define MCCFG_MCEN_MMC_EN 0x00000001
35#define MCCFG_ERRCOR 0x388
36#define MCCFG_ERRCOR_RNK_FAIL_DET_EN 0x00000100
37#define MCCFG_ERRCOR_ECC_GEN_EN 0x00000010
38#define MCCFG_ERRCOR_ECC_CRR_EN 0x00000001
39#define MCCFG_SCRUB 0x384
40#define MCCFG_SCRUB_RGLR_SCRB_EN 0x00000001
41#define MCDEBUG_ERRCTL1 0x728
42#define MCDEBUG_ERRCTL1_RFL_LOG_EN 0x00080000
43#define MCDEBUG_ERRCTL1_MBE_LOG_EN 0x00040000
44#define MCDEBUG_ERRCTL1_SBE_LOG_EN 0x00020000
45#define MCDEBUG_ERRSTA 0x730
46#define MCDEBUG_ERRSTA_RFL_STATUS 0x00000004
47#define MCDEBUG_ERRSTA_MBE_STATUS 0x00000002
48#define MCDEBUG_ERRSTA_SBE_STATUS 0x00000001
49#define MCDEBUG_ERRCNT1 0x734
50#define MCDEBUG_ERRCNT1_SBE_CNT_OVRFLO 0x00000080
51#define MCDEBUG_ERRLOG1A 0x738
52#define MCDEBUG_ERRLOG1A_MERR_TYPE_M 0x30000000
53#define MCDEBUG_ERRLOG1A_MERR_TYPE_NONE 0x00000000
54#define MCDEBUG_ERRLOG1A_MERR_TYPE_SBE 0x10000000
55#define MCDEBUG_ERRLOG1A_MERR_TYPE_MBE 0x20000000
56#define MCDEBUG_ERRLOG1A_MERR_TYPE_RFL 0x30000000
57#define MCDEBUG_ERRLOG1A_MERR_BA_M 0x00700000
58#define MCDEBUG_ERRLOG1A_MERR_BA_S 20
59#define MCDEBUG_ERRLOG1A_MERR_CS_M 0x00070000
60#define MCDEBUG_ERRLOG1A_MERR_CS_S 16
61#define MCDEBUG_ERRLOG1A_SYNDROME_M 0x0000ffff
62#define MCDRAM_RANKCFG 0x114
63#define MCDRAM_RANKCFG_EN 0x00000001
64#define MCDRAM_RANKCFG_TYPE_SIZE_M 0x000001c0
65#define MCDRAM_RANKCFG_TYPE_SIZE_S 6
66
67#define PASEMI_EDAC_NR_CSROWS 8
68#define PASEMI_EDAC_NR_CHANS 1
69#define PASEMI_EDAC_ERROR_GRAIN 64
70
71static int last_page_in_mmc;
72static int system_mmc_id;
73
74
75static u32 pasemi_edac_get_error_info(struct mem_ctl_info *mci)
76{
77 struct pci_dev *pdev = to_pci_dev(mci->dev);
78 u32 tmp;
79
80 pci_read_config_dword(pdev, MCDEBUG_ERRSTA,
81 &tmp);
82
83 tmp &= (MCDEBUG_ERRSTA_RFL_STATUS | MCDEBUG_ERRSTA_MBE_STATUS
84 | MCDEBUG_ERRSTA_SBE_STATUS);
85
86 if (tmp) {
87 if (tmp & MCDEBUG_ERRSTA_SBE_STATUS)
88 pci_write_config_dword(pdev, MCDEBUG_ERRCNT1,
89 MCDEBUG_ERRCNT1_SBE_CNT_OVRFLO);
90 pci_write_config_dword(pdev, MCDEBUG_ERRSTA, tmp);
91 }
92
93 return tmp;
94}
95
96static void pasemi_edac_process_error_info(struct mem_ctl_info *mci, u32 errsta)
97{
98 struct pci_dev *pdev = to_pci_dev(mci->dev);
99 u32 errlog1a;
100 u32 cs;
101
102 if (!errsta)
103 return;
104
105 pci_read_config_dword(pdev, MCDEBUG_ERRLOG1A, &errlog1a);
106
107 cs = (errlog1a & MCDEBUG_ERRLOG1A_MERR_CS_M) >>
108 MCDEBUG_ERRLOG1A_MERR_CS_S;
109
110 /* uncorrectable/multi-bit errors */
111 if (errsta & (MCDEBUG_ERRSTA_MBE_STATUS |
112 MCDEBUG_ERRSTA_RFL_STATUS)) {
113 edac_mc_handle_ue(mci, mci->csrows[cs].first_page, 0,
114 cs, mci->ctl_name);
115 }
116
117 /* correctable/single-bit errors */
118 if (errsta & MCDEBUG_ERRSTA_SBE_STATUS) {
119 edac_mc_handle_ce(mci, mci->csrows[cs].first_page, 0,
120 0, cs, 0, mci->ctl_name);
121 }
122}
123
124static void pasemi_edac_check(struct mem_ctl_info *mci)
125{
126 u32 errsta;
127
128 errsta = pasemi_edac_get_error_info(mci);
129 if (errsta)
130 pasemi_edac_process_error_info(mci, errsta);
131}
132
133static int pasemi_edac_init_csrows(struct mem_ctl_info *mci,
134 struct pci_dev *pdev,
135 enum edac_type edac_mode)
136{
137 struct csrow_info *csrow;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300138 struct dimm_info *dimm;
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700139 u32 rankcfg;
140 int index;
141
142 for (index = 0; index < mci->nr_csrows; index++) {
143 csrow = &mci->csrows[index];
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300144 dimm = csrow->channels[0].dimm;
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700145
146 pci_read_config_dword(pdev,
147 MCDRAM_RANKCFG + (index * 12),
148 &rankcfg);
149
150 if (!(rankcfg & MCDRAM_RANKCFG_EN))
151 continue;
152
153 switch ((rankcfg & MCDRAM_RANKCFG_TYPE_SIZE_M) >>
154 MCDRAM_RANKCFG_TYPE_SIZE_S) {
155 case 0:
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300156 dimm->nr_pages = 128 << (20 - PAGE_SHIFT);
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700157 break;
158 case 1:
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300159 dimm->nr_pages = 256 << (20 - PAGE_SHIFT);
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700160 break;
161 case 2:
162 case 3:
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300163 dimm->nr_pages = 512 << (20 - PAGE_SHIFT);
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700164 break;
165 case 4:
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300166 dimm->nr_pages = 1024 << (20 - PAGE_SHIFT);
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700167 break;
168 case 5:
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300169 dimm->nr_pages = 2048 << (20 - PAGE_SHIFT);
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700170 break;
171 default:
172 edac_mc_printk(mci, KERN_ERR,
173 "Unrecognized Rank Config. rankcfg=%u\n",
174 rankcfg);
175 return -EINVAL;
176 }
177
178 csrow->first_page = last_page_in_mmc;
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300179 csrow->last_page = csrow->first_page + dimm->nr_pages - 1;
180 last_page_in_mmc += dimm->nr_pages;
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700181 csrow->page_mask = 0;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300182 dimm->grain = PASEMI_EDAC_ERROR_GRAIN;
183 dimm->mtype = MEM_DDR;
184 dimm->dtype = DEV_UNKNOWN;
185 dimm->edac_mode = edac_mode;
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700186 }
187 return 0;
188}
189
190static int __devinit pasemi_edac_probe(struct pci_dev *pdev,
191 const struct pci_device_id *ent)
192{
193 struct mem_ctl_info *mci = NULL;
194 u32 errctl1, errcor, scrub, mcen;
195
196 pci_read_config_dword(pdev, MCCFG_MCEN, &mcen);
197 if (!(mcen & MCCFG_MCEN_MMC_EN))
198 return -ENODEV;
199
200 /*
201 * We should think about enabling other error detection later on
202 */
203
204 pci_read_config_dword(pdev, MCDEBUG_ERRCTL1, &errctl1);
205 errctl1 |= MCDEBUG_ERRCTL1_SBE_LOG_EN |
206 MCDEBUG_ERRCTL1_MBE_LOG_EN |
207 MCDEBUG_ERRCTL1_RFL_LOG_EN;
208 pci_write_config_dword(pdev, MCDEBUG_ERRCTL1, errctl1);
209
Doug Thompsonb8f6f972007-07-19 01:50:26 -0700210 mci = edac_mc_alloc(0, PASEMI_EDAC_NR_CSROWS, PASEMI_EDAC_NR_CHANS,
211 system_mmc_id++);
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700212
213 if (mci == NULL)
214 return -ENOMEM;
215
216 pci_read_config_dword(pdev, MCCFG_ERRCOR, &errcor);
217 errcor |= MCCFG_ERRCOR_RNK_FAIL_DET_EN |
218 MCCFG_ERRCOR_ECC_GEN_EN |
219 MCCFG_ERRCOR_ECC_CRR_EN;
220
221 mci->dev = &pdev->dev;
222 mci->mtype_cap = MEM_FLAG_DDR | MEM_FLAG_RDDR;
223 mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
224 mci->edac_cap = (errcor & MCCFG_ERRCOR_ECC_GEN_EN) ?
225 ((errcor & MCCFG_ERRCOR_ECC_CRR_EN) ?
226 (EDAC_FLAG_EC | EDAC_FLAG_SECDED) : EDAC_FLAG_EC) :
227 EDAC_FLAG_NONE;
228 mci->mod_name = MODULE_NAME;
229 mci->dev_name = pci_name(pdev);
Olof Johansson0d08a842007-11-04 20:57:45 -0600230 mci->ctl_name = "pasemi,pwrficient-mc";
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700231 mci->edac_check = pasemi_edac_check;
232 mci->ctl_page_to_phys = NULL;
233 pci_read_config_dword(pdev, MCCFG_SCRUB, &scrub);
234 mci->scrub_cap = SCRUB_FLAG_HW_PROG | SCRUB_FLAG_HW_SRC;
235 mci->scrub_mode =
236 ((errcor & MCCFG_ERRCOR_ECC_CRR_EN) ? SCRUB_FLAG_HW_SRC : 0) |
237 ((scrub & MCCFG_SCRUB_RGLR_SCRB_EN) ? SCRUB_FLAG_HW_PROG : 0);
238
239 if (pasemi_edac_init_csrows(mci, pdev,
240 (mci->edac_cap & EDAC_FLAG_SECDED) ?
241 EDAC_SECDED :
242 ((mci->edac_cap & EDAC_FLAG_EC) ?
243 EDAC_EC : EDAC_NONE)))
244 goto fail;
245
246 /*
247 * Clear status
248 */
249 pasemi_edac_get_error_info(mci);
250
Doug Thompsonb8f6f972007-07-19 01:50:26 -0700251 if (edac_mc_add_mc(mci))
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700252 goto fail;
253
254 /* get this far and it's successful */
255 return 0;
256
257fail:
258 edac_mc_free(mci);
259 return -ENODEV;
260}
261
262static void __devexit pasemi_edac_remove(struct pci_dev *pdev)
263{
264 struct mem_ctl_info *mci = edac_mc_del_mc(&pdev->dev);
265
266 if (!mci)
267 return;
268
269 edac_mc_free(mci);
270}
271
272
273static const struct pci_device_id pasemi_edac_pci_tbl[] = {
274 { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa00a) },
Stephen Rothwell1b3e4c72007-10-18 23:41:11 -0700275 { }
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700276};
277
278MODULE_DEVICE_TABLE(pci, pasemi_edac_pci_tbl);
279
280static struct pci_driver pasemi_edac_driver = {
281 .name = MODULE_NAME,
282 .probe = pasemi_edac_probe,
283 .remove = __devexit_p(pasemi_edac_remove),
284 .id_table = pasemi_edac_pci_tbl,
285};
286
287static int __init pasemi_edac_init(void)
288{
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -0700289 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
290 opstate_init();
291
Egor Martovetsky7d8536f2007-07-19 01:50:24 -0700292 return pci_register_driver(&pasemi_edac_driver);
293}
294
295static void __exit pasemi_edac_exit(void)
296{
297 pci_unregister_driver(&pasemi_edac_driver);
298}
299
300module_init(pasemi_edac_init);
301module_exit(pasemi_edac_exit);
302
303MODULE_LICENSE("GPL");
304MODULE_AUTHOR("Egor Martovetsky <egor@pasemi.com>");
Olof Johansson0d08a842007-11-04 20:57:45 -0600305MODULE_DESCRIPTION("MC support for PA Semi PWRficient memory controller");
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -0700306module_param(edac_op_state, int, 0444);
307MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
308