blob: 356b733caafeb84093b75ba8ad00191ebfe4c5b5 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include <asm/div64.h>
32
Dave Airlie10ebc0b2012-09-17 14:40:31 +100033#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc_helper.h>
35#include <drm/drm_edid.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036
Christian König32167012014-03-28 18:55:10 +010037#include <linux/gcd.h>
38
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039static void avivo_crtc_load_lut(struct drm_crtc *crtc)
40{
41 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
42 struct drm_device *dev = crtc->dev;
43 struct radeon_device *rdev = dev->dev_private;
44 int i;
45
Dave Airlied9fdaaf2010-08-02 10:42:55 +100046 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
48
49 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
50 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
51 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
52
53 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
54 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
55 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
56
57 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
58 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
59 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
60
61 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
62 for (i = 0; i < 256; i++) {
63 WREG32(AVIVO_DC_LUT_30_COLOR,
64 (radeon_crtc->lut_r[i] << 20) |
65 (radeon_crtc->lut_g[i] << 10) |
66 (radeon_crtc->lut_b[i] << 0));
67 }
68
69 WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
70}
71
Alex Deucherfee298f2011-01-06 21:19:30 -050072static void dce4_crtc_load_lut(struct drm_crtc *crtc)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050073{
74 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
75 struct drm_device *dev = crtc->dev;
76 struct radeon_device *rdev = dev->dev_private;
77 int i;
78
Dave Airlied9fdaaf2010-08-02 10:42:55 +100079 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050080 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
81
82 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
83 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
84 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
85
86 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
87 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
88 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
89
Alex Deucher677d0762010-04-22 22:58:50 -040090 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
91 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050092
Alex Deucher677d0762010-04-22 22:58:50 -040093 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050094 for (i = 0; i < 256; i++) {
Alex Deucher677d0762010-04-22 22:58:50 -040095 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050096 (radeon_crtc->lut_r[i] << 20) |
97 (radeon_crtc->lut_g[i] << 10) |
98 (radeon_crtc->lut_b[i] << 0));
99 }
100}
101
Alex Deucherfee298f2011-01-06 21:19:30 -0500102static void dce5_crtc_load_lut(struct drm_crtc *crtc)
103{
104 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
105 struct drm_device *dev = crtc->dev;
106 struct radeon_device *rdev = dev->dev_private;
107 int i;
108
109 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
110
111 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
112 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
113 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
114 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
115 NI_GRPH_PRESCALE_BYPASS);
116 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
117 NI_OVL_PRESCALE_BYPASS);
118 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
119 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
120 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
121
122 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
123
124 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
125 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
126 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
127
128 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
129 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
130 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
131
132 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
133 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
134
135 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
136 for (i = 0; i < 256; i++) {
137 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
138 (radeon_crtc->lut_r[i] << 20) |
139 (radeon_crtc->lut_g[i] << 10) |
140 (radeon_crtc->lut_b[i] << 0));
141 }
142
143 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
144 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
145 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
146 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
147 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
148 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
149 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
150 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
151 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
152 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
153 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
154 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
155 (NI_OUTPUT_CSC_GRPH_MODE(NI_OUTPUT_CSC_BYPASS) |
156 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
157 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
158 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
Alex Deucher9e05fa12013-01-24 10:06:33 -0500159 if (ASIC_IS_DCE8(rdev)) {
160 /* XXX this only needs to be programmed once per crtc at startup,
161 * not sure where the best place for it is
162 */
163 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
164 CIK_CURSOR_ALPHA_BLND_ENA);
165 }
Alex Deucherfee298f2011-01-06 21:19:30 -0500166}
167
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168static void legacy_crtc_load_lut(struct drm_crtc *crtc)
169{
170 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
171 struct drm_device *dev = crtc->dev;
172 struct radeon_device *rdev = dev->dev_private;
173 int i;
174 uint32_t dac2_cntl;
175
176 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
177 if (radeon_crtc->crtc_id == 0)
178 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
179 else
180 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
181 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
182
183 WREG8(RADEON_PALETTE_INDEX, 0);
184 for (i = 0; i < 256; i++) {
185 WREG32(RADEON_PALETTE_30_DATA,
186 (radeon_crtc->lut_r[i] << 20) |
187 (radeon_crtc->lut_g[i] << 10) |
188 (radeon_crtc->lut_b[i] << 0));
189 }
190}
191
192void radeon_crtc_load_lut(struct drm_crtc *crtc)
193{
194 struct drm_device *dev = crtc->dev;
195 struct radeon_device *rdev = dev->dev_private;
196
197 if (!crtc->enabled)
198 return;
199
Alex Deucherfee298f2011-01-06 21:19:30 -0500200 if (ASIC_IS_DCE5(rdev))
201 dce5_crtc_load_lut(crtc);
202 else if (ASIC_IS_DCE4(rdev))
203 dce4_crtc_load_lut(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500204 else if (ASIC_IS_AVIVO(rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205 avivo_crtc_load_lut(crtc);
206 else
207 legacy_crtc_load_lut(crtc);
208}
209
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000210/** Sets the color ramps on behalf of fbcon */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
212 u16 blue, int regno)
213{
214 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
215
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216 radeon_crtc->lut_r[regno] = red >> 6;
217 radeon_crtc->lut_g[regno] = green >> 6;
218 radeon_crtc->lut_b[regno] = blue >> 6;
219}
220
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000221/** Gets the color ramps on behalf of fbcon */
222void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
223 u16 *blue, int regno)
224{
225 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
226
227 *red = radeon_crtc->lut_r[regno] << 6;
228 *green = radeon_crtc->lut_g[regno] << 6;
229 *blue = radeon_crtc->lut_b[regno] << 6;
230}
231
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +0100233 u16 *blue, uint32_t start, uint32_t size)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234{
235 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
James Simmons72034252010-08-03 01:33:19 +0100236 int end = (start + size > 256) ? 256 : start + size, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000238 /* userspace palettes are always correct as is */
James Simmons72034252010-08-03 01:33:19 +0100239 for (i = start; i < end; i++) {
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000240 radeon_crtc->lut_r[i] = red[i] >> 6;
241 radeon_crtc->lut_g[i] = green[i] >> 6;
242 radeon_crtc->lut_b[i] = blue[i] >> 6;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 radeon_crtc_load_lut(crtc);
245}
246
247static void radeon_crtc_destroy(struct drm_crtc *crtc)
248{
249 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
250
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 drm_crtc_cleanup(crtc);
252 kfree(radeon_crtc);
253}
254
Alex Deucher6f34be52010-11-21 10:59:01 -0500255/*
256 * Handle unpin events outside the interrupt handler proper.
257 */
258static void radeon_unpin_work_func(struct work_struct *__work)
259{
260 struct radeon_unpin_work *work =
261 container_of(__work, struct radeon_unpin_work, work);
262 int r;
263
264 /* unpin of the old buffer */
265 r = radeon_bo_reserve(work->old_rbo, false);
266 if (likely(r == 0)) {
267 r = radeon_bo_unpin(work->old_rbo);
268 if (unlikely(r != 0)) {
269 DRM_ERROR("failed to unpin buffer after flip\n");
270 }
271 radeon_bo_unreserve(work->old_rbo);
272 } else
273 DRM_ERROR("failed to reserve buffer after flip\n");
Dave Airlie498c5552011-05-29 17:48:32 +1000274
275 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500276 kfree(work);
277}
278
279void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
280{
281 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
282 struct radeon_unpin_work *work;
Alex Deucher6f34be52010-11-21 10:59:01 -0500283 unsigned long flags;
284 u32 update_pending;
285 int vpos, hpos;
286
Christian Königf5d636d2014-04-23 20:46:06 +0200287 /* can happen during initialization */
288 if (radeon_crtc == NULL)
289 return;
290
Alex Deucher6f34be52010-11-21 10:59:01 -0500291 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
292 work = radeon_crtc->unpin_work;
293 if (work == NULL ||
Michel Dänzerfcc485d2011-07-13 15:18:09 +0000294 (work->fence && !radeon_fence_signaled(work->fence))) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500295 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
296 return;
297 }
298 /* New pageflip, or just completion of a previous one? */
299 if (!radeon_crtc->deferred_flip_completion) {
300 /* do the flip (mmio) */
301 update_pending = radeon_page_flip(rdev, crtc_id, work->new_crtc_base);
302 } else {
303 /* This is just a completion of a flip queued in crtc
304 * at last invocation. Make sure we go directly to
305 * completion routine.
306 */
307 update_pending = 0;
308 radeon_crtc->deferred_flip_completion = 0;
309 }
310
311 /* Has the pageflip already completed in crtc, or is it certain
312 * to complete in this vblank?
313 */
314 if (update_pending &&
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200315 (DRM_SCANOUTPOS_VALID & radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id, 0,
Mario Kleinerd47abc52013-10-30 05:13:07 +0100316 &vpos, &hpos, NULL, NULL)) &&
Felix Kuehling81ffbbe2012-02-23 19:16:12 -0500317 ((vpos >= (99 * rdev->mode_info.crtcs[crtc_id]->base.hwmode.crtc_vdisplay)/100) ||
318 (vpos < 0 && !ASIC_IS_AVIVO(rdev)))) {
319 /* crtc didn't flip in this target vblank interval,
320 * but flip is pending in crtc. Based on the current
321 * scanout position we know that the current frame is
322 * (nearly) complete and the flip will (likely)
323 * complete before the start of the next frame.
324 */
325 update_pending = 0;
326 }
327 if (update_pending) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500328 /* crtc didn't flip in this target vblank interval,
329 * but flip is pending in crtc. It will complete it
330 * in next vblank interval, so complete the flip at
331 * next vblank irq.
332 */
333 radeon_crtc->deferred_flip_completion = 1;
334 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
335 return;
336 }
337
338 /* Pageflip (will be) certainly completed in this vblank. Clean up. */
339 radeon_crtc->unpin_work = NULL;
340
341 /* wakeup userspace */
Rob Clark26ae4662012-10-08 19:50:42 +0000342 if (work->event)
343 drm_send_vblank_event(rdev->ddev, crtc_id, work->event);
344
Alex Deucher6f34be52010-11-21 10:59:01 -0500345 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
346
347 drm_vblank_put(rdev->ddev, radeon_crtc->crtc_id);
348 radeon_fence_unref(&work->fence);
349 radeon_post_page_flip(work->rdev, work->crtc_id);
350 schedule_work(&work->work);
351}
352
353static int radeon_crtc_page_flip(struct drm_crtc *crtc,
354 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700355 struct drm_pending_vblank_event *event,
356 uint32_t page_flip_flags)
Alex Deucher6f34be52010-11-21 10:59:01 -0500357{
358 struct drm_device *dev = crtc->dev;
359 struct radeon_device *rdev = dev->dev_private;
360 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
361 struct radeon_framebuffer *old_radeon_fb;
362 struct radeon_framebuffer *new_radeon_fb;
363 struct drm_gem_object *obj;
364 struct radeon_bo *rbo;
Alex Deucher6f34be52010-11-21 10:59:01 -0500365 struct radeon_unpin_work *work;
366 unsigned long flags;
367 u32 tiling_flags, pitch_pixels;
368 u64 base;
369 int r;
370
371 work = kzalloc(sizeof *work, GFP_KERNEL);
372 if (work == NULL)
373 return -ENOMEM;
374
Alex Deucher6f34be52010-11-21 10:59:01 -0500375 work->event = event;
376 work->rdev = rdev;
377 work->crtc_id = radeon_crtc->crtc_id;
Matt Roperf4510a22014-04-01 15:22:40 -0700378 old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
Alex Deucher6f34be52010-11-21 10:59:01 -0500379 new_radeon_fb = to_radeon_framebuffer(fb);
380 /* schedule unpin of the old buffer */
381 obj = old_radeon_fb->obj;
Dave Airlie498c5552011-05-29 17:48:32 +1000382 /* take a reference to the old object */
383 drm_gem_object_reference(obj);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100384 rbo = gem_to_radeon_bo(obj);
Alex Deucher6f34be52010-11-21 10:59:01 -0500385 work->old_rbo = rbo;
Michel Dänzerfcc485d2011-07-13 15:18:09 +0000386 obj = new_radeon_fb->obj;
387 rbo = gem_to_radeon_bo(obj);
Daniel Vetter9af20792012-12-11 23:42:24 +0100388
389 spin_lock(&rbo->tbo.bdev->fence_lock);
Michel Dänzerfcc485d2011-07-13 15:18:09 +0000390 if (rbo->tbo.sync_obj)
391 work->fence = radeon_fence_ref(rbo->tbo.sync_obj);
Daniel Vetter9af20792012-12-11 23:42:24 +0100392 spin_unlock(&rbo->tbo.bdev->fence_lock);
393
Alex Deucher6f34be52010-11-21 10:59:01 -0500394 INIT_WORK(&work->work, radeon_unpin_work_func);
395
396 /* We borrow the event spin lock for protecting unpin_work */
397 spin_lock_irqsave(&dev->event_lock, flags);
398 if (radeon_crtc->unpin_work) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500399 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Dave Airlie498c5552011-05-29 17:48:32 +1000400 r = -EBUSY;
401 goto unlock_free;
Alex Deucher6f34be52010-11-21 10:59:01 -0500402 }
403 radeon_crtc->unpin_work = work;
404 radeon_crtc->deferred_flip_completion = 0;
405 spin_unlock_irqrestore(&dev->event_lock, flags);
406
407 /* pin the new buffer */
Alex Deucher6f34be52010-11-21 10:59:01 -0500408 DRM_DEBUG_DRIVER("flip-ioctl() cur_fbo = %p, cur_bbo = %p\n",
409 work->old_rbo, rbo);
410
411 r = radeon_bo_reserve(rbo, false);
412 if (unlikely(r != 0)) {
413 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
414 goto pflip_cleanup;
415 }
Michel Dänzer0349af72012-03-14 17:12:42 +0100416 /* Only 27 bit offset for legacy CRTC */
417 r = radeon_bo_pin_restricted(rbo, RADEON_GEM_DOMAIN_VRAM,
418 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500419 if (unlikely(r != 0)) {
420 radeon_bo_unreserve(rbo);
421 r = -EINVAL;
422 DRM_ERROR("failed to pin new rbo buffer before flip\n");
423 goto pflip_cleanup;
424 }
425 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
426 radeon_bo_unreserve(rbo);
427
428 if (!ASIC_IS_AVIVO(rdev)) {
429 /* crtc offset is from display base addr not FB location */
430 base -= radeon_crtc->legacy_display_base_addr;
Ville Syrjälä01f2c772011-12-20 00:06:49 +0200431 pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8);
Alex Deucher6f34be52010-11-21 10:59:01 -0500432
433 if (tiling_flags & RADEON_TILING_MACRO) {
434 if (ASIC_IS_R300(rdev)) {
435 base &= ~0x7ff;
436 } else {
437 int byteshift = fb->bits_per_pixel >> 4;
438 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
439 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
440 }
441 } else {
442 int offset = crtc->y * pitch_pixels + crtc->x;
443 switch (fb->bits_per_pixel) {
444 case 8:
445 default:
446 offset *= 1;
447 break;
448 case 15:
449 case 16:
450 offset *= 2;
451 break;
452 case 24:
453 offset *= 3;
454 break;
455 case 32:
456 offset *= 4;
457 break;
458 }
459 base += offset;
460 }
461 base &= ~7;
462 }
463
464 spin_lock_irqsave(&dev->event_lock, flags);
465 work->new_crtc_base = base;
466 spin_unlock_irqrestore(&dev->event_lock, flags);
467
468 /* update crtc fb */
Matt Roperf4510a22014-04-01 15:22:40 -0700469 crtc->primary->fb = fb;
Alex Deucher6f34be52010-11-21 10:59:01 -0500470
471 r = drm_vblank_get(dev, radeon_crtc->crtc_id);
472 if (r) {
473 DRM_ERROR("failed to get vblank before flip\n");
474 goto pflip_cleanup1;
475 }
476
Alex Deucher6f34be52010-11-21 10:59:01 -0500477 /* set the proper interrupt */
478 radeon_pre_page_flip(rdev, radeon_crtc->crtc_id);
Alex Deucher6f34be52010-11-21 10:59:01 -0500479
480 return 0;
481
Alex Deucher6f34be52010-11-21 10:59:01 -0500482pflip_cleanup1:
Michel Dänzerd0254d52011-07-13 15:18:10 +0000483 if (unlikely(radeon_bo_reserve(rbo, false) != 0)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500484 DRM_ERROR("failed to reserve new rbo in error path\n");
485 goto pflip_cleanup;
486 }
Michel Dänzerd0254d52011-07-13 15:18:10 +0000487 if (unlikely(radeon_bo_unpin(rbo) != 0)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500488 DRM_ERROR("failed to unpin new rbo in error path\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500489 }
490 radeon_bo_unreserve(rbo);
491
492pflip_cleanup:
493 spin_lock_irqsave(&dev->event_lock, flags);
494 radeon_crtc->unpin_work = NULL;
Dave Airlie498c5552011-05-29 17:48:32 +1000495unlock_free:
Alex Deucher6f34be52010-11-21 10:59:01 -0500496 spin_unlock_irqrestore(&dev->event_lock, flags);
Michel Dänzerdb318d72011-09-13 11:29:12 +0200497 drm_gem_object_unreference_unlocked(old_radeon_fb->obj);
Michel Dänzerfcc485d2011-07-13 15:18:09 +0000498 radeon_fence_unref(&work->fence);
Alex Deucher6f34be52010-11-21 10:59:01 -0500499 kfree(work);
500
501 return r;
502}
503
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000504static int
505radeon_crtc_set_config(struct drm_mode_set *set)
506{
507 struct drm_device *dev;
508 struct radeon_device *rdev;
509 struct drm_crtc *crtc;
510 bool active = false;
511 int ret;
512
513 if (!set || !set->crtc)
514 return -EINVAL;
515
516 dev = set->crtc->dev;
517
518 ret = pm_runtime_get_sync(dev->dev);
519 if (ret < 0)
520 return ret;
521
522 ret = drm_crtc_helper_set_config(set);
523
524 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
525 if (crtc->enabled)
526 active = true;
527
528 pm_runtime_mark_last_busy(dev->dev);
529
530 rdev = dev->dev_private;
531 /* if we have active crtcs and we don't have a power ref,
532 take the current one */
533 if (active && !rdev->have_disp_power_ref) {
534 rdev->have_disp_power_ref = true;
535 return ret;
536 }
537 /* if we have no active crtcs, then drop the power ref
538 we got before */
539 if (!active && rdev->have_disp_power_ref) {
540 pm_runtime_put_autosuspend(dev->dev);
541 rdev->have_disp_power_ref = false;
542 }
543
544 /* drop the power reference we got coming in here */
545 pm_runtime_put_autosuspend(dev->dev);
546 return ret;
547}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548static const struct drm_crtc_funcs radeon_crtc_funcs = {
549 .cursor_set = radeon_crtc_cursor_set,
550 .cursor_move = radeon_crtc_cursor_move,
551 .gamma_set = radeon_crtc_gamma_set,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000552 .set_config = radeon_crtc_set_config,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 .destroy = radeon_crtc_destroy,
Alex Deucher6f34be52010-11-21 10:59:01 -0500554 .page_flip = radeon_crtc_page_flip,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555};
556
557static void radeon_crtc_init(struct drm_device *dev, int index)
558{
559 struct radeon_device *rdev = dev->dev_private;
560 struct radeon_crtc *radeon_crtc;
561 int i;
562
563 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
564 if (radeon_crtc == NULL)
565 return;
566
567 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
568
569 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
570 radeon_crtc->crtc_id = index;
Jerome Glissec93bb852009-07-13 21:04:08 +0200571 rdev->mode_info.crtcs[index] = radeon_crtc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200572
Alex Deucher9e05fa12013-01-24 10:06:33 -0500573 if (rdev->family >= CHIP_BONAIRE) {
574 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
575 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
576 } else {
577 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
578 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
579 }
Alex Deucherbea61c52014-02-12 12:56:53 -0500580 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
581 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
Alex Deucher9e05fa12013-01-24 10:06:33 -0500582
Dave Airlie785b93e2009-08-28 15:46:53 +1000583#if 0
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200584 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
585 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
586 radeon_crtc->mode_set.num_connectors = 0;
Dave Airlie785b93e2009-08-28 15:46:53 +1000587#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200588
589 for (i = 0; i < 256; i++) {
590 radeon_crtc->lut_r[i] = i << 2;
591 radeon_crtc->lut_g[i] = i << 2;
592 radeon_crtc->lut_b[i] = i << 2;
593 }
594
595 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
596 radeon_atombios_init_crtc(dev, radeon_crtc);
597 else
598 radeon_legacy_init_crtc(dev, radeon_crtc);
599}
600
Alex Deuchere68adef2012-09-06 14:32:06 -0400601static const char *encoder_names[38] = {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602 "NONE",
603 "INTERNAL_LVDS",
604 "INTERNAL_TMDS1",
605 "INTERNAL_TMDS2",
606 "INTERNAL_DAC1",
607 "INTERNAL_DAC2",
608 "INTERNAL_SDVOA",
609 "INTERNAL_SDVOB",
610 "SI170B",
611 "CH7303",
612 "CH7301",
613 "INTERNAL_DVO1",
614 "EXTERNAL_SDVOA",
615 "EXTERNAL_SDVOB",
616 "TITFP513",
617 "INTERNAL_LVTM1",
618 "VT1623",
619 "HDMI_SI1930",
620 "HDMI_INTERNAL",
621 "INTERNAL_KLDSCP_TMDS1",
622 "INTERNAL_KLDSCP_DVO1",
623 "INTERNAL_KLDSCP_DAC1",
624 "INTERNAL_KLDSCP_DAC2",
625 "SI178",
626 "MVPU_FPGA",
627 "INTERNAL_DDI",
628 "VT1625",
629 "HDMI_SI1932",
630 "DP_AN9801",
631 "DP_DP501",
632 "INTERNAL_UNIPHY",
633 "INTERNAL_KLDSCP_LVTMA",
634 "INTERNAL_UNIPHY1",
635 "INTERNAL_UNIPHY2",
Alex Deucherbf982eb2010-11-22 17:56:24 -0500636 "NUTMEG",
637 "TRAVIS",
Alex Deuchere68adef2012-09-06 14:32:06 -0400638 "INTERNAL_VCE",
639 "INTERNAL_UNIPHY3",
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640};
641
Alex Deuchercbd46232010-06-07 02:24:54 -0400642static const char *hpd_names[6] = {
Alex Deuchereed45b32009-12-04 14:45:27 -0500643 "HPD1",
644 "HPD2",
645 "HPD3",
646 "HPD4",
647 "HPD5",
648 "HPD6",
649};
650
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651static void radeon_print_display_setup(struct drm_device *dev)
652{
653 struct drm_connector *connector;
654 struct radeon_connector *radeon_connector;
655 struct drm_encoder *encoder;
656 struct radeon_encoder *radeon_encoder;
657 uint32_t devices;
658 int i = 0;
659
660 DRM_INFO("Radeon Display Connectors\n");
661 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
662 radeon_connector = to_radeon_connector(connector);
663 DRM_INFO("Connector %d:\n", i);
Ilija Hadzicc1d2dbd2012-05-04 11:25:12 -0400664 DRM_INFO(" %s\n", drm_get_connector_name(connector));
Alex Deuchereed45b32009-12-04 14:45:27 -0500665 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
666 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000667 if (radeon_connector->ddc_bus) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
669 radeon_connector->ddc_bus->rec.mask_clk_reg,
670 radeon_connector->ddc_bus->rec.mask_data_reg,
671 radeon_connector->ddc_bus->rec.a_clk_reg,
672 radeon_connector->ddc_bus->rec.a_data_reg,
Alex Deucher9b9fe722009-11-10 15:59:44 -0500673 radeon_connector->ddc_bus->rec.en_clk_reg,
674 radeon_connector->ddc_bus->rec.en_data_reg,
675 radeon_connector->ddc_bus->rec.y_clk_reg,
676 radeon_connector->ddc_bus->rec.y_data_reg);
Alex Deucherfb939df2010-11-08 16:08:29 +0000677 if (radeon_connector->router.ddc_valid)
Alex Deucher26b5bc92010-08-05 21:21:18 -0400678 DRM_INFO(" DDC Router 0x%x/0x%x\n",
Alex Deucherfb939df2010-11-08 16:08:29 +0000679 radeon_connector->router.ddc_mux_control_pin,
680 radeon_connector->router.ddc_mux_state);
681 if (radeon_connector->router.cd_valid)
682 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
683 radeon_connector->router.cd_mux_control_pin,
684 radeon_connector->router.cd_mux_state);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000685 } else {
686 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
687 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
688 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
689 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
690 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
691 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
692 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
693 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200694 DRM_INFO(" Encoders:\n");
695 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
696 radeon_encoder = to_radeon_encoder(encoder);
697 devices = radeon_encoder->devices & radeon_connector->devices;
698 if (devices) {
699 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
700 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
701 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
702 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
703 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
704 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
705 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
706 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
707 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
708 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
709 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
710 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
711 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
712 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
713 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
714 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
Alex Deucher73758a52010-09-24 14:59:32 -0400715 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
716 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200717 if (devices & ATOM_DEVICE_TV1_SUPPORT)
718 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
719 if (devices & ATOM_DEVICE_CV_SUPPORT)
720 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
721 }
722 }
723 i++;
724 }
725}
726
Dave Airlie4ce001a2009-08-13 16:32:14 +1000727static bool radeon_setup_enc_conn(struct drm_device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200728{
729 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730 bool ret = false;
731
732 if (rdev->bios) {
733 if (rdev->is_atom_bios) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400734 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
735 if (ret == false)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200736 ret = radeon_get_atom_connector_info_from_object_table(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500737 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 ret = radeon_get_legacy_connector_info_from_bios(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500739 if (ret == false)
740 ret = radeon_get_legacy_connector_info_from_table(dev);
741 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742 } else {
743 if (!ASIC_IS_AVIVO(rdev))
744 ret = radeon_get_legacy_connector_info_from_table(dev);
745 }
746 if (ret) {
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000747 radeon_setup_encoder_clones(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200748 radeon_print_display_setup(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200749 }
750
751 return ret;
752}
753
754int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
755{
Alex Deucher3c537882010-02-05 04:21:19 -0500756 struct drm_device *dev = radeon_connector->base.dev;
757 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200758 int ret = 0;
759
Alex Deucher26b5bc92010-08-05 21:21:18 -0400760 /* on hw with routers, select right port */
Alex Deucherfb939df2010-11-08 16:08:29 +0000761 if (radeon_connector->router.ddc_valid)
762 radeon_router_select_ddc_port(radeon_connector);
Alex Deucher26b5bc92010-08-05 21:21:18 -0400763
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100764 if (radeon_connector_encoder_get_dp_bridge_encoder_id(&radeon_connector->base) !=
765 ENCODER_OBJECT_ID_NONE) {
Alex Deucher379dfc22014-04-07 10:33:46 -0400766 if (radeon_connector->ddc_bus->has_aux)
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100767 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
Alex Deucher379dfc22014-04-07 10:33:46 -0400768 &radeon_connector->ddc_bus->aux.ddc);
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100769 } else if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
770 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
Dave Airlie746c1aa2009-12-08 07:07:28 +1000771 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
Alex Deucherb06947b2011-09-02 14:23:09 +0000772
Dave Airlie7a15cbd42010-01-14 11:42:17 +1000773 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
Alex Deucher379dfc22014-04-07 10:33:46 -0400774 dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
775 radeon_connector->ddc_bus->has_aux)
Alex Deucherb06947b2011-09-02 14:23:09 +0000776 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
Alex Deucher379dfc22014-04-07 10:33:46 -0400777 &radeon_connector->ddc_bus->aux.ddc);
Alex Deucherb06947b2011-09-02 14:23:09 +0000778 else if (radeon_connector->ddc_bus && !radeon_connector->edid)
779 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
780 &radeon_connector->ddc_bus->adapter);
781 } else {
782 if (radeon_connector->ddc_bus && !radeon_connector->edid)
783 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
784 &radeon_connector->ddc_bus->adapter);
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400785 }
Alex Deucherc324acd2010-12-08 22:13:06 -0500786
787 if (!radeon_connector->edid) {
788 if (rdev->is_atom_bios) {
789 /* some laptops provide a hardcoded edid in rom for LCDs */
790 if (((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_LVDS) ||
791 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)))
792 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
793 } else
794 /* some servers provide a hardcoded edid in rom for KVMs */
795 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
796 }
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400797 if (radeon_connector->edid) {
798 drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
799 ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
Alex Deucher16086272014-03-31 11:19:46 -0400800 drm_edid_to_eld(&radeon_connector->base, radeon_connector->edid);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801 return ret;
802 }
803 drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
Dave Airlie42dea5d2009-09-15 20:21:11 +1000804 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805}
806
Alex Deucherf523f742011-01-31 16:48:52 -0500807/* avivo */
Christian König32167012014-03-28 18:55:10 +0100808
809/**
810 * avivo_reduce_ratio - fractional number reduction
811 *
812 * @nom: nominator
813 * @den: denominator
814 * @nom_min: minimum value for nominator
815 * @den_min: minimum value for denominator
816 *
817 * Find the greatest common divisor and apply it on both nominator and
818 * denominator, but make nominator and denominator are at least as large
819 * as their minimum values.
820 */
821static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
822 unsigned nom_min, unsigned den_min)
Alex Deucherf523f742011-01-31 16:48:52 -0500823{
Christian König32167012014-03-28 18:55:10 +0100824 unsigned tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500825
Christian König32167012014-03-28 18:55:10 +0100826 /* reduce the numbers to a simpler ratio */
827 tmp = gcd(*nom, *den);
828 *nom /= tmp;
829 *den /= tmp;
Alex Deuchera4b40d52011-02-14 11:43:10 -0500830
Christian König32167012014-03-28 18:55:10 +0100831 /* make sure nominator is large enough */
832 if (*nom < nom_min) {
Christian König3b333c52014-04-24 18:39:59 +0200833 tmp = DIV_ROUND_UP(nom_min, *nom);
Christian König32167012014-03-28 18:55:10 +0100834 *nom *= tmp;
835 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500836 }
837
Christian König32167012014-03-28 18:55:10 +0100838 /* make sure the denominator is large enough */
839 if (*den < den_min) {
Christian König3b333c52014-04-24 18:39:59 +0200840 tmp = DIV_ROUND_UP(den_min, *den);
Christian König32167012014-03-28 18:55:10 +0100841 *nom *= tmp;
842 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500843 }
Alex Deucherf523f742011-01-31 16:48:52 -0500844}
845
Christian König32167012014-03-28 18:55:10 +0100846/**
Christian Königc2fb3092014-04-20 13:24:32 +0200847 * avivo_get_fb_ref_div - feedback and ref divider calculation
848 *
849 * @nom: nominator
850 * @den: denominator
851 * @post_div: post divider
852 * @fb_div_max: feedback divider maximum
853 * @ref_div_max: reference divider maximum
854 * @fb_div: resulting feedback divider
855 * @ref_div: resulting reference divider
856 *
857 * Calculate feedback and reference divider for a given post divider. Makes
858 * sure we stay within the limits.
859 */
860static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
861 unsigned fb_div_max, unsigned ref_div_max,
862 unsigned *fb_div, unsigned *ref_div)
863{
864 /* limit reference * post divider to a maximum */
Christian König4b21ce12014-05-21 15:25:41 +0200865 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
Christian Königc2fb3092014-04-20 13:24:32 +0200866
867 /* get matching reference and feedback divider */
868 *ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max);
869 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
870
871 /* limit fb divider to its maximum */
872 if (*fb_div > fb_div_max) {
873 *ref_div = DIV_ROUND_CLOSEST(*ref_div * fb_div_max, *fb_div);
874 *fb_div = fb_div_max;
875 }
876}
877
878/**
Christian König32167012014-03-28 18:55:10 +0100879 * radeon_compute_pll_avivo - compute PLL paramaters
880 *
881 * @pll: information about the PLL
882 * @dot_clock_p: resulting pixel clock
883 * fb_div_p: resulting feedback divider
884 * frac_fb_div_p: fractional part of the feedback divider
885 * ref_div_p: resulting reference divider
886 * post_div_p: resulting reference divider
887 *
888 * Try to calculate the PLL parameters to generate the given frequency:
889 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
890 */
Alex Deucherf523f742011-01-31 16:48:52 -0500891void radeon_compute_pll_avivo(struct radeon_pll *pll,
892 u32 freq,
893 u32 *dot_clock_p,
894 u32 *fb_div_p,
895 u32 *frac_fb_div_p,
896 u32 *ref_div_p,
897 u32 *post_div_p)
898{
Christian Königc2fb3092014-04-20 13:24:32 +0200899 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
900 freq : freq / 10;
901
Christian König32167012014-03-28 18:55:10 +0100902 unsigned fb_div_min, fb_div_max, fb_div;
903 unsigned post_div_min, post_div_max, post_div;
904 unsigned ref_div_min, ref_div_max, ref_div;
905 unsigned post_div_best, diff_best;
Christian Königf8a26452014-04-16 11:54:21 +0200906 unsigned nom, den;
Alex Deucherf523f742011-01-31 16:48:52 -0500907
Christian König32167012014-03-28 18:55:10 +0100908 /* determine allowed feedback divider range */
909 fb_div_min = pll->min_feedback_div;
910 fb_div_max = pll->max_feedback_div;
Alex Deucherf523f742011-01-31 16:48:52 -0500911
912 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Christian König32167012014-03-28 18:55:10 +0100913 fb_div_min *= 10;
914 fb_div_max *= 10;
Alex Deucherf523f742011-01-31 16:48:52 -0500915 }
916
Christian König32167012014-03-28 18:55:10 +0100917 /* determine allowed ref divider range */
918 if (pll->flags & RADEON_PLL_USE_REF_DIV)
919 ref_div_min = pll->reference_div;
920 else
921 ref_div_min = pll->min_ref_div;
Christian König24315812014-04-19 18:57:14 +0200922
923 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
924 pll->flags & RADEON_PLL_USE_REF_DIV)
925 ref_div_max = pll->reference_div;
926 else
927 ref_div_max = pll->max_ref_div;
Christian König32167012014-03-28 18:55:10 +0100928
929 /* determine allowed post divider range */
930 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
931 post_div_min = pll->post_div;
932 post_div_max = pll->post_div;
933 } else {
Christian König32167012014-03-28 18:55:10 +0100934 unsigned vco_min, vco_max;
935
936 if (pll->flags & RADEON_PLL_IS_LCD) {
937 vco_min = pll->lcd_pll_out_min;
938 vco_max = pll->lcd_pll_out_max;
939 } else {
940 vco_min = pll->pll_out_min;
941 vco_max = pll->pll_out_max;
942 }
943
Christian Königc2fb3092014-04-20 13:24:32 +0200944 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
945 vco_min *= 10;
946 vco_max *= 10;
947 }
948
Christian König32167012014-03-28 18:55:10 +0100949 post_div_min = vco_min / target_clock;
950 if ((target_clock * post_div_min) < vco_min)
951 ++post_div_min;
952 if (post_div_min < pll->min_post_div)
953 post_div_min = pll->min_post_div;
954
955 post_div_max = vco_max / target_clock;
956 if ((target_clock * post_div_max) > vco_max)
957 --post_div_max;
958 if (post_div_max > pll->max_post_div)
959 post_div_max = pll->max_post_div;
960 }
961
962 /* represent the searched ratio as fractional number */
Christian Königc2fb3092014-04-20 13:24:32 +0200963 nom = target_clock;
Christian König32167012014-03-28 18:55:10 +0100964 den = pll->reference_freq;
965
966 /* reduce the numbers to a simpler ratio */
967 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
968
969 /* now search for a post divider */
970 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
971 post_div_best = post_div_min;
972 else
973 post_div_best = post_div_max;
974 diff_best = ~0;
975
976 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
Christian Königc2fb3092014-04-20 13:24:32 +0200977 unsigned diff;
978 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
979 ref_div_max, &fb_div, &ref_div);
980 diff = abs(target_clock - (pll->reference_freq * fb_div) /
981 (ref_div * post_div));
982
Christian König32167012014-03-28 18:55:10 +0100983 if (diff < diff_best || (diff == diff_best &&
984 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
985
986 post_div_best = post_div;
987 diff_best = diff;
988 }
989 }
990 post_div = post_div_best;
991
Christian Königc2fb3092014-04-20 13:24:32 +0200992 /* get the feedback and reference divider for the optimal value */
993 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
994 &fb_div, &ref_div);
Christian König32167012014-03-28 18:55:10 +0100995
996 /* reduce the numbers to a simpler ratio once more */
997 /* this also makes sure that the reference divider is large enough */
998 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
999
Christian König3b333c52014-04-24 18:39:59 +02001000 /* avoid high jitter with small fractional dividers */
1001 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
Christian König74ad54f2014-05-13 12:50:54 +02001002 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
Christian König3b333c52014-04-24 18:39:59 +02001003 if (fb_div < fb_div_min) {
1004 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1005 fb_div *= tmp;
1006 ref_div *= tmp;
1007 }
1008 }
1009
Christian König32167012014-03-28 18:55:10 +01001010 /* and finally save the result */
1011 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1012 *fb_div_p = fb_div / 10;
1013 *frac_fb_div_p = fb_div % 10;
1014 } else {
1015 *fb_div_p = fb_div;
1016 *frac_fb_div_p = 0;
1017 }
1018
1019 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1020 (pll->reference_freq * *frac_fb_div_p)) /
1021 (ref_div * post_div * 10);
Alex Deucherf523f742011-01-31 16:48:52 -05001022 *ref_div_p = ref_div;
1023 *post_div_p = post_div;
Christian König32167012014-03-28 18:55:10 +01001024
1025 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
Christian Königc2fb3092014-04-20 13:24:32 +02001026 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
Christian König32167012014-03-28 18:55:10 +01001027 ref_div, post_div);
Alex Deucherf523f742011-01-31 16:48:52 -05001028}
1029
1030/* pre-avivo */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1032{
1033 uint64_t mod;
1034
1035 n += d / 2;
1036
1037 mod = do_div(n, d);
1038 return n;
1039}
1040
Alex Deucherf523f742011-01-31 16:48:52 -05001041void radeon_compute_pll_legacy(struct radeon_pll *pll,
1042 uint64_t freq,
1043 uint32_t *dot_clock_p,
1044 uint32_t *fb_div_p,
1045 uint32_t *frac_fb_div_p,
1046 uint32_t *ref_div_p,
1047 uint32_t *post_div_p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048{
1049 uint32_t min_ref_div = pll->min_ref_div;
1050 uint32_t max_ref_div = pll->max_ref_div;
Alex Deucherfc103322010-01-19 17:16:10 -05001051 uint32_t min_post_div = pll->min_post_div;
1052 uint32_t max_post_div = pll->max_post_div;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053 uint32_t min_fractional_feed_div = 0;
1054 uint32_t max_fractional_feed_div = 0;
1055 uint32_t best_vco = pll->best_vco;
1056 uint32_t best_post_div = 1;
1057 uint32_t best_ref_div = 1;
1058 uint32_t best_feedback_div = 1;
1059 uint32_t best_frac_feedback_div = 0;
1060 uint32_t best_freq = -1;
1061 uint32_t best_error = 0xffffffff;
1062 uint32_t best_vco_diff = 1;
1063 uint32_t post_div;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001064 u32 pll_out_min, pll_out_max;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001066 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067 freq = freq * 1000;
1068
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001069 if (pll->flags & RADEON_PLL_IS_LCD) {
1070 pll_out_min = pll->lcd_pll_out_min;
1071 pll_out_max = pll->lcd_pll_out_max;
1072 } else {
1073 pll_out_min = pll->pll_out_min;
1074 pll_out_max = pll->pll_out_max;
1075 }
1076
Alex Deucher619efb12011-01-31 16:48:53 -05001077 if (pll_out_min > 64800)
1078 pll_out_min = 64800;
1079
Alex Deucherfc103322010-01-19 17:16:10 -05001080 if (pll->flags & RADEON_PLL_USE_REF_DIV)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001081 min_ref_div = max_ref_div = pll->reference_div;
1082 else {
1083 while (min_ref_div < max_ref_div-1) {
1084 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1085 uint32_t pll_in = pll->reference_freq / mid;
1086 if (pll_in < pll->pll_in_min)
1087 max_ref_div = mid;
1088 else if (pll_in > pll->pll_in_max)
1089 min_ref_div = mid;
1090 else
1091 break;
1092 }
1093 }
1094
Alex Deucherfc103322010-01-19 17:16:10 -05001095 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1096 min_post_div = max_post_div = pll->post_div;
1097
1098 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001099 min_fractional_feed_div = pll->min_frac_feedback_div;
1100 max_fractional_feed_div = pll->max_frac_feedback_div;
1101 }
1102
Alex Deucherbd6a60a2011-02-21 01:11:59 -05001103 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001104 uint32_t ref_div;
1105
Alex Deucherfc103322010-01-19 17:16:10 -05001106 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107 continue;
1108
1109 /* legacy radeons only have a few post_divs */
Alex Deucherfc103322010-01-19 17:16:10 -05001110 if (pll->flags & RADEON_PLL_LEGACY) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111 if ((post_div == 5) ||
1112 (post_div == 7) ||
1113 (post_div == 9) ||
1114 (post_div == 10) ||
1115 (post_div == 11) ||
1116 (post_div == 13) ||
1117 (post_div == 14) ||
1118 (post_div == 15))
1119 continue;
1120 }
1121
1122 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1123 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1124 uint32_t pll_in = pll->reference_freq / ref_div;
1125 uint32_t min_feed_div = pll->min_feedback_div;
1126 uint32_t max_feed_div = pll->max_feedback_div + 1;
1127
1128 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1129 continue;
1130
1131 while (min_feed_div < max_feed_div) {
1132 uint32_t vco;
1133 uint32_t min_frac_feed_div = min_fractional_feed_div;
1134 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1135 uint32_t frac_feedback_div;
1136 uint64_t tmp;
1137
1138 feedback_div = (min_feed_div + max_feed_div) / 2;
1139
1140 tmp = (uint64_t)pll->reference_freq * feedback_div;
1141 vco = radeon_div(tmp, ref_div);
1142
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001143 if (vco < pll_out_min) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144 min_feed_div = feedback_div + 1;
1145 continue;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001146 } else if (vco > pll_out_max) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147 max_feed_div = feedback_div;
1148 continue;
1149 }
1150
1151 while (min_frac_feed_div < max_frac_feed_div) {
1152 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1153 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1154 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1155 current_freq = radeon_div(tmp, ref_div * post_div);
1156
Alex Deucherfc103322010-01-19 17:16:10 -05001157 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
Dan Carpenter167ffc42010-07-17 12:28:02 +02001158 if (freq < current_freq)
1159 error = 0xffffffff;
1160 else
1161 error = freq - current_freq;
Alex Deucherd0e275a2009-07-13 11:08:18 -04001162 } else
1163 error = abs(current_freq - freq);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001164 vco_diff = abs(vco - best_vco);
1165
1166 if ((best_vco == 0 && error < best_error) ||
1167 (best_vco != 0 &&
Dan Carpenter167ffc42010-07-17 12:28:02 +02001168 ((best_error > 100 && error < best_error - 100) ||
Dave Airlie5480f722010-10-19 10:36:47 +10001169 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 best_post_div = post_div;
1171 best_ref_div = ref_div;
1172 best_feedback_div = feedback_div;
1173 best_frac_feedback_div = frac_feedback_div;
1174 best_freq = current_freq;
1175 best_error = error;
1176 best_vco_diff = vco_diff;
Dave Airlie5480f722010-10-19 10:36:47 +10001177 } else if (current_freq == freq) {
1178 if (best_freq == -1) {
1179 best_post_div = post_div;
1180 best_ref_div = ref_div;
1181 best_feedback_div = feedback_div;
1182 best_frac_feedback_div = frac_feedback_div;
1183 best_freq = current_freq;
1184 best_error = error;
1185 best_vco_diff = vco_diff;
1186 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1187 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1188 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1189 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1190 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1191 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1192 best_post_div = post_div;
1193 best_ref_div = ref_div;
1194 best_feedback_div = feedback_div;
1195 best_frac_feedback_div = frac_feedback_div;
1196 best_freq = current_freq;
1197 best_error = error;
1198 best_vco_diff = vco_diff;
1199 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001200 }
1201 if (current_freq < freq)
1202 min_frac_feed_div = frac_feedback_div + 1;
1203 else
1204 max_frac_feed_div = frac_feedback_div;
1205 }
1206 if (current_freq < freq)
1207 min_feed_div = feedback_div + 1;
1208 else
1209 max_feed_div = feedback_div;
1210 }
1211 }
1212 }
1213
1214 *dot_clock_p = best_freq / 10000;
1215 *fb_div_p = best_feedback_div;
1216 *frac_fb_div_p = best_frac_feedback_div;
1217 *ref_div_p = best_ref_div;
1218 *post_div_p = best_post_div;
Joe Perchesbbb0aef2011-04-17 20:35:52 -07001219 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1220 (long long)freq,
1221 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
Alex Deucher51d4bf82011-01-31 16:48:51 -05001222 best_ref_div, best_post_div);
1223
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001224}
1225
1226static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1227{
1228 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229
Dave Airlie29d08b32010-09-27 16:17:17 +10001230 if (radeon_fb->obj) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00001231 drm_gem_object_unreference_unlocked(radeon_fb->obj);
Dave Airlie29d08b32010-09-27 16:17:17 +10001232 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001233 drm_framebuffer_cleanup(fb);
1234 kfree(radeon_fb);
1235}
1236
1237static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1238 struct drm_file *file_priv,
1239 unsigned int *handle)
1240{
1241 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1242
1243 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1244}
1245
1246static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1247 .destroy = radeon_user_framebuffer_destroy,
1248 .create_handle = radeon_user_framebuffer_create_handle,
1249};
1250
Dave Airlieaaefcd42012-03-06 10:44:40 +00001251int
Dave Airlie38651672010-03-30 05:34:13 +00001252radeon_framebuffer_init(struct drm_device *dev,
1253 struct radeon_framebuffer *rfb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001254 struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +00001255 struct drm_gem_object *obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001256{
Dave Airlieaaefcd42012-03-06 10:44:40 +00001257 int ret;
Dave Airlie38651672010-03-30 05:34:13 +00001258 rfb->obj = obj;
Daniel Vetterc7d73f62012-12-13 23:38:38 +01001259 drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001260 ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1261 if (ret) {
1262 rfb->obj = NULL;
1263 return ret;
1264 }
Dave Airlieaaefcd42012-03-06 10:44:40 +00001265 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001266}
1267
1268static struct drm_framebuffer *
1269radeon_user_framebuffer_create(struct drm_device *dev,
1270 struct drm_file *file_priv,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001271 struct drm_mode_fb_cmd2 *mode_cmd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001272{
1273 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00001274 struct radeon_framebuffer *radeon_fb;
Dave Airlieaaefcd42012-03-06 10:44:40 +00001275 int ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001276
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001277 obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001278 if (obj == NULL) {
1279 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001280 "can't create framebuffer\n", mode_cmd->handles[0]);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001281 return ERR_PTR(-ENOENT);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001282 }
Dave Airlie38651672010-03-30 05:34:13 +00001283
1284 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001285 if (radeon_fb == NULL) {
1286 drm_gem_object_unreference_unlocked(obj);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001287 return ERR_PTR(-ENOMEM);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001288 }
Dave Airlie38651672010-03-30 05:34:13 +00001289
Dave Airlieaaefcd42012-03-06 10:44:40 +00001290 ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1291 if (ret) {
1292 kfree(radeon_fb);
1293 drm_gem_object_unreference_unlocked(obj);
xueminsub2f4b032013-01-22 22:16:53 +08001294 return ERR_PTR(ret);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001295 }
Dave Airlie38651672010-03-30 05:34:13 +00001296
1297 return &radeon_fb->base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001298}
1299
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001300static void radeon_output_poll_changed(struct drm_device *dev)
1301{
1302 struct radeon_device *rdev = dev->dev_private;
1303 radeon_fb_output_poll_changed(rdev);
1304}
1305
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001306static const struct drm_mode_config_funcs radeon_mode_funcs = {
1307 .fb_create = radeon_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001308 .output_poll_changed = radeon_output_poll_changed
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001309};
1310
Dave Airlie445282d2009-09-09 17:40:54 +10001311static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1312{ { 0, "driver" },
1313 { 1, "bios" },
1314};
1315
1316static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1317{ { TV_STD_NTSC, "ntsc" },
1318 { TV_STD_PAL, "pal" },
1319 { TV_STD_PAL_M, "pal-m" },
1320 { TV_STD_PAL_60, "pal-60" },
1321 { TV_STD_NTSC_J, "ntsc-j" },
1322 { TV_STD_SCART_PAL, "scart-pal" },
1323 { TV_STD_PAL_CN, "pal-cn" },
1324 { TV_STD_SECAM, "secam" },
1325};
1326
Alex Deucher5b1714d2010-08-03 19:59:20 -04001327static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1328{ { UNDERSCAN_OFF, "off" },
1329 { UNDERSCAN_ON, "on" },
1330 { UNDERSCAN_AUTO, "auto" },
1331};
1332
Alex Deucher8666c072013-09-03 14:58:44 -04001333static struct drm_prop_enum_list radeon_audio_enum_list[] =
1334{ { RADEON_AUDIO_DISABLE, "off" },
1335 { RADEON_AUDIO_ENABLE, "on" },
1336 { RADEON_AUDIO_AUTO, "auto" },
1337};
1338
Alex Deucher6214bb72013-09-24 17:26:26 -04001339/* XXX support different dither options? spatial, temporal, both, etc. */
1340static struct drm_prop_enum_list radeon_dither_enum_list[] =
1341{ { RADEON_FMT_DITHER_DISABLE, "off" },
1342 { RADEON_FMT_DITHER_ENABLE, "on" },
1343};
1344
Alex Deucherd79766f2009-12-17 19:00:29 -05001345static int radeon_modeset_create_props(struct radeon_device *rdev)
Dave Airlie445282d2009-09-09 17:40:54 +10001346{
Sascha Hauer4a67d392012-02-06 10:58:17 +01001347 int sz;
Dave Airlie445282d2009-09-09 17:40:54 +10001348
1349 if (rdev->is_atom_bios) {
1350 rdev->mode_info.coherent_mode_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001351 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001352 if (!rdev->mode_info.coherent_mode_property)
1353 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001354 }
1355
1356 if (!ASIC_IS_AVIVO(rdev)) {
1357 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1358 rdev->mode_info.tmds_pll_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001359 drm_property_create_enum(rdev->ddev, 0,
1360 "tmds_pll",
1361 radeon_tmds_pll_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001362 }
1363
1364 rdev->mode_info.load_detect_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001365 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001366 if (!rdev->mode_info.load_detect_property)
1367 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001368
1369 drm_mode_create_scaling_mode_property(rdev->ddev);
1370
1371 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1372 rdev->mode_info.tv_std_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001373 drm_property_create_enum(rdev->ddev, 0,
1374 "tv standard",
1375 radeon_tv_std_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001376
Alex Deucher5b1714d2010-08-03 19:59:20 -04001377 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1378 rdev->mode_info.underscan_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001379 drm_property_create_enum(rdev->ddev, 0,
1380 "underscan",
1381 radeon_underscan_enum_list, sz);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001382
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001383 rdev->mode_info.underscan_hborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001384 drm_property_create_range(rdev->ddev, 0,
1385 "underscan hborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001386 if (!rdev->mode_info.underscan_hborder_property)
1387 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001388
1389 rdev->mode_info.underscan_vborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001390 drm_property_create_range(rdev->ddev, 0,
1391 "underscan vborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001392 if (!rdev->mode_info.underscan_vborder_property)
1393 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001394
Alex Deucher8666c072013-09-03 14:58:44 -04001395 sz = ARRAY_SIZE(radeon_audio_enum_list);
1396 rdev->mode_info.audio_property =
1397 drm_property_create_enum(rdev->ddev, 0,
1398 "audio",
1399 radeon_audio_enum_list, sz);
1400
Alex Deucher6214bb72013-09-24 17:26:26 -04001401 sz = ARRAY_SIZE(radeon_dither_enum_list);
1402 rdev->mode_info.dither_property =
1403 drm_property_create_enum(rdev->ddev, 0,
1404 "dither",
1405 radeon_dither_enum_list, sz);
1406
Dave Airlie445282d2009-09-09 17:40:54 +10001407 return 0;
1408}
1409
Alex Deucherf46c0122010-03-31 00:33:27 -04001410void radeon_update_display_priority(struct radeon_device *rdev)
1411{
1412 /* adjustment options for the display watermarks */
1413 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1414 /* set display priority to high for r3xx, rv515 chips
1415 * this avoids flickering due to underflow to the
1416 * display controllers during heavy acceleration.
Alex Deucher45737442010-05-20 11:26:11 -04001417 * Don't force high on rs4xx igp chips as it seems to
1418 * affect the sound card. See kernel bug 15982.
Alex Deucherf46c0122010-03-31 00:33:27 -04001419 */
Alex Deucher45737442010-05-20 11:26:11 -04001420 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1421 !(rdev->flags & RADEON_IS_IGP))
Alex Deucherf46c0122010-03-31 00:33:27 -04001422 rdev->disp_priority = 2;
1423 else
1424 rdev->disp_priority = 0;
1425 } else
1426 rdev->disp_priority = radeon_disp_priority;
1427
1428}
1429
Alex Deucher07839862012-05-14 16:52:29 +02001430/*
1431 * Allocate hdmi structs and determine register offsets
1432 */
1433static void radeon_afmt_init(struct radeon_device *rdev)
1434{
1435 int i;
1436
1437 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1438 rdev->mode_info.afmt[i] = NULL;
1439
Alex Deucherb5306022013-07-31 16:51:33 -04001440 if (ASIC_IS_NODCE(rdev)) {
1441 /* nothing to do */
Alex Deucher07839862012-05-14 16:52:29 +02001442 } else if (ASIC_IS_DCE4(rdev)) {
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001443 static uint32_t eg_offsets[] = {
1444 EVERGREEN_CRTC0_REGISTER_OFFSET,
1445 EVERGREEN_CRTC1_REGISTER_OFFSET,
1446 EVERGREEN_CRTC2_REGISTER_OFFSET,
1447 EVERGREEN_CRTC3_REGISTER_OFFSET,
1448 EVERGREEN_CRTC4_REGISTER_OFFSET,
1449 EVERGREEN_CRTC5_REGISTER_OFFSET,
Alex Deucherb5306022013-07-31 16:51:33 -04001450 0x13830 - 0x7030,
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001451 };
1452 int num_afmt;
1453
Alex Deucherb5306022013-07-31 16:51:33 -04001454 /* DCE8 has 7 audio blocks tied to DIG encoders */
1455 /* DCE6 has 6 audio blocks tied to DIG encoders */
Alex Deucher07839862012-05-14 16:52:29 +02001456 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1457 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
Alex Deucherb5306022013-07-31 16:51:33 -04001458 if (ASIC_IS_DCE8(rdev))
1459 num_afmt = 7;
1460 else if (ASIC_IS_DCE6(rdev))
1461 num_afmt = 6;
1462 else if (ASIC_IS_DCE5(rdev))
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001463 num_afmt = 6;
1464 else if (ASIC_IS_DCE41(rdev))
1465 num_afmt = 2;
1466 else /* DCE4 */
1467 num_afmt = 6;
1468
1469 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1470 for (i = 0; i < num_afmt; i++) {
1471 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1472 if (rdev->mode_info.afmt[i]) {
1473 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1474 rdev->mode_info.afmt[i]->id = i;
Alex Deucher07839862012-05-14 16:52:29 +02001475 }
1476 }
1477 } else if (ASIC_IS_DCE3(rdev)) {
1478 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1479 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1480 if (rdev->mode_info.afmt[0]) {
1481 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1482 rdev->mode_info.afmt[0]->id = 0;
1483 }
1484 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1485 if (rdev->mode_info.afmt[1]) {
1486 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1487 rdev->mode_info.afmt[1]->id = 1;
1488 }
1489 } else if (ASIC_IS_DCE2(rdev)) {
1490 /* DCE2 has at least 1 routable audio block */
1491 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1492 if (rdev->mode_info.afmt[0]) {
1493 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1494 rdev->mode_info.afmt[0]->id = 0;
1495 }
1496 /* r6xx has 2 routable audio blocks */
1497 if (rdev->family >= CHIP_R600) {
1498 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1499 if (rdev->mode_info.afmt[1]) {
1500 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1501 rdev->mode_info.afmt[1]->id = 1;
1502 }
1503 }
1504 }
1505}
1506
1507static void radeon_afmt_fini(struct radeon_device *rdev)
1508{
1509 int i;
1510
1511 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1512 kfree(rdev->mode_info.afmt[i]);
1513 rdev->mode_info.afmt[i] = NULL;
1514 }
1515}
1516
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001517int radeon_modeset_init(struct radeon_device *rdev)
1518{
Alex Deucher18917b62010-02-01 16:02:25 -05001519 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001520 int ret;
1521
1522 drm_mode_config_init(rdev->ddev);
1523 rdev->mode_info.mode_config_initialized = true;
1524
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02001525 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001526
Alex Deucher881dd742011-01-06 21:19:14 -05001527 if (ASIC_IS_DCE5(rdev)) {
1528 rdev->ddev->mode_config.max_width = 16384;
1529 rdev->ddev->mode_config.max_height = 16384;
1530 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001531 rdev->ddev->mode_config.max_width = 8192;
1532 rdev->ddev->mode_config.max_height = 8192;
1533 } else {
1534 rdev->ddev->mode_config.max_width = 4096;
1535 rdev->ddev->mode_config.max_height = 4096;
1536 }
1537
Dave Airlie019d96c2011-09-29 16:20:42 +01001538 rdev->ddev->mode_config.preferred_depth = 24;
1539 rdev->ddev->mode_config.prefer_shadow = 1;
1540
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001541 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1542
Dave Airlie445282d2009-09-09 17:40:54 +10001543 ret = radeon_modeset_create_props(rdev);
1544 if (ret) {
1545 return ret;
1546 }
Dave Airliedfee5612009-10-02 09:19:09 +10001547
Alex Deucherf376b942010-08-05 21:21:16 -04001548 /* init i2c buses */
1549 radeon_i2c_init(rdev);
1550
Alex Deucher3c537882010-02-05 04:21:19 -05001551 /* check combios for a valid hardcoded EDID - Sun servers */
1552 if (!rdev->is_atom_bios) {
1553 /* check for hardcoded EDID in BIOS */
1554 radeon_combios_check_hardcoded_edid(rdev);
1555 }
1556
Dave Airliedfee5612009-10-02 09:19:09 +10001557 /* allocate crtcs */
Alex Deucher18917b62010-02-01 16:02:25 -05001558 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001559 radeon_crtc_init(rdev->ddev, i);
1560 }
1561
1562 /* okay we should have all the bios connectors */
1563 ret = radeon_setup_enc_conn(rdev->ddev);
1564 if (!ret) {
1565 return ret;
1566 }
Alex Deucherac89af12011-05-22 13:20:36 -04001567
Alex Deucher3fa47d92012-01-20 14:56:39 -05001568 /* init dig PHYs, disp eng pll */
1569 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001570 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001571 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001572 }
Alex Deucherac89af12011-05-22 13:20:36 -04001573
Alex Deucherd4877cf2009-12-04 16:56:37 -05001574 /* initialize hpd */
1575 radeon_hpd_init(rdev);
Dave Airlie38651672010-03-30 05:34:13 +00001576
Alex Deucher07839862012-05-14 16:52:29 +02001577 /* setup afmt */
1578 radeon_afmt_init(rdev);
1579
Dave Airlie38651672010-03-30 05:34:13 +00001580 radeon_fbdev_init(rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001581 drm_kms_helper_poll_init(rdev->ddev);
1582
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001583 if (rdev->pm.dpm_enabled) {
1584 /* do dpm late init */
1585 ret = radeon_pm_late_init(rdev);
1586 if (ret) {
1587 rdev->pm.dpm_enabled = false;
1588 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1589 }
1590 /* set the dpm state for PX since there won't be
1591 * a modeset to call this.
1592 */
1593 radeon_pm_compute_clocks(rdev);
1594 }
1595
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001596 return 0;
1597}
1598
1599void radeon_modeset_fini(struct radeon_device *rdev)
1600{
Dave Airlie38651672010-03-30 05:34:13 +00001601 radeon_fbdev_fini(rdev);
Alex Deucher3c537882010-02-05 04:21:19 -05001602 kfree(rdev->mode_info.bios_hardcoded_edid);
1603
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604 if (rdev->mode_info.mode_config_initialized) {
Alex Deucher07839862012-05-14 16:52:29 +02001605 radeon_afmt_fini(rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001606 drm_kms_helper_poll_fini(rdev->ddev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001607 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001608 drm_mode_config_cleanup(rdev->ddev);
1609 rdev->mode_info.mode_config_initialized = false;
1610 }
Alex Deucherf376b942010-08-05 21:21:16 -04001611 /* free i2c buses */
1612 radeon_i2c_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001613}
1614
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001615static bool is_hdtv_mode(const struct drm_display_mode *mode)
Alex Deucher039ed2d2010-08-20 11:57:19 -04001616{
1617 /* try and guess if this is a tv or a monitor */
1618 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1619 (mode->vdisplay == 576) || /* 576p */
1620 (mode->vdisplay == 720) || /* 720p */
1621 (mode->vdisplay == 1080)) /* 1080p */
1622 return true;
1623 else
1624 return false;
1625}
1626
Jerome Glissec93bb852009-07-13 21:04:08 +02001627bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001628 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +02001629 struct drm_display_mode *adjusted_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001630{
Jerome Glissec93bb852009-07-13 21:04:08 +02001631 struct drm_device *dev = crtc->dev;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001632 struct radeon_device *rdev = dev->dev_private;
Jerome Glissec93bb852009-07-13 21:04:08 +02001633 struct drm_encoder *encoder;
1634 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1635 struct radeon_encoder *radeon_encoder;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001636 struct drm_connector *connector;
1637 struct radeon_connector *radeon_connector;
Jerome Glissec93bb852009-07-13 21:04:08 +02001638 bool first = true;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001639 u32 src_v = 1, dst_v = 1;
1640 u32 src_h = 1, dst_h = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001641
Alex Deucher5b1714d2010-08-03 19:59:20 -04001642 radeon_crtc->h_border = 0;
1643 radeon_crtc->v_border = 0;
1644
Jerome Glissec93bb852009-07-13 21:04:08 +02001645 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001646 if (encoder->crtc != crtc)
1647 continue;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001648 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001649 connector = radeon_get_connector_for_encoder(encoder);
1650 radeon_connector = to_radeon_connector(connector);
1651
Jerome Glissec93bb852009-07-13 21:04:08 +02001652 if (first) {
Alex Deucher80297e82009-11-12 14:55:14 -05001653 /* set scaling */
1654 if (radeon_encoder->rmx_type == RMX_OFF)
1655 radeon_crtc->rmx_type = RMX_OFF;
1656 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1657 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1658 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1659 else
1660 radeon_crtc->rmx_type = RMX_OFF;
1661 /* copy native mode */
Jerome Glissec93bb852009-07-13 21:04:08 +02001662 memcpy(&radeon_crtc->native_mode,
Alex Deucher80297e82009-11-12 14:55:14 -05001663 &radeon_encoder->native_mode,
Alex Deucherde2103e2009-10-09 15:14:30 -04001664 sizeof(struct drm_display_mode));
Alex Deucherff32a592010-09-07 13:26:39 -04001665 src_v = crtc->mode.vdisplay;
1666 dst_v = radeon_crtc->native_mode.vdisplay;
1667 src_h = crtc->mode.hdisplay;
1668 dst_h = radeon_crtc->native_mode.hdisplay;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001669
1670 /* fix up for overscan on hdmi */
1671 if (ASIC_IS_AVIVO(rdev) &&
Alex Deuchere6db0da2010-09-10 03:19:05 -04001672 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
Alex Deucher5b1714d2010-08-03 19:59:20 -04001673 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1674 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
Alex Deucher039ed2d2010-08-20 11:57:19 -04001675 drm_detect_hdmi_monitor(radeon_connector->edid) &&
1676 is_hdtv_mode(mode)))) {
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001677 if (radeon_encoder->underscan_hborder != 0)
1678 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1679 else
1680 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1681 if (radeon_encoder->underscan_vborder != 0)
1682 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1683 else
1684 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001685 radeon_crtc->rmx_type = RMX_FULL;
1686 src_v = crtc->mode.vdisplay;
1687 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1688 src_h = crtc->mode.hdisplay;
1689 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1690 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001691 first = false;
1692 } else {
1693 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1694 /* WARNING: Right now this can't happen but
1695 * in the future we need to check that scaling
Alex Deucherd65d65b2010-08-03 19:58:49 -04001696 * are consistent across different encoder
Jerome Glissec93bb852009-07-13 21:04:08 +02001697 * (ie all encoder can work with the same
1698 * scaling).
1699 */
Alex Deucherd65d65b2010-08-03 19:58:49 -04001700 DRM_ERROR("Scaling not consistent across encoder.\n");
Jerome Glissec93bb852009-07-13 21:04:08 +02001701 return false;
1702 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001703 }
1704 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001705 if (radeon_crtc->rmx_type != RMX_OFF) {
1706 fixed20_12 a, b;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001707 a.full = dfixed_const(src_v);
1708 b.full = dfixed_const(dst_v);
Ben Skeggs68adac52010-04-28 11:46:42 +10001709 radeon_crtc->vsc.full = dfixed_div(a, b);
Alex Deucherd65d65b2010-08-03 19:58:49 -04001710 a.full = dfixed_const(src_h);
1711 b.full = dfixed_const(dst_h);
Ben Skeggs68adac52010-04-28 11:46:42 +10001712 radeon_crtc->hsc.full = dfixed_div(a, b);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001713 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001714 radeon_crtc->vsc.full = dfixed_const(1);
1715 radeon_crtc->hsc.full = dfixed_const(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001716 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001717 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001718}
Mario Kleiner6383cf72010-10-05 19:57:36 -04001719
1720/*
Mario Kleinerd47abc52013-10-30 05:13:07 +01001721 * Retrieve current video scanout position of crtc on a given gpu, and
1722 * an optional accurate timestamp of when query happened.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001723 *
Mario Kleinerf5a80202010-10-23 04:42:17 +02001724 * \param dev Device to query.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001725 * \param crtc Crtc to query.
Ville Syrjäläabca9e42013-10-28 20:50:48 +02001726 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
Mario Kleiner6383cf72010-10-05 19:57:36 -04001727 * \param *vpos Location where vertical scanout position should be stored.
1728 * \param *hpos Location where horizontal scanout position should go.
Mario Kleinerd47abc52013-10-30 05:13:07 +01001729 * \param *stime Target location for timestamp taken immediately before
1730 * scanout position query. Can be NULL to skip timestamp.
1731 * \param *etime Target location for timestamp taken immediately after
1732 * scanout position query. Can be NULL to skip timestamp.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001733 *
1734 * Returns vpos as a positive number while in active scanout area.
1735 * Returns vpos as a negative number inside vblank, counting the number
1736 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1737 * until start of active scanout / end of vblank."
1738 *
1739 * \return Flags, or'ed together as follows:
1740 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001741 * DRM_SCANOUTPOS_VALID = Query successful.
Mario Kleinerf5a80202010-10-23 04:42:17 +02001742 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1743 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
Mario Kleiner6383cf72010-10-05 19:57:36 -04001744 * this flag means that returned position may be offset by a constant but
1745 * unknown small number of scanlines wrt. real scanout position.
1746 *
1747 */
Ville Syrjäläabca9e42013-10-28 20:50:48 +02001748int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, unsigned int flags,
1749 int *vpos, int *hpos, ktime_t *stime, ktime_t *etime)
Mario Kleiner6383cf72010-10-05 19:57:36 -04001750{
1751 u32 stat_crtc = 0, vbl = 0, position = 0;
1752 int vbl_start, vbl_end, vtotal, ret = 0;
1753 bool in_vbl = true;
1754
Mario Kleinerf5a80202010-10-23 04:42:17 +02001755 struct radeon_device *rdev = dev->dev_private;
1756
Mario Kleinerd47abc52013-10-30 05:13:07 +01001757 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1758
1759 /* Get optional system timestamp before query. */
1760 if (stime)
1761 *stime = ktime_get();
1762
Mario Kleiner6383cf72010-10-05 19:57:36 -04001763 if (ASIC_IS_DCE4(rdev)) {
1764 if (crtc == 0) {
1765 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1766 EVERGREEN_CRTC0_REGISTER_OFFSET);
1767 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1768 EVERGREEN_CRTC0_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001769 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001770 }
1771 if (crtc == 1) {
1772 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1773 EVERGREEN_CRTC1_REGISTER_OFFSET);
1774 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1775 EVERGREEN_CRTC1_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001776 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001777 }
1778 if (crtc == 2) {
1779 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1780 EVERGREEN_CRTC2_REGISTER_OFFSET);
1781 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1782 EVERGREEN_CRTC2_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001783 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001784 }
1785 if (crtc == 3) {
1786 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1787 EVERGREEN_CRTC3_REGISTER_OFFSET);
1788 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1789 EVERGREEN_CRTC3_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001790 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001791 }
1792 if (crtc == 4) {
1793 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1794 EVERGREEN_CRTC4_REGISTER_OFFSET);
1795 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1796 EVERGREEN_CRTC4_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001797 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001798 }
1799 if (crtc == 5) {
1800 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1801 EVERGREEN_CRTC5_REGISTER_OFFSET);
1802 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1803 EVERGREEN_CRTC5_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001804 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001805 }
1806 } else if (ASIC_IS_AVIVO(rdev)) {
1807 if (crtc == 0) {
1808 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1809 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001810 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001811 }
1812 if (crtc == 1) {
1813 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1814 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001815 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001816 }
1817 } else {
1818 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1819 if (crtc == 0) {
1820 /* Assume vbl_end == 0, get vbl_start from
1821 * upper 16 bits.
1822 */
1823 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1824 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1825 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1826 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1827 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1828 if (!(stat_crtc & 1))
1829 in_vbl = false;
1830
Mario Kleinerf5a80202010-10-23 04:42:17 +02001831 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001832 }
1833 if (crtc == 1) {
1834 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1835 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1836 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1837 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1838 if (!(stat_crtc & 1))
1839 in_vbl = false;
1840
Mario Kleinerf5a80202010-10-23 04:42:17 +02001841 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001842 }
1843 }
1844
Mario Kleinerd47abc52013-10-30 05:13:07 +01001845 /* Get optional system timestamp after query. */
1846 if (etime)
1847 *etime = ktime_get();
1848
1849 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1850
Mario Kleiner6383cf72010-10-05 19:57:36 -04001851 /* Decode into vertical and horizontal scanout position. */
1852 *vpos = position & 0x1fff;
1853 *hpos = (position >> 16) & 0x1fff;
1854
1855 /* Valid vblank area boundaries from gpu retrieved? */
1856 if (vbl > 0) {
1857 /* Yes: Decode. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001858 ret |= DRM_SCANOUTPOS_ACCURATE;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001859 vbl_start = vbl & 0x1fff;
1860 vbl_end = (vbl >> 16) & 0x1fff;
1861 }
1862 else {
1863 /* No: Fake something reasonable which gives at least ok results. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001864 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001865 vbl_end = 0;
1866 }
1867
1868 /* Test scanout position against vblank region. */
1869 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1870 in_vbl = false;
1871
1872 /* Check if inside vblank area and apply corrective offsets:
1873 * vpos will then be >=0 in video scanout area, but negative
1874 * within vblank area, counting down the number of lines until
1875 * start of scanout.
1876 */
1877
1878 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1879 if (in_vbl && (*vpos >= vbl_start)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001880 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001881 *vpos = *vpos - vtotal;
1882 }
1883
1884 /* Correct for shifted end of vbl at vbl_end. */
1885 *vpos = *vpos - vbl_end;
1886
1887 /* In vblank? */
1888 if (in_vbl)
Mario Kleinerf5a80202010-10-23 04:42:17 +02001889 ret |= DRM_SCANOUTPOS_INVBL;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001890
Ville Syrjälä8072bfa2013-10-28 21:22:52 +02001891 /* Is vpos outside nominal vblank area, but less than
1892 * 1/100 of a frame height away from start of vblank?
1893 * If so, assume this isn't a massively delayed vblank
1894 * interrupt, but a vblank interrupt that fired a few
1895 * microseconds before true start of vblank. Compensate
1896 * by adding a full frame duration to the final timestamp.
1897 * Happens, e.g., on ATI R500, R600.
1898 *
1899 * We only do this if DRM_CALLED_FROM_VBLIRQ.
1900 */
1901 if ((flags & DRM_CALLED_FROM_VBLIRQ) && !in_vbl) {
1902 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
1903 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
1904
1905 if (vbl_start - *vpos < vtotal / 100) {
1906 *vpos -= vtotal;
1907
1908 /* Signal this correction as "applied". */
1909 ret |= 0x8;
1910 }
1911 }
1912
Mario Kleiner6383cf72010-10-05 19:57:36 -04001913 return ret;
1914}