blob: 2756351dbb35acac76190f3342a92e006d77c9d6 [file] [log] [blame]
Eric Miao49cbe782009-01-20 14:15:18 +08001/*
2 * linux/arch/arm/mach-mmp/time.c
3 *
4 * Support for clocksource and clockevents
5 *
6 * Copyright (C) 2008 Marvell International Ltd.
7 * All rights reserved.
8 *
9 * 2008-04-11: Jason Chagas <Jason.chagas@marvell.com>
10 * 2008-10-08: Bin Yang <bin.yang@marvell.com>
11 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012 * The timers module actually includes three timers, each timer with up to
Eric Miao49cbe782009-01-20 14:15:18 +080013 * three match comparators. Timer #0 is used here in free-running mode as
14 * the clock source, and match comparator #1 used as clock event device.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/init.h>
22#include <linux/kernel.h>
23#include <linux/interrupt.h>
24#include <linux/clockchips.h>
25
26#include <linux/io.h>
27#include <linux/irq.h>
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070031#include <linux/sched_clock.h>
Eric Miao49cbe782009-01-20 14:15:18 +080032
33#include <mach/addr-map.h>
34#include <mach/regs-timers.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050035#include <mach/regs-apbc.h>
Eric Miao49cbe782009-01-20 14:15:18 +080036#include <mach/irqs.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050037#include <mach/cputype.h>
38#include <asm/mach/time.h>
Eric Miao49cbe782009-01-20 14:15:18 +080039
40#include "clock.h"
41
Uwe Kleine-Königea158112013-11-12 20:56:02 +010042#ifdef CONFIG_CPU_MMP2
43#define MMP_CLOCK_FREQ 6500000
44#else
45#define MMP_CLOCK_FREQ 3250000
46#endif
47
Eric Miao49cbe782009-01-20 14:15:18 +080048#define TIMERS_VIRT_BASE TIMERS1_VIRT_BASE
49
50#define MAX_DELTA (0xfffffffe)
51#define MIN_DELTA (16)
52
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +080053static void __iomem *mmp_timer_base = TIMERS_VIRT_BASE;
54
Eric Miao49cbe782009-01-20 14:15:18 +080055/*
56 * FIXME: the timer needs some delay to stablize the counter capture
57 */
58static inline uint32_t timer_read(void)
59{
60 int delay = 100;
61
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +080062 __raw_writel(1, mmp_timer_base + TMR_CVWR(1));
Eric Miao49cbe782009-01-20 14:15:18 +080063
64 while (delay--)
65 cpu_relax();
66
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +080067 return __raw_readl(mmp_timer_base + TMR_CVWR(1));
Eric Miao49cbe782009-01-20 14:15:18 +080068}
69
Stephen Boyde5c02282013-11-15 15:26:15 -080070static u64 notrace mmp_read_sched_clock(void)
Eric Miao49cbe782009-01-20 14:15:18 +080071{
Marc Zyngier2f0778af2011-12-15 12:19:23 +010072 return timer_read();
Eric Miao49cbe782009-01-20 14:15:18 +080073}
74
75static irqreturn_t timer_interrupt(int irq, void *dev_id)
76{
77 struct clock_event_device *c = dev_id;
78
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +080079 /*
80 * Clear pending interrupt status.
81 */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +080082 __raw_writel(0x01, mmp_timer_base + TMR_ICR(0));
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +080083
84 /*
85 * Disable timer 0.
86 */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +080087 __raw_writel(0x02, mmp_timer_base + TMR_CER);
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +080088
Eric Miao49cbe782009-01-20 14:15:18 +080089 c->event_handler(c);
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +080090
Eric Miao49cbe782009-01-20 14:15:18 +080091 return IRQ_HANDLED;
92}
93
94static int timer_set_next_event(unsigned long delta,
95 struct clock_event_device *dev)
96{
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +080097 unsigned long flags;
Eric Miao49cbe782009-01-20 14:15:18 +080098
99 local_irq_save(flags);
100
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800101 /*
102 * Disable timer 0.
103 */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800104 __raw_writel(0x02, mmp_timer_base + TMR_CER);
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800105
106 /*
107 * Clear and enable timer match 0 interrupt.
108 */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800109 __raw_writel(0x01, mmp_timer_base + TMR_ICR(0));
110 __raw_writel(0x01, mmp_timer_base + TMR_IER(0));
Eric Miao49cbe782009-01-20 14:15:18 +0800111
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800112 /*
113 * Setup new clockevent timer value.
114 */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800115 __raw_writel(delta - 1, mmp_timer_base + TMR_TN_MM(0, 0));
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800116
117 /*
118 * Enable timer 0.
119 */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800120 __raw_writel(0x03, mmp_timer_base + TMR_CER);
Eric Miao49cbe782009-01-20 14:15:18 +0800121
122 local_irq_restore(flags);
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800123
Eric Miao49cbe782009-01-20 14:15:18 +0800124 return 0;
125}
126
127static void timer_set_mode(enum clock_event_mode mode,
128 struct clock_event_device *dev)
129{
130 unsigned long flags;
131
132 local_irq_save(flags);
133 switch (mode) {
134 case CLOCK_EVT_MODE_ONESHOT:
135 case CLOCK_EVT_MODE_UNUSED:
136 case CLOCK_EVT_MODE_SHUTDOWN:
137 /* disable the matching interrupt */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800138 __raw_writel(0x00, mmp_timer_base + TMR_IER(0));
Eric Miao49cbe782009-01-20 14:15:18 +0800139 break;
140 case CLOCK_EVT_MODE_RESUME:
141 case CLOCK_EVT_MODE_PERIODIC:
142 break;
143 }
144 local_irq_restore(flags);
145}
146
147static struct clock_event_device ckevt = {
148 .name = "clockevent",
149 .features = CLOCK_EVT_FEAT_ONESHOT,
Eric Miao49cbe782009-01-20 14:15:18 +0800150 .rating = 200,
151 .set_next_event = timer_set_next_event,
152 .set_mode = timer_set_mode,
153};
154
Coly Lif5c81a32009-04-23 03:04:45 +0800155static cycle_t clksrc_read(struct clocksource *cs)
Eric Miao49cbe782009-01-20 14:15:18 +0800156{
157 return timer_read();
158}
159
160static struct clocksource cksrc = {
161 .name = "clocksource",
Eric Miao49cbe782009-01-20 14:15:18 +0800162 .rating = 200,
163 .read = clksrc_read,
164 .mask = CLOCKSOURCE_MASK(32),
165 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
166};
167
168static void __init timer_config(void)
169{
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800170 uint32_t ccr = __raw_readl(mmp_timer_base + TMR_CCR);
Eric Miao49cbe782009-01-20 14:15:18 +0800171
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800172 __raw_writel(0x0, mmp_timer_base + TMR_CER); /* disable */
Eric Miao49cbe782009-01-20 14:15:18 +0800173
Lennert Buytenhek7ce5ae32011-08-10 02:36:59 +0800174 ccr &= (cpu_is_mmp2()) ? (TMR_CCR_CS_0(0) | TMR_CCR_CS_1(0)) :
175 (TMR_CCR_CS_0(3) | TMR_CCR_CS_1(3));
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800176 __raw_writel(ccr, mmp_timer_base + TMR_CCR);
Eric Miao49cbe782009-01-20 14:15:18 +0800177
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800178 /* set timer 0 to periodic mode, and timer 1 to free-running mode */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800179 __raw_writel(0x2, mmp_timer_base + TMR_CMR);
Eric Miao49cbe782009-01-20 14:15:18 +0800180
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800181 __raw_writel(0x1, mmp_timer_base + TMR_PLCR(0)); /* periodic */
182 __raw_writel(0x7, mmp_timer_base + TMR_ICR(0)); /* clear status */
183 __raw_writel(0x0, mmp_timer_base + TMR_IER(0));
Eric Miao49cbe782009-01-20 14:15:18 +0800184
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800185 __raw_writel(0x0, mmp_timer_base + TMR_PLCR(1)); /* free-running */
186 __raw_writel(0x7, mmp_timer_base + TMR_ICR(1)); /* clear status */
187 __raw_writel(0x0, mmp_timer_base + TMR_IER(1));
Lennert Buytenhek7ce5ae32011-08-10 02:36:59 +0800188
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800189 /* enable timer 1 counter */
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800190 __raw_writel(0x2, mmp_timer_base + TMR_CER);
Eric Miao49cbe782009-01-20 14:15:18 +0800191}
192
193static struct irqaction timer_irq = {
194 .name = "timer",
Michael Opdenacker9929eed2014-03-04 22:07:26 +0100195 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Eric Miao49cbe782009-01-20 14:15:18 +0800196 .handler = timer_interrupt,
197 .dev_id = &ckevt,
198};
199
200void __init timer_init(int irq)
201{
202 timer_config();
203
Olof Johansson11d73c52014-02-18 22:19:33 -0800204 sched_clock_register(mmp_read_sched_clock, 32, MMP_CLOCK_FREQ);
Eric Miao49cbe782009-01-20 14:15:18 +0800205
Eric Miao49cbe782009-01-20 14:15:18 +0800206 ckevt.cpumask = cpumask_of(0);
207
Eric Miao49cbe782009-01-20 14:15:18 +0800208 setup_irq(irq, &timer_irq);
209
Uwe Kleine-Königea158112013-11-12 20:56:02 +0100210 clocksource_register_hz(&cksrc, MMP_CLOCK_FREQ);
211 clockevents_config_and_register(&ckevt, MMP_CLOCK_FREQ,
Shawn Guo838a2ae2013-01-12 11:50:05 +0000212 MIN_DELTA, MAX_DELTA);
Eric Miao49cbe782009-01-20 14:15:18 +0800213}
Haojian Zhuangc68ef2b2012-04-12 19:05:40 +0800214
215#ifdef CONFIG_OF
216static struct of_device_id mmp_timer_dt_ids[] = {
217 { .compatible = "mrvl,mmp-timer", },
218 {}
219};
220
221void __init mmp_dt_init_timer(void)
222{
223 struct device_node *np;
224 int irq, ret;
225
226 np = of_find_matching_node(NULL, mmp_timer_dt_ids);
227 if (!np) {
228 ret = -ENODEV;
229 goto out;
230 }
231
232 irq = irq_of_parse_and_map(np, 0);
233 if (!irq) {
234 ret = -EINVAL;
235 goto out;
236 }
237 mmp_timer_base = of_iomap(np, 0);
238 if (!mmp_timer_base) {
239 ret = -ENOMEM;
240 goto out;
241 }
242 timer_init(irq);
243 return;
244out:
245 pr_err("Failed to get timer from device tree with error:%d\n", ret);
246}
247#endif