blob: 91e85f90941d642fd1240715a51e8cca161996ec [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * pata_sis.c - SiS ATA driver
3 *
4 * (C) 2005 Red Hat <alan@redhat.com>
5 *
6 * Based upon linux/drivers/ide/pci/sis5513.c
7 * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
8 * Copyright (C) 2002 Lionel Bouton <Lionel.Bouton@inet6.fr>, Maintainer
9 * Copyright (C) 2003 Vojtech Pavlik <vojtech@suse.cz>
10 * SiS Taiwan : for direct support and hardware.
11 * Daniela Engert : for initial ATA100 advices and numerous others.
12 * John Fremlin, Manfred Spraul, Dave Morgan, Peter Kjellerstedt :
13 * for checking code correctness, providing patches.
14 * Original tests and design on the SiS620 chipset.
15 * ATA100 tests and design on the SiS735 chipset.
16 * ATA16/33 support from specs
17 * ATA133 support for SiS961/962 by L.C. Chang <lcchang@sis.com.tw>
18 *
19 *
20 * TODO
21 * Check MWDMA on drives that don't support MWDMA speed pio cycles ?
22 * More Testing
23 */
24
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/blkdev.h>
30#include <linux/delay.h>
31#include <linux/device.h>
32#include <scsi/scsi_host.h>
33#include <linux/libata.h>
34#include <linux/ata.h>
35
36#define DRV_NAME "pata_sis"
Alan Coxc9619222006-09-26 17:53:38 +010037#define DRV_VERSION "0.4.4"
Jeff Garzik669a5db2006-08-29 18:12:40 -040038
39struct sis_chipset {
40 u16 device; /* PCI host ID */
41 struct ata_port_info *info; /* Info block */
42 /* Probably add family, cable detect type etc here to clean
43 up code later */
44};
45
46/**
47 * sis_port_base - return PCI configuration base for dev
48 * @adev: device
49 *
50 * Returns the base of the PCI configuration registers for this port
51 * number.
52 */
53
54static int sis_port_base(struct ata_device *adev)
55{
56 return 0x40 + (4 * adev->ap->port_no) + (2 * adev->devno);
57}
58
59/**
60 * sis_133_pre_reset - check for 40/80 pin
61 * @ap: Port
62 *
63 * Perform cable detection for the later UDMA133 capable
64 * SiS chipset.
65 */
66
67static int sis_133_pre_reset(struct ata_port *ap)
68{
69 static const struct pci_bits sis_enable_bits[] = {
70 { 0x4aU, 1U, 0x02UL, 0x02UL }, /* port 0 */
71 { 0x4aU, 1U, 0x04UL, 0x04UL }, /* port 1 */
72 };
Jeff Garzik85cd7252006-08-31 00:03:49 -040073
Jeff Garzik669a5db2006-08-29 18:12:40 -040074 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
75 u16 tmp;
76
Alan Coxc9619222006-09-26 17:53:38 +010077 if (!pci_test_config_bits(pdev, &sis_enable_bits[ap->port_no]))
78 return -ENOENT;
79
Jeff Garzik669a5db2006-08-29 18:12:40 -040080 /* The top bit of this register is the cable detect bit */
81 pci_read_config_word(pdev, 0x50 + 2 * ap->port_no, &tmp);
82 if (tmp & 0x8000)
83 ap->cbl = ATA_CBL_PATA40;
84 else
85 ap->cbl = ATA_CBL_PATA80;
86
87 return ata_std_prereset(ap);
88}
89
90/**
91 * sis_error_handler - Probe specified port on PATA host controller
92 * @ap: Port to probe
93 *
94 * LOCKING:
95 * None (inherited from caller).
96 */
97
98static void sis_133_error_handler(struct ata_port *ap)
99{
100 ata_bmdma_drive_eh(ap, sis_133_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
101}
102
103
104/**
105 * sis_66_pre_reset - check for 40/80 pin
106 * @ap: Port
107 *
108 * Perform cable detection on the UDMA66, UDMA100 and early UDMA133
109 * SiS IDE controllers.
110 */
111
112static int sis_66_pre_reset(struct ata_port *ap)
113{
114 static const struct pci_bits sis_enable_bits[] = {
115 { 0x4aU, 1U, 0x02UL, 0x02UL }, /* port 0 */
116 { 0x4aU, 1U, 0x04UL, 0x04UL }, /* port 1 */
117 };
118
119 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
120 u8 tmp;
121
122 if (!pci_test_config_bits(pdev, &sis_enable_bits[ap->port_no])) {
123 ata_port_disable(ap);
124 printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
125 return 0;
126 }
127 /* Older chips keep cable detect in bits 4/5 of reg 0x48 */
128 pci_read_config_byte(pdev, 0x48, &tmp);
129 tmp >>= ap->port_no;
130 if (tmp & 0x10)
131 ap->cbl = ATA_CBL_PATA40;
132 else
133 ap->cbl = ATA_CBL_PATA80;
134
135 return ata_std_prereset(ap);
136}
137
138/**
139 * sis_66_error_handler - Probe specified port on PATA host controller
140 * @ap: Port to probe
141 * @classes:
142 *
143 * LOCKING:
144 * None (inherited from caller).
145 */
146
147static void sis_66_error_handler(struct ata_port *ap)
148{
149 ata_bmdma_drive_eh(ap, sis_66_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
150}
151
152/**
153 * sis_old_pre_reset - probe begin
154 * @ap: ATA port
155 *
156 * Set up cable type and use generic probe init
157 */
158
159static int sis_old_pre_reset(struct ata_port *ap)
160{
161 static const struct pci_bits sis_enable_bits[] = {
162 { 0x4aU, 1U, 0x02UL, 0x02UL }, /* port 0 */
163 { 0x4aU, 1U, 0x04UL, 0x04UL }, /* port 1 */
164 };
Jeff Garzik85cd7252006-08-31 00:03:49 -0400165
Jeff Garzik669a5db2006-08-29 18:12:40 -0400166 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
167
168 if (!pci_test_config_bits(pdev, &sis_enable_bits[ap->port_no])) {
169 ata_port_disable(ap);
170 printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
171 return 0;
172 }
173 ap->cbl = ATA_CBL_PATA40;
174 return ata_std_prereset(ap);
175}
176
177
178/**
179 * sis_old_error_handler - Probe specified port on PATA host controller
180 * @ap: Port to probe
181 *
182 * LOCKING:
183 * None (inherited from caller).
184 */
185
186static void sis_old_error_handler(struct ata_port *ap)
187{
188 ata_bmdma_drive_eh(ap, sis_old_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
189}
190
191/**
192 * sis_set_fifo - Set RWP fifo bits for this device
193 * @ap: Port
194 * @adev: Device
195 *
196 * SIS chipsets implement prefetch/postwrite bits for each device
197 * on both channels. This functionality is not ATAPI compatible and
198 * must be configured according to the class of device present
199 */
200
201static void sis_set_fifo(struct ata_port *ap, struct ata_device *adev)
202{
203 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
204 u8 fifoctrl;
205 u8 mask = 0x11;
206
207 mask <<= (2 * ap->port_no);
208 mask <<= adev->devno;
209
210 /* This holds various bits including the FIFO control */
211 pci_read_config_byte(pdev, 0x4B, &fifoctrl);
212 fifoctrl &= ~mask;
213
214 /* Enable for ATA (disk) only */
215 if (adev->class == ATA_DEV_ATA)
216 fifoctrl |= mask;
217 pci_write_config_byte(pdev, 0x4B, fifoctrl);
218}
219
220/**
221 * sis_old_set_piomode - Initialize host controller PATA PIO timings
222 * @ap: Port whose timings we are configuring
223 * @adev: Device we are configuring for.
224 *
225 * Set PIO mode for device, in host controller PCI config space. This
226 * function handles PIO set up for all chips that are pre ATA100 and
227 * also early ATA100 devices.
228 *
229 * LOCKING:
230 * None (inherited from caller).
231 */
232
233static void sis_old_set_piomode (struct ata_port *ap, struct ata_device *adev)
234{
235 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
236 int port = sis_port_base(adev);
237 u8 t1, t2;
238 int speed = adev->pio_mode - XFER_PIO_0;
239
240 const u8 active[] = { 0x00, 0x07, 0x04, 0x03, 0x01 };
241 const u8 recovery[] = { 0x00, 0x06, 0x04, 0x03, 0x03 };
242
243 sis_set_fifo(ap, adev);
244
245 pci_read_config_byte(pdev, port, &t1);
246 pci_read_config_byte(pdev, port + 1, &t2);
247
248 t1 &= ~0x0F; /* Clear active/recovery timings */
249 t2 &= ~0x07;
250
251 t1 |= active[speed];
252 t2 |= recovery[speed];
253
254 pci_write_config_byte(pdev, port, t1);
255 pci_write_config_byte(pdev, port + 1, t2);
256}
257
258/**
259 * sis_100_set_pioode - Initialize host controller PATA PIO timings
260 * @ap: Port whose timings we are configuring
261 * @adev: Device we are configuring for.
262 *
263 * Set PIO mode for device, in host controller PCI config space. This
264 * function handles PIO set up for ATA100 devices and early ATA133.
265 *
266 * LOCKING:
267 * None (inherited from caller).
268 */
269
270static void sis_100_set_piomode (struct ata_port *ap, struct ata_device *adev)
271{
272 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
273 int port = sis_port_base(adev);
274 int speed = adev->pio_mode - XFER_PIO_0;
275
276 const u8 actrec[] = { 0x00, 0x67, 0x44, 0x33, 0x31 };
277
278 sis_set_fifo(ap, adev);
279
280 pci_write_config_byte(pdev, port, actrec[speed]);
281}
282
283/**
284 * sis_133_set_pioode - Initialize host controller PATA PIO timings
285 * @ap: Port whose timings we are configuring
286 * @adev: Device we are configuring for.
287 *
288 * Set PIO mode for device, in host controller PCI config space. This
289 * function handles PIO set up for the later ATA133 devices.
290 *
291 * LOCKING:
292 * None (inherited from caller).
293 */
294
295static void sis_133_set_piomode (struct ata_port *ap, struct ata_device *adev)
296{
297 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
298 int port = 0x40;
299 u32 t1;
300 u32 reg54;
301 int speed = adev->pio_mode - XFER_PIO_0;
302
303 const u32 timing133[] = {
304 0x28269000, /* Recovery << 24 | Act << 16 | Ini << 12 */
305 0x0C266000,
306 0x04263000,
307 0x0C0A3000,
308 0x05093000
309 };
310 const u32 timing100[] = {
311 0x1E1C6000, /* Recovery << 24 | Act << 16 | Ini << 12 */
312 0x091C4000,
313 0x031C2000,
314 0x09072000,
315 0x04062000
316 };
317
318 sis_set_fifo(ap, adev);
319
320 /* If bit 14 is set then the registers are mapped at 0x70 not 0x40 */
321 pci_read_config_dword(pdev, 0x54, &reg54);
322 if (reg54 & 0x40000000)
323 port = 0x70;
324 port += 8 * ap->port_no + 4 * adev->devno;
325
326 pci_read_config_dword(pdev, port, &t1);
327 t1 &= 0xC0C00FFF; /* Mask out timing */
328
329 if (t1 & 0x08) /* 100 or 133 ? */
330 t1 |= timing133[speed];
331 else
332 t1 |= timing100[speed];
333 pci_write_config_byte(pdev, port, t1);
334}
335
336/**
337 * sis_old_set_dmamode - Initialize host controller PATA DMA timings
338 * @ap: Port whose timings we are configuring
339 * @adev: Device to program
340 *
341 * Set UDMA/MWDMA mode for device, in host controller PCI config space.
342 * Handles pre UDMA and UDMA33 devices. Supports MWDMA as well unlike
343 * the old ide/pci driver.
344 *
345 * LOCKING:
346 * None (inherited from caller).
347 */
348
349static void sis_old_set_dmamode (struct ata_port *ap, struct ata_device *adev)
350{
351 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
352 int speed = adev->dma_mode - XFER_MW_DMA_0;
353 int drive_pci = sis_port_base(adev);
354 u16 timing;
355
356 const u16 mwdma_bits[] = { 0x707, 0x202, 0x202 };
357 const u16 udma_bits[] = { 0xE000, 0xC000, 0xA000 };
358
359 pci_read_config_word(pdev, drive_pci, &timing);
360
361 if (adev->dma_mode < XFER_UDMA_0) {
362 /* bits 3-0 hold recovery timing bits 8-10 active timing and
363 the higer bits are dependant on the device */
364 timing &= ~ 0x870F;
365 timing |= mwdma_bits[speed];
366 pci_write_config_word(pdev, drive_pci, timing);
367 } else {
368 /* Bit 15 is UDMA on/off, bit 13-14 are cycle time */
369 speed = adev->dma_mode - XFER_UDMA_0;
370 timing &= ~0x6000;
371 timing |= udma_bits[speed];
372 }
373}
374
375/**
376 * sis_66_set_dmamode - Initialize host controller PATA DMA timings
377 * @ap: Port whose timings we are configuring
378 * @adev: Device to program
379 *
380 * Set UDMA/MWDMA mode for device, in host controller PCI config space.
381 * Handles UDMA66 and early UDMA100 devices. Supports MWDMA as well unlike
382 * the old ide/pci driver.
383 *
384 * LOCKING:
385 * None (inherited from caller).
386 */
387
388static void sis_66_set_dmamode (struct ata_port *ap, struct ata_device *adev)
389{
390 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
391 int speed = adev->dma_mode - XFER_MW_DMA_0;
392 int drive_pci = sis_port_base(adev);
393 u16 timing;
394
395 const u16 mwdma_bits[] = { 0x707, 0x202, 0x202 };
396 const u16 udma_bits[] = { 0xF000, 0xD000, 0xB000, 0xA000, 0x9000};
397
398 pci_read_config_word(pdev, drive_pci, &timing);
399
400 if (adev->dma_mode < XFER_UDMA_0) {
401 /* bits 3-0 hold recovery timing bits 8-10 active timing and
402 the higer bits are dependant on the device, bit 15 udma */
403 timing &= ~ 0x870F;
404 timing |= mwdma_bits[speed];
405 } else {
406 /* Bit 15 is UDMA on/off, bit 12-14 are cycle time */
407 speed = adev->dma_mode - XFER_UDMA_0;
408 timing &= ~0x6000;
409 timing |= udma_bits[speed];
410 }
411 pci_write_config_word(pdev, drive_pci, timing);
412}
413
414/**
415 * sis_100_set_dmamode - Initialize host controller PATA DMA timings
416 * @ap: Port whose timings we are configuring
417 * @adev: Device to program
418 *
419 * Set UDMA/MWDMA mode for device, in host controller PCI config space.
420 * Handles UDMA66 and early UDMA100 devices.
421 *
422 * LOCKING:
423 * None (inherited from caller).
424 */
425
426static void sis_100_set_dmamode (struct ata_port *ap, struct ata_device *adev)
427{
428 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
429 int speed = adev->dma_mode - XFER_MW_DMA_0;
430 int drive_pci = sis_port_base(adev);
431 u16 timing;
432
433 const u16 udma_bits[] = { 0x8B00, 0x8700, 0x8500, 0x8300, 0x8200, 0x8100};
434
435 pci_read_config_word(pdev, drive_pci, &timing);
436
437 if (adev->dma_mode < XFER_UDMA_0) {
438 /* NOT SUPPORTED YET: NEED DATA SHEET. DITTO IN OLD DRIVER */
439 } else {
440 /* Bit 15 is UDMA on/off, bit 12-14 are cycle time */
441 speed = adev->dma_mode - XFER_UDMA_0;
442 timing &= ~0x0F00;
443 timing |= udma_bits[speed];
444 }
445 pci_write_config_word(pdev, drive_pci, timing);
446}
447
448/**
449 * sis_133_early_set_dmamode - Initialize host controller PATA DMA timings
450 * @ap: Port whose timings we are configuring
451 * @adev: Device to program
452 *
453 * Set UDMA/MWDMA mode for device, in host controller PCI config space.
454 * Handles early SiS 961 bridges. Supports MWDMA as well unlike
455 * the old ide/pci driver.
456 *
457 * LOCKING:
458 * None (inherited from caller).
459 */
460
461static void sis_133_early_set_dmamode (struct ata_port *ap, struct ata_device *adev)
462{
463 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
464 int speed = adev->dma_mode - XFER_MW_DMA_0;
465 int drive_pci = sis_port_base(adev);
466 u16 timing;
467
468 const u16 udma_bits[] = { 0x8F00, 0x8A00, 0x8700, 0x8500, 0x8300, 0x8200, 0x8100};
469
470 pci_read_config_word(pdev, drive_pci, &timing);
471
472 if (adev->dma_mode < XFER_UDMA_0) {
473 /* NOT SUPPORTED YET: NEED DATA SHEET. DITTO IN OLD DRIVER */
474 } else {
475 /* Bit 15 is UDMA on/off, bit 12-14 are cycle time */
476 speed = adev->dma_mode - XFER_UDMA_0;
477 timing &= ~0x0F00;
478 timing |= udma_bits[speed];
479 }
480 pci_write_config_word(pdev, drive_pci, timing);
481}
482
483/**
484 * sis_133_set_dmamode - Initialize host controller PATA DMA timings
485 * @ap: Port whose timings we are configuring
486 * @adev: Device to program
487 *
488 * Set UDMA/MWDMA mode for device, in host controller PCI config space.
489 * Handles early SiS 961 bridges. Supports MWDMA as well unlike
490 * the old ide/pci driver.
491 *
492 * LOCKING:
493 * None (inherited from caller).
494 */
495
496static void sis_133_set_dmamode (struct ata_port *ap, struct ata_device *adev)
497{
498 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
499 int speed = adev->dma_mode - XFER_MW_DMA_0;
500 int port = 0x40;
501 u32 t1;
502 u32 reg54;
503
504 /* bits 4- cycle time 8 - cvs time */
505 const u32 timing_u100[] = { 0x6B0, 0x470, 0x350, 0x140, 0x120, 0x110, 0x000 };
506 const u32 timing_u133[] = { 0x9F0, 0x6A0, 0x470, 0x250, 0x230, 0x220, 0x210 };
507
508 /* If bit 14 is set then the registers are mapped at 0x70 not 0x40 */
509 pci_read_config_dword(pdev, 0x54, &reg54);
510 if (reg54 & 0x40000000)
511 port = 0x70;
512 port += (8 * ap->port_no) + (4 * adev->devno);
513
514 pci_read_config_dword(pdev, port, &t1);
515
516 if (adev->dma_mode < XFER_UDMA_0) {
517 t1 &= ~0x00000004;
518 /* FIXME: need data sheet to add MWDMA here. Also lacking on
519 ide/pci driver */
520 } else {
521 speed = adev->dma_mode - XFER_UDMA_0;
522 /* if & 8 no UDMA133 - need info for ... */
523 t1 &= ~0x00000FF0;
524 t1 |= 0x00000004;
525 if (t1 & 0x08)
526 t1 |= timing_u133[speed];
527 else
528 t1 |= timing_u100[speed];
529 }
530 pci_write_config_dword(pdev, port, t1);
531}
532
533static struct scsi_host_template sis_sht = {
534 .module = THIS_MODULE,
535 .name = DRV_NAME,
536 .ioctl = ata_scsi_ioctl,
537 .queuecommand = ata_scsi_queuecmd,
538 .can_queue = ATA_DEF_QUEUE,
539 .this_id = ATA_SHT_THIS_ID,
540 .sg_tablesize = LIBATA_MAX_PRD,
541 .max_sectors = ATA_MAX_SECTORS,
542 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
543 .emulated = ATA_SHT_EMULATED,
544 .use_clustering = ATA_SHT_USE_CLUSTERING,
545 .proc_name = DRV_NAME,
546 .dma_boundary = ATA_DMA_BOUNDARY,
547 .slave_configure = ata_scsi_slave_config,
Tejun Heoafdfe892006-11-29 11:26:47 +0900548 .slave_destroy = ata_scsi_slave_destroy,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400549 .bios_param = ata_std_bios_param,
550};
551
552static const struct ata_port_operations sis_133_ops = {
553 .port_disable = ata_port_disable,
554 .set_piomode = sis_133_set_piomode,
555 .set_dmamode = sis_133_set_dmamode,
556 .mode_filter = ata_pci_default_filter,
557
558 .tf_load = ata_tf_load,
559 .tf_read = ata_tf_read,
560 .check_status = ata_check_status,
561 .exec_command = ata_exec_command,
562 .dev_select = ata_std_dev_select,
563
564 .freeze = ata_bmdma_freeze,
565 .thaw = ata_bmdma_thaw,
566 .error_handler = sis_133_error_handler,
567 .post_internal_cmd = ata_bmdma_post_internal_cmd,
568
569 .bmdma_setup = ata_bmdma_setup,
570 .bmdma_start = ata_bmdma_start,
571 .bmdma_stop = ata_bmdma_stop,
572 .bmdma_status = ata_bmdma_status,
573 .qc_prep = ata_qc_prep,
574 .qc_issue = ata_qc_issue_prot,
575 .data_xfer = ata_pio_data_xfer,
576
Jeff Garzik669a5db2006-08-29 18:12:40 -0400577 .irq_handler = ata_interrupt,
578 .irq_clear = ata_bmdma_irq_clear,
579
580 .port_start = ata_port_start,
581 .port_stop = ata_port_stop,
582 .host_stop = ata_host_stop,
583};
584
585static const struct ata_port_operations sis_133_early_ops = {
586 .port_disable = ata_port_disable,
587 .set_piomode = sis_100_set_piomode,
588 .set_dmamode = sis_133_early_set_dmamode,
589 .mode_filter = ata_pci_default_filter,
590
591 .tf_load = ata_tf_load,
592 .tf_read = ata_tf_read,
593 .check_status = ata_check_status,
594 .exec_command = ata_exec_command,
595 .dev_select = ata_std_dev_select,
596
597 .freeze = ata_bmdma_freeze,
598 .thaw = ata_bmdma_thaw,
599 .error_handler = sis_66_error_handler,
600 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400601
Jeff Garzik669a5db2006-08-29 18:12:40 -0400602 .bmdma_setup = ata_bmdma_setup,
603 .bmdma_start = ata_bmdma_start,
604 .bmdma_stop = ata_bmdma_stop,
605 .bmdma_status = ata_bmdma_status,
606 .qc_prep = ata_qc_prep,
607 .qc_issue = ata_qc_issue_prot,
608 .data_xfer = ata_pio_data_xfer,
609
Jeff Garzik669a5db2006-08-29 18:12:40 -0400610 .irq_handler = ata_interrupt,
611 .irq_clear = ata_bmdma_irq_clear,
612
613 .port_start = ata_port_start,
614 .port_stop = ata_port_stop,
615 .host_stop = ata_host_stop,
616};
617
618static const struct ata_port_operations sis_100_ops = {
619 .port_disable = ata_port_disable,
620 .set_piomode = sis_100_set_piomode,
621 .set_dmamode = sis_100_set_dmamode,
622 .mode_filter = ata_pci_default_filter,
623
624 .tf_load = ata_tf_load,
625 .tf_read = ata_tf_read,
626 .check_status = ata_check_status,
627 .exec_command = ata_exec_command,
628 .dev_select = ata_std_dev_select,
629
630 .freeze = ata_bmdma_freeze,
631 .thaw = ata_bmdma_thaw,
632 .error_handler = sis_66_error_handler,
633 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400634
Jeff Garzik669a5db2006-08-29 18:12:40 -0400635
636 .bmdma_setup = ata_bmdma_setup,
637 .bmdma_start = ata_bmdma_start,
638 .bmdma_stop = ata_bmdma_stop,
639 .bmdma_status = ata_bmdma_status,
640 .qc_prep = ata_qc_prep,
641 .qc_issue = ata_qc_issue_prot,
642 .data_xfer = ata_pio_data_xfer,
643
Jeff Garzik669a5db2006-08-29 18:12:40 -0400644 .irq_handler = ata_interrupt,
645 .irq_clear = ata_bmdma_irq_clear,
646
647 .port_start = ata_port_start,
648 .port_stop = ata_port_stop,
649 .host_stop = ata_host_stop,
650};
651
652static const struct ata_port_operations sis_66_ops = {
653 .port_disable = ata_port_disable,
654 .set_piomode = sis_old_set_piomode,
655 .set_dmamode = sis_66_set_dmamode,
656 .mode_filter = ata_pci_default_filter,
657
658 .tf_load = ata_tf_load,
659 .tf_read = ata_tf_read,
660 .check_status = ata_check_status,
661 .exec_command = ata_exec_command,
662 .dev_select = ata_std_dev_select,
663
664 .freeze = ata_bmdma_freeze,
665 .thaw = ata_bmdma_thaw,
666 .error_handler = sis_66_error_handler,
667 .post_internal_cmd = ata_bmdma_post_internal_cmd,
668
669 .bmdma_setup = ata_bmdma_setup,
670 .bmdma_start = ata_bmdma_start,
671 .bmdma_stop = ata_bmdma_stop,
672 .bmdma_status = ata_bmdma_status,
673 .qc_prep = ata_qc_prep,
674 .qc_issue = ata_qc_issue_prot,
675 .data_xfer = ata_pio_data_xfer,
676
Jeff Garzik669a5db2006-08-29 18:12:40 -0400677 .irq_handler = ata_interrupt,
678 .irq_clear = ata_bmdma_irq_clear,
679
680 .port_start = ata_port_start,
681 .port_stop = ata_port_stop,
682 .host_stop = ata_host_stop,
683};
684
685static const struct ata_port_operations sis_old_ops = {
686 .port_disable = ata_port_disable,
687 .set_piomode = sis_old_set_piomode,
688 .set_dmamode = sis_old_set_dmamode,
689 .mode_filter = ata_pci_default_filter,
690
691 .tf_load = ata_tf_load,
692 .tf_read = ata_tf_read,
693 .check_status = ata_check_status,
694 .exec_command = ata_exec_command,
695 .dev_select = ata_std_dev_select,
696
697 .freeze = ata_bmdma_freeze,
698 .thaw = ata_bmdma_thaw,
699 .error_handler = sis_old_error_handler,
700 .post_internal_cmd = ata_bmdma_post_internal_cmd,
701
702 .bmdma_setup = ata_bmdma_setup,
703 .bmdma_start = ata_bmdma_start,
704 .bmdma_stop = ata_bmdma_stop,
705 .bmdma_status = ata_bmdma_status,
706 .qc_prep = ata_qc_prep,
707 .qc_issue = ata_qc_issue_prot,
708 .data_xfer = ata_pio_data_xfer,
709
Jeff Garzik669a5db2006-08-29 18:12:40 -0400710 .irq_handler = ata_interrupt,
711 .irq_clear = ata_bmdma_irq_clear,
712
713 .port_start = ata_port_start,
714 .port_stop = ata_port_stop,
715 .host_stop = ata_host_stop,
716};
717
718static struct ata_port_info sis_info = {
719 .sht = &sis_sht,
720 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
721 .pio_mask = 0x1f, /* pio0-4 */
722 .mwdma_mask = 0x07,
723 .udma_mask = 0,
724 .port_ops = &sis_old_ops,
725};
726static struct ata_port_info sis_info33 = {
727 .sht = &sis_sht,
728 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
729 .pio_mask = 0x1f, /* pio0-4 */
730 .mwdma_mask = 0x07,
731 .udma_mask = ATA_UDMA2, /* UDMA 33 */
732 .port_ops = &sis_old_ops,
733};
734static struct ata_port_info sis_info66 = {
735 .sht = &sis_sht,
736 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
737 .pio_mask = 0x1f, /* pio0-4 */
738 .udma_mask = ATA_UDMA4, /* UDMA 66 */
739 .port_ops = &sis_66_ops,
740};
741static struct ata_port_info sis_info100 = {
742 .sht = &sis_sht,
743 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
744 .pio_mask = 0x1f, /* pio0-4 */
745 .udma_mask = ATA_UDMA5,
746 .port_ops = &sis_100_ops,
747};
748static struct ata_port_info sis_info100_early = {
749 .sht = &sis_sht,
750 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
751 .udma_mask = ATA_UDMA5,
752 .pio_mask = 0x1f, /* pio0-4 */
753 .port_ops = &sis_66_ops,
754};
755static struct ata_port_info sis_info133 = {
756 .sht = &sis_sht,
757 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
758 .pio_mask = 0x1f, /* pio0-4 */
759 .udma_mask = ATA_UDMA6,
760 .port_ops = &sis_133_ops,
761};
762static struct ata_port_info sis_info133_early = {
763 .sht = &sis_sht,
764 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
765 .pio_mask = 0x1f, /* pio0-4 */
766 .udma_mask = ATA_UDMA6,
767 .port_ops = &sis_133_early_ops,
768};
769
770
771static void sis_fixup(struct pci_dev *pdev, struct sis_chipset *sis)
772{
773 u16 regw;
774 u8 reg;
775
776 if (sis->info == &sis_info133) {
777 pci_read_config_word(pdev, 0x50, &regw);
778 if (regw & 0x08)
779 pci_write_config_word(pdev, 0x50, regw & ~0x08);
780 pci_read_config_word(pdev, 0x52, &regw);
781 if (regw & 0x08)
782 pci_write_config_word(pdev, 0x52, regw & ~0x08);
783 return;
784 }
785
786 if (sis->info == &sis_info133_early || sis->info == &sis_info100) {
787 /* Fix up latency */
788 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
789 /* Set compatibility bit */
790 pci_read_config_byte(pdev, 0x49, &reg);
791 if (!(reg & 0x01))
792 pci_write_config_byte(pdev, 0x49, reg | 0x01);
793 return;
794 }
795
796 if (sis->info == &sis_info66 || sis->info == &sis_info100_early) {
797 /* Fix up latency */
798 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
799 /* Set compatibility bit */
800 pci_read_config_byte(pdev, 0x52, &reg);
801 if (!(reg & 0x04))
802 pci_write_config_byte(pdev, 0x52, reg | 0x04);
803 return;
804 }
805
806 if (sis->info == &sis_info33) {
807 pci_read_config_byte(pdev, PCI_CLASS_PROG, &reg);
808 if (( reg & 0x0F ) != 0x00)
809 pci_write_config_byte(pdev, PCI_CLASS_PROG, reg & 0xF0);
810 /* Fall through to ATA16 fixup below */
811 }
812
813 if (sis->info == &sis_info || sis->info == &sis_info33) {
814 /* force per drive recovery and active timings
815 needed on ATA_33 and below chips */
816 pci_read_config_byte(pdev, 0x52, &reg);
817 if (!(reg & 0x08))
818 pci_write_config_byte(pdev, 0x52, reg|0x08);
819 return;
820 }
821
822 BUG();
823}
824
825/**
826 * sis_init_one - Register SiS ATA PCI device with kernel services
827 * @pdev: PCI device to register
828 * @ent: Entry in sis_pci_tbl matching with @pdev
829 *
830 * Called from kernel PCI layer. We probe for combined mode (sigh),
831 * and then hand over control to libata, for it to do the rest.
832 *
833 * LOCKING:
834 * Inherited from PCI layer (may sleep).
835 *
836 * RETURNS:
837 * Zero on success, or -ERRNO value.
838 */
839
840static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
841{
842 static int printed_version;
843 static struct ata_port_info *port_info[2];
844 struct ata_port_info *port;
845 struct pci_dev *host = NULL;
846 struct sis_chipset *chipset = NULL;
847
848 static struct sis_chipset sis_chipsets[] = {
Alan Coxaf323a22006-09-12 17:15:12 +0100849
850 { 0x0968, &sis_info133 },
851 { 0x0966, &sis_info133 },
852 { 0x0965, &sis_info133 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400853 { 0x0745, &sis_info100 },
854 { 0x0735, &sis_info100 },
855 { 0x0733, &sis_info100 },
856 { 0x0635, &sis_info100 },
857 { 0x0633, &sis_info100 },
858
859 { 0x0730, &sis_info100_early }, /* 100 with ATA 66 layout */
860 { 0x0550, &sis_info100_early }, /* 100 with ATA 66 layout */
861
862 { 0x0640, &sis_info66 },
863 { 0x0630, &sis_info66 },
864 { 0x0620, &sis_info66 },
865 { 0x0540, &sis_info66 },
866 { 0x0530, &sis_info66 },
867
868 { 0x5600, &sis_info33 },
869 { 0x5598, &sis_info33 },
870 { 0x5597, &sis_info33 },
871 { 0x5591, &sis_info33 },
872 { 0x5582, &sis_info33 },
873 { 0x5581, &sis_info33 },
874
875 { 0x5596, &sis_info },
876 { 0x5571, &sis_info },
877 { 0x5517, &sis_info },
878 { 0x5511, &sis_info },
879
880 {0}
881 };
882 static struct sis_chipset sis133_early = {
883 0x0, &sis_info133_early
884 };
885 static struct sis_chipset sis133 = {
886 0x0, &sis_info133
887 };
888 static struct sis_chipset sis100_early = {
889 0x0, &sis_info100_early
890 };
891 static struct sis_chipset sis100 = {
892 0x0, &sis_info100
893 };
894
895 if (!printed_version++)
896 dev_printk(KERN_DEBUG, &pdev->dev,
897 "version " DRV_VERSION "\n");
898
899 /* We have to find the bridge first */
900
901 for (chipset = &sis_chipsets[0]; chipset->device; chipset++) {
902 host = pci_get_device(PCI_VENDOR_ID_SI, chipset->device, NULL);
903 if (host != NULL) {
904 if (chipset->device == 0x630) { /* SIS630 */
905 u8 host_rev;
906 pci_read_config_byte(host, PCI_REVISION_ID, &host_rev);
907 if (host_rev >= 0x30) /* 630 ET */
908 chipset = &sis100_early;
909 }
910 break;
911 }
912 }
913
914 /* Look for concealed bridges */
915 if (host == NULL) {
916 /* Second check */
917 u32 idemisc;
918 u16 trueid;
919
920 /* Disable ID masking and register remapping then
921 see what the real ID is */
922
923 pci_read_config_dword(pdev, 0x54, &idemisc);
924 pci_write_config_dword(pdev, 0x54, idemisc & 0x7fffffff);
925 pci_read_config_word(pdev, PCI_DEVICE_ID, &trueid);
926 pci_write_config_dword(pdev, 0x54, idemisc);
927
928 switch(trueid) {
929 case 0x5518: /* SIS 962/963 */
930 chipset = &sis133;
931 if ((idemisc & 0x40000000) == 0) {
932 pci_write_config_dword(pdev, 0x54, idemisc | 0x40000000);
933 printk(KERN_INFO "SIS5513: Switching to 5513 register mapping\n");
934 }
935 break;
936 case 0x0180: /* SIS 965/965L */
937 chipset = &sis133;
938 break;
939 case 0x1180: /* SIS 966/966L */
940 chipset = &sis133;
941 break;
942 }
943 }
944
945 /* Further check */
946 if (chipset == NULL) {
947 struct pci_dev *lpc_bridge;
948 u16 trueid;
949 u8 prefctl;
950 u8 idecfg;
951 u8 sbrev;
952
953 /* Try the second unmasking technique */
954 pci_read_config_byte(pdev, 0x4a, &idecfg);
955 pci_write_config_byte(pdev, 0x4a, idecfg | 0x10);
956 pci_read_config_word(pdev, PCI_DEVICE_ID, &trueid);
957 pci_write_config_byte(pdev, 0x4a, idecfg);
958
959 switch(trueid) {
960 case 0x5517:
961 lpc_bridge = pci_get_slot(pdev->bus, 0x10); /* Bus 0 Dev 2 Fn 0 */
962 if (lpc_bridge == NULL)
963 break;
964 pci_read_config_byte(lpc_bridge, PCI_REVISION_ID, &sbrev);
965 pci_read_config_byte(pdev, 0x49, &prefctl);
966 pci_dev_put(lpc_bridge);
967
968 if (sbrev == 0x10 && (prefctl & 0x80)) {
969 chipset = &sis133_early;
970 break;
971 }
972 chipset = &sis100;
973 break;
974 }
975 }
976 pci_dev_put(host);
977
978 /* No chipset info, no support */
979 if (chipset == NULL)
980 return -ENODEV;
981
982 port = chipset->info;
983 port->private_data = chipset;
984
985 sis_fixup(pdev, chipset);
986
987 port_info[0] = port_info[1] = port;
988 return ata_pci_init_one(pdev, port_info, 2);
989}
990
991static const struct pci_device_id sis_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400992 { PCI_VDEVICE(SI, 0x5513), }, /* SiS 5513 */
993 { PCI_VDEVICE(SI, 0x5518), }, /* SiS 5518 */
994
Jeff Garzik669a5db2006-08-29 18:12:40 -0400995 { }
996};
997
998static struct pci_driver sis_pci_driver = {
999 .name = DRV_NAME,
1000 .id_table = sis_pci_tbl,
1001 .probe = sis_init_one,
1002 .remove = ata_pci_remove_one,
1003};
1004
1005static int __init sis_init(void)
1006{
1007 return pci_register_driver(&sis_pci_driver);
1008}
1009
1010static void __exit sis_exit(void)
1011{
1012 pci_unregister_driver(&sis_pci_driver);
1013}
1014
Jeff Garzik669a5db2006-08-29 18:12:40 -04001015module_init(sis_init);
1016module_exit(sis_exit);
1017
1018MODULE_AUTHOR("Alan Cox");
1019MODULE_DESCRIPTION("SCSI low-level driver for SiS ATA");
1020MODULE_LICENSE("GPL");
1021MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
1022MODULE_VERSION(DRV_VERSION);
1023