Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms of the GNU General Public License as published by the Free |
| 6 | * Software Foundation; either version 2 of the License, or (at your option) |
| 7 | * any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program; if not, write to the Free Software Foundation, Inc., 59 |
| 16 | * Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in the |
| 19 | * file called COPYING. |
| 20 | */ |
| 21 | |
| 22 | /* |
| 23 | * This driver supports an Intel I/OAT DMA engine, which does asynchronous |
| 24 | * copy operations. |
| 25 | */ |
| 26 | |
| 27 | #include <linux/init.h> |
| 28 | #include <linux/module.h> |
| 29 | #include <linux/pci.h> |
| 30 | #include <linux/interrupt.h> |
| 31 | #include <linux/dmaengine.h> |
| 32 | #include <linux/delay.h> |
David S. Miller | 6b00c92 | 2006-05-23 17:37:58 -0700 | [diff] [blame] | 33 | #include <linux/dma-mapping.h> |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 34 | #include "ioatdma.h" |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 35 | #include "ioatdma_registers.h" |
| 36 | #include "ioatdma_hw.h" |
| 37 | |
| 38 | #define to_ioat_chan(chan) container_of(chan, struct ioat_dma_chan, common) |
| 39 | #define to_ioat_device(dev) container_of(dev, struct ioat_device, common) |
| 40 | #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node) |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 41 | #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, async_tx) |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 42 | |
| 43 | /* internal functions */ |
| 44 | static int __devinit ioat_probe(struct pci_dev *pdev, const struct pci_device_id *ent); |
Dan Aloni | 428ed60 | 2007-03-08 09:57:36 -0800 | [diff] [blame] | 45 | static void ioat_shutdown(struct pci_dev *pdev); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 46 | static void __devexit ioat_remove(struct pci_dev *pdev); |
| 47 | |
| 48 | static int enumerate_dma_channels(struct ioat_device *device) |
| 49 | { |
| 50 | u8 xfercap_scale; |
| 51 | u32 xfercap; |
| 52 | int i; |
| 53 | struct ioat_dma_chan *ioat_chan; |
| 54 | |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 55 | device->common.chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET); |
| 56 | xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 57 | xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale)); |
| 58 | |
| 59 | for (i = 0; i < device->common.chancnt; i++) { |
| 60 | ioat_chan = kzalloc(sizeof(*ioat_chan), GFP_KERNEL); |
| 61 | if (!ioat_chan) { |
| 62 | device->common.chancnt = i; |
| 63 | break; |
| 64 | } |
| 65 | |
| 66 | ioat_chan->device = device; |
| 67 | ioat_chan->reg_base = device->reg_base + (0x80 * (i + 1)); |
| 68 | ioat_chan->xfercap = xfercap; |
| 69 | spin_lock_init(&ioat_chan->cleanup_lock); |
| 70 | spin_lock_init(&ioat_chan->desc_lock); |
| 71 | INIT_LIST_HEAD(&ioat_chan->free_desc); |
| 72 | INIT_LIST_HEAD(&ioat_chan->used_desc); |
| 73 | /* This should be made common somewhere in dmaengine.c */ |
| 74 | ioat_chan->common.device = &device->common; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 75 | list_add_tail(&ioat_chan->common.device_node, |
| 76 | &device->common.channels); |
| 77 | } |
| 78 | return device->common.chancnt; |
| 79 | } |
| 80 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 81 | static void |
| 82 | ioat_set_src(dma_addr_t addr, struct dma_async_tx_descriptor *tx, int index) |
| 83 | { |
| 84 | struct ioat_desc_sw *iter, *desc = tx_to_ioat_desc(tx); |
| 85 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan); |
| 86 | |
| 87 | pci_unmap_addr_set(desc, src, addr); |
| 88 | |
| 89 | list_for_each_entry(iter, &desc->async_tx.tx_list, node) { |
| 90 | iter->hw->src_addr = addr; |
| 91 | addr += ioat_chan->xfercap; |
| 92 | } |
| 93 | |
| 94 | } |
| 95 | |
| 96 | static void |
| 97 | ioat_set_dest(dma_addr_t addr, struct dma_async_tx_descriptor *tx, int index) |
| 98 | { |
| 99 | struct ioat_desc_sw *iter, *desc = tx_to_ioat_desc(tx); |
| 100 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan); |
| 101 | |
| 102 | pci_unmap_addr_set(desc, dst, addr); |
| 103 | |
| 104 | list_for_each_entry(iter, &desc->async_tx.tx_list, node) { |
| 105 | iter->hw->dst_addr = addr; |
| 106 | addr += ioat_chan->xfercap; |
| 107 | } |
| 108 | } |
| 109 | |
| 110 | static dma_cookie_t |
| 111 | ioat_tx_submit(struct dma_async_tx_descriptor *tx) |
| 112 | { |
| 113 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan); |
| 114 | struct ioat_desc_sw *desc = tx_to_ioat_desc(tx); |
| 115 | int append = 0; |
| 116 | dma_cookie_t cookie; |
| 117 | struct ioat_desc_sw *group_start; |
| 118 | |
| 119 | group_start = list_entry(desc->async_tx.tx_list.next, |
| 120 | struct ioat_desc_sw, node); |
| 121 | spin_lock_bh(&ioat_chan->desc_lock); |
| 122 | /* cookie incr and addition to used_list must be atomic */ |
| 123 | cookie = ioat_chan->common.cookie; |
| 124 | cookie++; |
| 125 | if (cookie < 0) |
| 126 | cookie = 1; |
| 127 | ioat_chan->common.cookie = desc->async_tx.cookie = cookie; |
| 128 | |
| 129 | /* write address into NextDescriptor field of last desc in chain */ |
| 130 | to_ioat_desc(ioat_chan->used_desc.prev)->hw->next = |
| 131 | group_start->async_tx.phys; |
| 132 | list_splice_init(&desc->async_tx.tx_list, ioat_chan->used_desc.prev); |
| 133 | |
| 134 | ioat_chan->pending += desc->tx_cnt; |
| 135 | if (ioat_chan->pending >= 4) { |
| 136 | append = 1; |
| 137 | ioat_chan->pending = 0; |
| 138 | } |
| 139 | spin_unlock_bh(&ioat_chan->desc_lock); |
| 140 | |
| 141 | if (append) |
| 142 | writeb(IOAT_CHANCMD_APPEND, |
| 143 | ioat_chan->reg_base + IOAT_CHANCMD_OFFSET); |
| 144 | |
| 145 | return cookie; |
| 146 | } |
| 147 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 148 | static struct ioat_desc_sw *ioat_dma_alloc_descriptor( |
| 149 | struct ioat_dma_chan *ioat_chan, |
Al Viro | 47b1653 | 2006-10-10 22:45:47 +0100 | [diff] [blame] | 150 | gfp_t flags) |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 151 | { |
| 152 | struct ioat_dma_descriptor *desc; |
| 153 | struct ioat_desc_sw *desc_sw; |
| 154 | struct ioat_device *ioat_device; |
| 155 | dma_addr_t phys; |
| 156 | |
| 157 | ioat_device = to_ioat_device(ioat_chan->common.device); |
| 158 | desc = pci_pool_alloc(ioat_device->dma_pool, flags, &phys); |
| 159 | if (unlikely(!desc)) |
| 160 | return NULL; |
| 161 | |
| 162 | desc_sw = kzalloc(sizeof(*desc_sw), flags); |
| 163 | if (unlikely(!desc_sw)) { |
| 164 | pci_pool_free(ioat_device->dma_pool, desc, phys); |
| 165 | return NULL; |
| 166 | } |
| 167 | |
| 168 | memset(desc, 0, sizeof(*desc)); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 169 | dma_async_tx_descriptor_init(&desc_sw->async_tx, &ioat_chan->common); |
| 170 | desc_sw->async_tx.tx_set_src = ioat_set_src; |
| 171 | desc_sw->async_tx.tx_set_dest = ioat_set_dest; |
| 172 | desc_sw->async_tx.tx_submit = ioat_tx_submit; |
| 173 | INIT_LIST_HEAD(&desc_sw->async_tx.tx_list); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 174 | desc_sw->hw = desc; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 175 | desc_sw->async_tx.phys = phys; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 176 | |
| 177 | return desc_sw; |
| 178 | } |
| 179 | |
| 180 | #define INITIAL_IOAT_DESC_COUNT 128 |
| 181 | |
| 182 | static void ioat_start_null_desc(struct ioat_dma_chan *ioat_chan); |
| 183 | |
| 184 | /* returns the actual number of allocated descriptors */ |
| 185 | static int ioat_dma_alloc_chan_resources(struct dma_chan *chan) |
| 186 | { |
| 187 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan); |
| 188 | struct ioat_desc_sw *desc = NULL; |
| 189 | u16 chanctrl; |
| 190 | u32 chanerr; |
| 191 | int i; |
| 192 | LIST_HEAD(tmp_list); |
| 193 | |
| 194 | /* |
| 195 | * In-use bit automatically set by reading chanctrl |
| 196 | * If 0, we got it, if 1, someone else did |
| 197 | */ |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 198 | chanctrl = readw(ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 199 | if (chanctrl & IOAT_CHANCTRL_CHANNEL_IN_USE) |
| 200 | return -EBUSY; |
| 201 | |
| 202 | /* Setup register to interrupt and write completion status on error */ |
| 203 | chanctrl = IOAT_CHANCTRL_CHANNEL_IN_USE | |
| 204 | IOAT_CHANCTRL_ERR_INT_EN | |
| 205 | IOAT_CHANCTRL_ANY_ERR_ABORT_EN | |
| 206 | IOAT_CHANCTRL_ERR_COMPLETION_EN; |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 207 | writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 208 | |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 209 | chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 210 | if (chanerr) { |
| 211 | printk("IOAT: CHANERR = %x, clearing\n", chanerr); |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 212 | writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | /* Allocate descriptors */ |
| 216 | for (i = 0; i < INITIAL_IOAT_DESC_COUNT; i++) { |
| 217 | desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL); |
| 218 | if (!desc) { |
| 219 | printk(KERN_ERR "IOAT: Only %d initial descriptors\n", i); |
| 220 | break; |
| 221 | } |
| 222 | list_add_tail(&desc->node, &tmp_list); |
| 223 | } |
| 224 | spin_lock_bh(&ioat_chan->desc_lock); |
| 225 | list_splice(&tmp_list, &ioat_chan->free_desc); |
| 226 | spin_unlock_bh(&ioat_chan->desc_lock); |
| 227 | |
| 228 | /* allocate a completion writeback area */ |
| 229 | /* doing 2 32bit writes to mmio since 1 64b write doesn't work */ |
| 230 | ioat_chan->completion_virt = |
| 231 | pci_pool_alloc(ioat_chan->device->completion_pool, |
| 232 | GFP_KERNEL, |
| 233 | &ioat_chan->completion_addr); |
| 234 | memset(ioat_chan->completion_virt, 0, |
| 235 | sizeof(*ioat_chan->completion_virt)); |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 236 | writel(((u64) ioat_chan->completion_addr) & 0x00000000FFFFFFFF, |
| 237 | ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW); |
| 238 | writel(((u64) ioat_chan->completion_addr) >> 32, |
| 239 | ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 240 | |
| 241 | ioat_start_null_desc(ioat_chan); |
| 242 | return i; |
| 243 | } |
| 244 | |
| 245 | static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan); |
| 246 | |
| 247 | static void ioat_dma_free_chan_resources(struct dma_chan *chan) |
| 248 | { |
| 249 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan); |
| 250 | struct ioat_device *ioat_device = to_ioat_device(chan->device); |
| 251 | struct ioat_desc_sw *desc, *_desc; |
| 252 | u16 chanctrl; |
| 253 | int in_use_descs = 0; |
| 254 | |
| 255 | ioat_dma_memcpy_cleanup(ioat_chan); |
| 256 | |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 257 | writeb(IOAT_CHANCMD_RESET, ioat_chan->reg_base + IOAT_CHANCMD_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 258 | |
| 259 | spin_lock_bh(&ioat_chan->desc_lock); |
| 260 | list_for_each_entry_safe(desc, _desc, &ioat_chan->used_desc, node) { |
| 261 | in_use_descs++; |
| 262 | list_del(&desc->node); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 263 | pci_pool_free(ioat_device->dma_pool, desc->hw, |
| 264 | desc->async_tx.phys); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 265 | kfree(desc); |
| 266 | } |
| 267 | list_for_each_entry_safe(desc, _desc, &ioat_chan->free_desc, node) { |
| 268 | list_del(&desc->node); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 269 | pci_pool_free(ioat_device->dma_pool, desc->hw, |
| 270 | desc->async_tx.phys); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 271 | kfree(desc); |
| 272 | } |
| 273 | spin_unlock_bh(&ioat_chan->desc_lock); |
| 274 | |
| 275 | pci_pool_free(ioat_device->completion_pool, |
| 276 | ioat_chan->completion_virt, |
| 277 | ioat_chan->completion_addr); |
| 278 | |
| 279 | /* one is ok since we left it on there on purpose */ |
| 280 | if (in_use_descs > 1) |
| 281 | printk(KERN_ERR "IOAT: Freeing %d in use descriptors!\n", |
| 282 | in_use_descs - 1); |
| 283 | |
| 284 | ioat_chan->last_completion = ioat_chan->completion_addr = 0; |
| 285 | |
| 286 | /* Tell hw the chan is free */ |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 287 | chanctrl = readw(ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 288 | chanctrl &= ~IOAT_CHANCTRL_CHANNEL_IN_USE; |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 289 | writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 290 | } |
| 291 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 292 | static struct dma_async_tx_descriptor * |
| 293 | ioat_dma_prep_memcpy(struct dma_chan *chan, size_t len, int int_en) |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 294 | { |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 295 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan); |
| 296 | struct ioat_desc_sw *first, *prev, *new; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 297 | LIST_HEAD(new_chain); |
| 298 | u32 copy; |
| 299 | size_t orig_len; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 300 | int desc_count = 0; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 301 | |
| 302 | if (!len) |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 303 | return NULL; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 304 | |
| 305 | orig_len = len; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 306 | |
| 307 | first = NULL; |
| 308 | prev = NULL; |
| 309 | |
| 310 | spin_lock_bh(&ioat_chan->desc_lock); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 311 | while (len) { |
| 312 | if (!list_empty(&ioat_chan->free_desc)) { |
| 313 | new = to_ioat_desc(ioat_chan->free_desc.next); |
| 314 | list_del(&new->node); |
| 315 | } else { |
| 316 | /* try to get another desc */ |
| 317 | new = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC); |
| 318 | /* will this ever happen? */ |
| 319 | /* TODO add upper limit on these */ |
| 320 | BUG_ON(!new); |
| 321 | } |
| 322 | |
| 323 | copy = min((u32) len, ioat_chan->xfercap); |
| 324 | |
| 325 | new->hw->size = copy; |
| 326 | new->hw->ctl = 0; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 327 | new->async_tx.cookie = 0; |
| 328 | new->async_tx.ack = 1; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 329 | |
| 330 | /* chain together the physical address list for the HW */ |
| 331 | if (!first) |
| 332 | first = new; |
| 333 | else |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 334 | prev->hw->next = (u64) new->async_tx.phys; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 335 | |
| 336 | prev = new; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 337 | len -= copy; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 338 | list_add_tail(&new->node, &new_chain); |
| 339 | desc_count++; |
| 340 | } |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 341 | |
| 342 | list_splice(&new_chain, &new->async_tx.tx_list); |
| 343 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 344 | new->hw->ctl = IOAT_DMA_DESCRIPTOR_CTL_CP_STS; |
| 345 | new->hw->next = 0; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 346 | new->tx_cnt = desc_count; |
| 347 | new->async_tx.ack = 0; /* client is in control of this ack */ |
| 348 | new->async_tx.cookie = -EBUSY; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 349 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 350 | pci_unmap_len_set(new, src_len, orig_len); |
| 351 | pci_unmap_len_set(new, dst_len, orig_len); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 352 | spin_unlock_bh(&ioat_chan->desc_lock); |
| 353 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 354 | return new ? &new->async_tx : NULL; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 355 | } |
| 356 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 357 | |
| 358 | /** |
Randy Dunlap | 6508871 | 2006-07-03 19:45:31 -0700 | [diff] [blame] | 359 | * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended descriptors to hw |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 360 | * @chan: DMA channel handle |
| 361 | */ |
| 362 | |
| 363 | static void ioat_dma_memcpy_issue_pending(struct dma_chan *chan) |
| 364 | { |
| 365 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan); |
| 366 | |
| 367 | if (ioat_chan->pending != 0) { |
| 368 | ioat_chan->pending = 0; |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 369 | writeb(IOAT_CHANCMD_APPEND, |
| 370 | ioat_chan->reg_base + IOAT_CHANCMD_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 371 | } |
| 372 | } |
| 373 | |
| 374 | static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *chan) |
| 375 | { |
| 376 | unsigned long phys_complete; |
| 377 | struct ioat_desc_sw *desc, *_desc; |
| 378 | dma_cookie_t cookie = 0; |
| 379 | |
| 380 | prefetch(chan->completion_virt); |
| 381 | |
| 382 | if (!spin_trylock(&chan->cleanup_lock)) |
| 383 | return; |
| 384 | |
| 385 | /* The completion writeback can happen at any time, |
| 386 | so reads by the driver need to be atomic operations |
| 387 | The descriptor physical addresses are limited to 32-bits |
| 388 | when the CPU can only do a 32-bit mov */ |
| 389 | |
| 390 | #if (BITS_PER_LONG == 64) |
| 391 | phys_complete = |
| 392 | chan->completion_virt->full & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR; |
| 393 | #else |
| 394 | phys_complete = chan->completion_virt->low & IOAT_LOW_COMPLETION_MASK; |
| 395 | #endif |
| 396 | |
| 397 | if ((chan->completion_virt->full & IOAT_CHANSTS_DMA_TRANSFER_STATUS) == |
| 398 | IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED) { |
| 399 | printk("IOAT: Channel halted, chanerr = %x\n", |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 400 | readl(chan->reg_base + IOAT_CHANERR_OFFSET)); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 401 | |
| 402 | /* TODO do something to salvage the situation */ |
| 403 | } |
| 404 | |
| 405 | if (phys_complete == chan->last_completion) { |
| 406 | spin_unlock(&chan->cleanup_lock); |
| 407 | return; |
| 408 | } |
| 409 | |
| 410 | spin_lock_bh(&chan->desc_lock); |
| 411 | list_for_each_entry_safe(desc, _desc, &chan->used_desc, node) { |
| 412 | |
| 413 | /* |
| 414 | * Incoming DMA requests may use multiple descriptors, due to |
| 415 | * exceeding xfercap, perhaps. If so, only the last one will |
| 416 | * have a cookie, and require unmapping. |
| 417 | */ |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 418 | if (desc->async_tx.cookie) { |
| 419 | cookie = desc->async_tx.cookie; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 420 | |
| 421 | /* yes we are unmapping both _page and _single alloc'd |
| 422 | regions with unmap_page. Is this *really* that bad? |
| 423 | */ |
| 424 | pci_unmap_page(chan->device->pdev, |
| 425 | pci_unmap_addr(desc, dst), |
| 426 | pci_unmap_len(desc, dst_len), |
| 427 | PCI_DMA_FROMDEVICE); |
| 428 | pci_unmap_page(chan->device->pdev, |
| 429 | pci_unmap_addr(desc, src), |
| 430 | pci_unmap_len(desc, src_len), |
| 431 | PCI_DMA_TODEVICE); |
| 432 | } |
| 433 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 434 | if (desc->async_tx.phys != phys_complete) { |
| 435 | /* a completed entry, but not the last, so cleanup |
| 436 | * if the client is done with the descriptor |
| 437 | */ |
| 438 | if (desc->async_tx.ack) { |
| 439 | list_del(&desc->node); |
| 440 | list_add_tail(&desc->node, &chan->free_desc); |
| 441 | } else |
| 442 | desc->async_tx.cookie = 0; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 443 | } else { |
| 444 | /* last used desc. Do not remove, so we can append from |
| 445 | it, but don't look at it next time, either */ |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 446 | desc->async_tx.cookie = 0; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 447 | |
| 448 | /* TODO check status bits? */ |
| 449 | break; |
| 450 | } |
| 451 | } |
| 452 | |
| 453 | spin_unlock_bh(&chan->desc_lock); |
| 454 | |
| 455 | chan->last_completion = phys_complete; |
| 456 | if (cookie != 0) |
| 457 | chan->completed_cookie = cookie; |
| 458 | |
| 459 | spin_unlock(&chan->cleanup_lock); |
| 460 | } |
| 461 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 462 | static void ioat_dma_dependency_added(struct dma_chan *chan) |
| 463 | { |
| 464 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan); |
| 465 | spin_lock_bh(&ioat_chan->desc_lock); |
| 466 | if (ioat_chan->pending == 0) { |
| 467 | spin_unlock_bh(&ioat_chan->desc_lock); |
| 468 | ioat_dma_memcpy_cleanup(ioat_chan); |
| 469 | } else |
| 470 | spin_unlock_bh(&ioat_chan->desc_lock); |
| 471 | } |
| 472 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 473 | /** |
| 474 | * ioat_dma_is_complete - poll the status of a IOAT DMA transaction |
| 475 | * @chan: IOAT DMA channel handle |
| 476 | * @cookie: DMA transaction identifier |
Randy Dunlap | 6508871 | 2006-07-03 19:45:31 -0700 | [diff] [blame] | 477 | * @done: if not %NULL, updated with last completed transaction |
| 478 | * @used: if not %NULL, updated with last used transaction |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 479 | */ |
| 480 | |
| 481 | static enum dma_status ioat_dma_is_complete(struct dma_chan *chan, |
| 482 | dma_cookie_t cookie, |
| 483 | dma_cookie_t *done, |
| 484 | dma_cookie_t *used) |
| 485 | { |
| 486 | struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan); |
| 487 | dma_cookie_t last_used; |
| 488 | dma_cookie_t last_complete; |
| 489 | enum dma_status ret; |
| 490 | |
| 491 | last_used = chan->cookie; |
| 492 | last_complete = ioat_chan->completed_cookie; |
| 493 | |
| 494 | if (done) |
| 495 | *done= last_complete; |
| 496 | if (used) |
| 497 | *used = last_used; |
| 498 | |
| 499 | ret = dma_async_is_complete(cookie, last_complete, last_used); |
| 500 | if (ret == DMA_SUCCESS) |
| 501 | return ret; |
| 502 | |
| 503 | ioat_dma_memcpy_cleanup(ioat_chan); |
| 504 | |
| 505 | last_used = chan->cookie; |
| 506 | last_complete = ioat_chan->completed_cookie; |
| 507 | |
| 508 | if (done) |
| 509 | *done= last_complete; |
| 510 | if (used) |
| 511 | *used = last_used; |
| 512 | |
| 513 | return dma_async_is_complete(cookie, last_complete, last_used); |
| 514 | } |
| 515 | |
| 516 | /* PCI API */ |
| 517 | |
| 518 | static struct pci_device_id ioat_pci_tbl[] = { |
| 519 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT) }, |
Dan Williams | 3039f07 | 2007-07-13 08:06:19 -0700 | [diff] [blame] | 520 | { PCI_DEVICE(PCI_VENDOR_ID_UNISYS, |
| 521 | PCI_DEVICE_ID_UNISYS_DMA_DIRECTOR) }, |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 522 | { 0, } |
| 523 | }; |
| 524 | |
Randy Dunlap | 92504f7 | 2007-06-27 14:09:56 -0700 | [diff] [blame] | 525 | static struct pci_driver ioat_pci_driver = { |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 526 | .name = "ioatdma", |
| 527 | .id_table = ioat_pci_tbl, |
| 528 | .probe = ioat_probe, |
Dan Aloni | 428ed60 | 2007-03-08 09:57:36 -0800 | [diff] [blame] | 529 | .shutdown = ioat_shutdown, |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 530 | .remove = __devexit_p(ioat_remove), |
| 531 | }; |
| 532 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 533 | static irqreturn_t ioat_do_interrupt(int irq, void *data) |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 534 | { |
| 535 | struct ioat_device *instance = data; |
| 536 | unsigned long attnstatus; |
| 537 | u8 intrctrl; |
| 538 | |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 539 | intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 540 | |
| 541 | if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN)) |
| 542 | return IRQ_NONE; |
| 543 | |
| 544 | if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) { |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 545 | writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 546 | return IRQ_NONE; |
| 547 | } |
| 548 | |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 549 | attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 550 | |
| 551 | printk(KERN_ERR "ioatdma error: interrupt! status %lx\n", attnstatus); |
| 552 | |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 553 | writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 554 | return IRQ_HANDLED; |
| 555 | } |
| 556 | |
| 557 | static void ioat_start_null_desc(struct ioat_dma_chan *ioat_chan) |
| 558 | { |
| 559 | struct ioat_desc_sw *desc; |
| 560 | |
| 561 | spin_lock_bh(&ioat_chan->desc_lock); |
| 562 | |
| 563 | if (!list_empty(&ioat_chan->free_desc)) { |
| 564 | desc = to_ioat_desc(ioat_chan->free_desc.next); |
| 565 | list_del(&desc->node); |
| 566 | } else { |
| 567 | /* try to get another desc */ |
| 568 | spin_unlock_bh(&ioat_chan->desc_lock); |
| 569 | desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL); |
| 570 | spin_lock_bh(&ioat_chan->desc_lock); |
| 571 | /* will this ever happen? */ |
| 572 | BUG_ON(!desc); |
| 573 | } |
| 574 | |
| 575 | desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL; |
| 576 | desc->hw->next = 0; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 577 | desc->async_tx.ack = 1; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 578 | |
| 579 | list_add_tail(&desc->node, &ioat_chan->used_desc); |
| 580 | spin_unlock_bh(&ioat_chan->desc_lock); |
| 581 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 582 | writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF, |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 583 | ioat_chan->reg_base + IOAT_CHAINADDR_OFFSET_LOW); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 584 | writel(((u64) desc->async_tx.phys) >> 32, |
Chris Leech | 70774b4 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 585 | ioat_chan->reg_base + IOAT_CHAINADDR_OFFSET_HIGH); |
| 586 | |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 587 | writeb(IOAT_CHANCMD_START, ioat_chan->reg_base + IOAT_CHANCMD_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 588 | } |
| 589 | |
| 590 | /* |
| 591 | * Perform a IOAT transaction to verify the HW works. |
| 592 | */ |
| 593 | #define IOAT_TEST_SIZE 2000 |
| 594 | |
| 595 | static int ioat_self_test(struct ioat_device *device) |
| 596 | { |
| 597 | int i; |
| 598 | u8 *src; |
| 599 | u8 *dest; |
| 600 | struct dma_chan *dma_chan; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 601 | struct dma_async_tx_descriptor *tx; |
| 602 | dma_addr_t addr; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 603 | dma_cookie_t cookie; |
| 604 | int err = 0; |
| 605 | |
Christoph Lameter | e94b176 | 2006-12-06 20:33:17 -0800 | [diff] [blame] | 606 | src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 607 | if (!src) |
| 608 | return -ENOMEM; |
Christoph Lameter | e94b176 | 2006-12-06 20:33:17 -0800 | [diff] [blame] | 609 | dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 610 | if (!dest) { |
| 611 | kfree(src); |
| 612 | return -ENOMEM; |
| 613 | } |
| 614 | |
| 615 | /* Fill in src buffer */ |
| 616 | for (i = 0; i < IOAT_TEST_SIZE; i++) |
| 617 | src[i] = (u8)i; |
| 618 | |
| 619 | /* Start copy, using first DMA channel */ |
| 620 | dma_chan = container_of(device->common.channels.next, |
| 621 | struct dma_chan, |
| 622 | device_node); |
| 623 | if (ioat_dma_alloc_chan_resources(dma_chan) < 1) { |
| 624 | err = -ENODEV; |
| 625 | goto out; |
| 626 | } |
| 627 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 628 | tx = ioat_dma_prep_memcpy(dma_chan, IOAT_TEST_SIZE, 0); |
| 629 | async_tx_ack(tx); |
| 630 | addr = dma_map_single(dma_chan->device->dev, src, IOAT_TEST_SIZE, |
| 631 | DMA_TO_DEVICE); |
| 632 | ioat_set_src(addr, tx, 0); |
| 633 | addr = dma_map_single(dma_chan->device->dev, dest, IOAT_TEST_SIZE, |
| 634 | DMA_FROM_DEVICE); |
| 635 | ioat_set_dest(addr, tx, 0); |
| 636 | cookie = ioat_tx_submit(tx); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 637 | ioat_dma_memcpy_issue_pending(dma_chan); |
| 638 | msleep(1); |
| 639 | |
| 640 | if (ioat_dma_is_complete(dma_chan, cookie, NULL, NULL) != DMA_SUCCESS) { |
| 641 | printk(KERN_ERR "ioatdma: Self-test copy timed out, disabling\n"); |
| 642 | err = -ENODEV; |
| 643 | goto free_resources; |
| 644 | } |
| 645 | if (memcmp(src, dest, IOAT_TEST_SIZE)) { |
| 646 | printk(KERN_ERR "ioatdma: Self-test copy failed compare, disabling\n"); |
| 647 | err = -ENODEV; |
| 648 | goto free_resources; |
| 649 | } |
| 650 | |
| 651 | free_resources: |
| 652 | ioat_dma_free_chan_resources(dma_chan); |
| 653 | out: |
| 654 | kfree(src); |
| 655 | kfree(dest); |
| 656 | return err; |
| 657 | } |
| 658 | |
| 659 | static int __devinit ioat_probe(struct pci_dev *pdev, |
| 660 | const struct pci_device_id *ent) |
| 661 | { |
| 662 | int err; |
| 663 | unsigned long mmio_start, mmio_len; |
Al Viro | 47b1653 | 2006-10-10 22:45:47 +0100 | [diff] [blame] | 664 | void __iomem *reg_base; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 665 | struct ioat_device *device; |
| 666 | |
| 667 | err = pci_enable_device(pdev); |
| 668 | if (err) |
| 669 | goto err_enable_device; |
| 670 | |
| 671 | err = pci_set_dma_mask(pdev, DMA_64BIT_MASK); |
| 672 | if (err) |
| 673 | err = pci_set_dma_mask(pdev, DMA_32BIT_MASK); |
| 674 | if (err) |
| 675 | goto err_set_dma_mask; |
| 676 | |
Randy Dunlap | 92504f7 | 2007-06-27 14:09:56 -0700 | [diff] [blame] | 677 | err = pci_request_regions(pdev, ioat_pci_driver.name); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 678 | if (err) |
| 679 | goto err_request_regions; |
| 680 | |
| 681 | mmio_start = pci_resource_start(pdev, 0); |
| 682 | mmio_len = pci_resource_len(pdev, 0); |
| 683 | |
| 684 | reg_base = ioremap(mmio_start, mmio_len); |
| 685 | if (!reg_base) { |
| 686 | err = -ENOMEM; |
| 687 | goto err_ioremap; |
| 688 | } |
| 689 | |
| 690 | device = kzalloc(sizeof(*device), GFP_KERNEL); |
| 691 | if (!device) { |
| 692 | err = -ENOMEM; |
| 693 | goto err_kzalloc; |
| 694 | } |
| 695 | |
| 696 | /* DMA coherent memory pool for DMA descriptor allocations */ |
| 697 | device->dma_pool = pci_pool_create("dma_desc_pool", pdev, |
| 698 | sizeof(struct ioat_dma_descriptor), 64, 0); |
| 699 | if (!device->dma_pool) { |
| 700 | err = -ENOMEM; |
| 701 | goto err_dma_pool; |
| 702 | } |
| 703 | |
| 704 | device->completion_pool = pci_pool_create("completion_pool", pdev, sizeof(u64), SMP_CACHE_BYTES, SMP_CACHE_BYTES); |
| 705 | if (!device->completion_pool) { |
| 706 | err = -ENOMEM; |
| 707 | goto err_completion_pool; |
| 708 | } |
| 709 | |
| 710 | device->pdev = pdev; |
| 711 | pci_set_drvdata(pdev, device); |
| 712 | #ifdef CONFIG_PCI_MSI |
| 713 | if (pci_enable_msi(pdev) == 0) { |
| 714 | device->msi = 1; |
| 715 | } else { |
| 716 | device->msi = 0; |
| 717 | } |
| 718 | #endif |
Thomas Gleixner | dace145 | 2006-07-01 19:29:38 -0700 | [diff] [blame] | 719 | err = request_irq(pdev->irq, &ioat_do_interrupt, IRQF_SHARED, "ioat", |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 720 | device); |
| 721 | if (err) |
| 722 | goto err_irq; |
| 723 | |
| 724 | device->reg_base = reg_base; |
| 725 | |
Chris Leech | e382881 | 2007-03-08 09:57:35 -0800 | [diff] [blame] | 726 | writeb(IOAT_INTRCTRL_MASTER_INT_EN, device->reg_base + IOAT_INTRCTRL_OFFSET); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 727 | pci_set_master(pdev); |
| 728 | |
| 729 | INIT_LIST_HEAD(&device->common.channels); |
| 730 | enumerate_dma_channels(device); |
| 731 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 732 | dma_cap_set(DMA_MEMCPY, device->common.cap_mask); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 733 | device->common.device_alloc_chan_resources = ioat_dma_alloc_chan_resources; |
| 734 | device->common.device_free_chan_resources = ioat_dma_free_chan_resources; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 735 | device->common.device_prep_dma_memcpy = ioat_dma_prep_memcpy; |
| 736 | device->common.device_is_tx_complete = ioat_dma_is_complete; |
| 737 | device->common.device_issue_pending = ioat_dma_memcpy_issue_pending; |
| 738 | device->common.device_dependency_added = ioat_dma_dependency_added; |
| 739 | device->common.dev = &pdev->dev; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 740 | printk(KERN_INFO "Intel(R) I/OAT DMA Engine found, %d channels\n", |
| 741 | device->common.chancnt); |
| 742 | |
| 743 | err = ioat_self_test(device); |
| 744 | if (err) |
| 745 | goto err_self_test; |
| 746 | |
| 747 | dma_async_device_register(&device->common); |
| 748 | |
| 749 | return 0; |
| 750 | |
| 751 | err_self_test: |
| 752 | err_irq: |
| 753 | pci_pool_destroy(device->completion_pool); |
| 754 | err_completion_pool: |
| 755 | pci_pool_destroy(device->dma_pool); |
| 756 | err_dma_pool: |
| 757 | kfree(device); |
| 758 | err_kzalloc: |
| 759 | iounmap(reg_base); |
| 760 | err_ioremap: |
| 761 | pci_release_regions(pdev); |
| 762 | err_request_regions: |
| 763 | err_set_dma_mask: |
| 764 | pci_disable_device(pdev); |
| 765 | err_enable_device: |
Dan Aloni | 428ed60 | 2007-03-08 09:57:36 -0800 | [diff] [blame] | 766 | |
| 767 | printk(KERN_ERR "Intel(R) I/OAT DMA Engine initialization failed\n"); |
| 768 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 769 | return err; |
| 770 | } |
| 771 | |
Dan Aloni | 428ed60 | 2007-03-08 09:57:36 -0800 | [diff] [blame] | 772 | static void ioat_shutdown(struct pci_dev *pdev) |
| 773 | { |
| 774 | struct ioat_device *device; |
| 775 | device = pci_get_drvdata(pdev); |
| 776 | |
| 777 | dma_async_device_unregister(&device->common); |
| 778 | } |
| 779 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 780 | static void __devexit ioat_remove(struct pci_dev *pdev) |
| 781 | { |
| 782 | struct ioat_device *device; |
| 783 | struct dma_chan *chan, *_chan; |
| 784 | struct ioat_dma_chan *ioat_chan; |
| 785 | |
| 786 | device = pci_get_drvdata(pdev); |
| 787 | dma_async_device_unregister(&device->common); |
| 788 | |
| 789 | free_irq(device->pdev->irq, device); |
| 790 | #ifdef CONFIG_PCI_MSI |
| 791 | if (device->msi) |
| 792 | pci_disable_msi(device->pdev); |
| 793 | #endif |
| 794 | pci_pool_destroy(device->dma_pool); |
| 795 | pci_pool_destroy(device->completion_pool); |
| 796 | iounmap(device->reg_base); |
| 797 | pci_release_regions(pdev); |
| 798 | pci_disable_device(pdev); |
| 799 | list_for_each_entry_safe(chan, _chan, &device->common.channels, device_node) { |
| 800 | ioat_chan = to_ioat_chan(chan); |
| 801 | list_del(&chan->device_node); |
| 802 | kfree(ioat_chan); |
| 803 | } |
| 804 | kfree(device); |
| 805 | } |
| 806 | |
| 807 | /* MODULE API */ |
Chris Leech | 000725d | 2007-03-08 09:57:33 -0800 | [diff] [blame] | 808 | MODULE_VERSION("1.9"); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 809 | MODULE_LICENSE("GPL"); |
| 810 | MODULE_AUTHOR("Intel Corporation"); |
| 811 | |
| 812 | static int __init ioat_init_module(void) |
| 813 | { |
| 814 | /* it's currently unsafe to unload this module */ |
| 815 | /* if forced, worst case is that rmmod hangs */ |
David S. Miller | 8070b2b | 2006-06-26 00:10:46 -0700 | [diff] [blame] | 816 | __unsafe(THIS_MODULE); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 817 | |
Randy Dunlap | 92504f7 | 2007-06-27 14:09:56 -0700 | [diff] [blame] | 818 | return pci_register_driver(&ioat_pci_driver); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 819 | } |
| 820 | |
| 821 | module_init(ioat_init_module); |
| 822 | |
| 823 | static void __exit ioat_exit_module(void) |
| 824 | { |
Randy Dunlap | 92504f7 | 2007-06-27 14:09:56 -0700 | [diff] [blame] | 825 | pci_unregister_driver(&ioat_pci_driver); |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 826 | } |
| 827 | |
| 828 | module_exit(ioat_exit_module); |