blob: ec4ab895f03d1022b3794f26a8cc5f9676a9826e [file] [log] [blame]
Oren Weil3ce72722011-05-15 13:43:43 +03001/*
2 *
3 * Intel Management Engine Interface (Intel MEI) Linux driver
Tomas Winkler733ba912012-02-09 19:25:53 +02004 * Copyright (c) 2003-2012, Intel Corporation.
Oren Weil3ce72722011-05-15 13:43:43 +03005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 */
16
17#include <linux/pci.h>
Tomas Winkler4f3afe12012-05-09 16:38:59 +030018#include <linux/mei.h>
Tomas Winkler47a73802012-12-25 19:06:03 +020019
20#include "mei_dev.h"
Tomas Winkler9dc64d62013-01-08 23:07:17 +020021#include "hw-me.h"
Oren Weil3ce72722011-05-15 13:43:43 +030022
Tomas Winkler3a65dd42012-12-25 19:06:06 +020023/**
24 * mei_reg_read - Reads 32bit data from the mei device
25 *
26 * @dev: the device structure
27 * @offset: offset from which to read the data
28 *
29 * returns register value (u32)
30 */
31static inline u32 mei_reg_read(const struct mei_device *dev,
32 unsigned long offset)
33{
34 return ioread32(dev->mem_addr + offset);
35}
Oren Weil3ce72722011-05-15 13:43:43 +030036
37
38/**
Tomas Winkler3a65dd42012-12-25 19:06:06 +020039 * mei_reg_write - Writes 32bit data to the mei device
40 *
41 * @dev: the device structure
42 * @offset: offset from which to write the data
43 * @value: register value to write (u32)
44 */
45static inline void mei_reg_write(const struct mei_device *dev,
46 unsigned long offset, u32 value)
47{
48 iowrite32(value, dev->mem_addr + offset);
49}
50
51/**
Tomas Winklerd0252842013-01-08 23:07:24 +020052 * mei_mecbrw_read - Reads 32bit data from ME circular buffer
53 * read window register
Tomas Winkler3a65dd42012-12-25 19:06:06 +020054 *
55 * @dev: the device structure
56 *
Tomas Winklerd0252842013-01-08 23:07:24 +020057 * returns ME_CB_RW register value (u32)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020058 */
Tomas Winkler3a65dd42012-12-25 19:06:06 +020059u32 mei_mecbrw_read(const struct mei_device *dev)
60{
61 return mei_reg_read(dev, ME_CB_RW);
62}
63/**
64 * mei_mecsr_read - Reads 32bit data from the ME CSR
65 *
66 * @dev: the device structure
67 *
68 * returns ME_CSR_HA register value (u32)
69 */
70u32 mei_mecsr_read(const struct mei_device *dev)
71{
72 return mei_reg_read(dev, ME_CSR_HA);
73}
74
75/**
Tomas Winklerd0252842013-01-08 23:07:24 +020076 * mei_hcsr_read - Reads 32bit data from the host CSR
77 *
78 * @dev: the device structure
79 *
80 * returns H_CSR register value (u32)
81 */
82u32 mei_hcsr_read(const struct mei_device *dev)
83{
84 return mei_reg_read(dev, H_CSR);
85}
86
87/**
88 * mei_hcsr_set - writes H_CSR register to the mei device,
Oren Weil3ce72722011-05-15 13:43:43 +030089 * and ignores the H_IS bit for it is write-one-to-zero.
90 *
91 * @dev: the device structure
92 */
93void mei_hcsr_set(struct mei_device *dev)
94{
Tomas Winklerd0252842013-01-08 23:07:24 +020095
Oren Weil3ce72722011-05-15 13:43:43 +030096 if ((dev->host_hw_state & H_IS) == H_IS)
97 dev->host_hw_state &= ~H_IS;
98 mei_reg_write(dev, H_CSR, dev->host_hw_state);
99 dev->host_hw_state = mei_hcsr_read(dev);
100}
101
102/**
Tomas Winklerd0252842013-01-08 23:07:24 +0200103 * mei_clear_interrupts - clear and stop interrupts
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200104 *
105 * @dev: the device structure
106 */
107void mei_clear_interrupts(struct mei_device *dev)
108{
109 if ((dev->host_hw_state & H_IS) == H_IS)
110 mei_reg_write(dev, H_CSR, dev->host_hw_state);
111}
112
113/**
114 * mei_enable_interrupts - enables mei device interrupts
Oren Weil3ce72722011-05-15 13:43:43 +0300115 *
116 * @dev: the device structure
117 */
118void mei_enable_interrupts(struct mei_device *dev)
119{
120 dev->host_hw_state |= H_IE;
121 mei_hcsr_set(dev);
122}
123
124/**
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200125 * mei_disable_interrupts - disables mei device interrupts
Oren Weil3ce72722011-05-15 13:43:43 +0300126 *
127 * @dev: the device structure
128 */
129void mei_disable_interrupts(struct mei_device *dev)
130{
131 dev->host_hw_state &= ~H_IE;
132 mei_hcsr_set(dev);
133}
134
Tomas Winkleradfba322013-01-08 23:07:27 +0200135/**
136 * mei_hw_reset - resets fw via mei csr register.
137 *
138 * @dev: the device structure
139 * @interrupts_enabled: if interrupt should be enabled after reset.
140 */
141void mei_hw_reset(struct mei_device *dev, bool intr_enable)
142{
143 u32 hcsr = mei_hcsr_read(dev);
144
145 dev_dbg(&dev->pdev->dev, "before reset HCSR = 0x%08x.\n", hcsr);
146
147 hcsr |= (H_RST | H_IG);
148
149 if (intr_enable)
150 hcsr |= H_IE;
151 else
152 hcsr &= ~H_IE;
153
154 hcsr &= ~H_IS;
155
156 mei_reg_write(dev, H_CSR, hcsr);
157 hcsr = mei_hcsr_read(dev);
158
159 hcsr &= ~H_RST;
160 hcsr |= H_IG;
161 hcsr &= ~H_IS;
162
163 mei_reg_write(dev, H_CSR, hcsr);
164
165 hcsr = mei_hcsr_read(dev);
166
167 dev_dbg(&dev->pdev->dev, "current HCSR = 0x%08x.\n", hcsr);
168}
169
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200170
171/**
172 * mei_interrupt_quick_handler - The ISR of the MEI device
173 *
174 * @irq: The irq number
175 * @dev_id: pointer to the device structure
176 *
177 * returns irqreturn_t
178 */
179irqreturn_t mei_interrupt_quick_handler(int irq, void *dev_id)
180{
181 struct mei_device *dev = (struct mei_device *) dev_id;
182 u32 csr_reg = mei_hcsr_read(dev);
183
184 if ((csr_reg & H_IS) != H_IS)
185 return IRQ_NONE;
186
187 /* clear H_IS bit in H_CSR */
188 mei_reg_write(dev, H_CSR, csr_reg);
189
190 return IRQ_WAKE_THREAD;
191}
192
Oren Weil3ce72722011-05-15 13:43:43 +0300193/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300194 * mei_hbuf_filled_slots - gets number of device filled buffer slots
Oren Weil3ce72722011-05-15 13:43:43 +0300195 *
196 * @device: the device structure
197 *
198 * returns number of filled slots
199 */
Tomas Winkler726917f2012-06-25 23:46:28 +0300200static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300201{
202 char read_ptr, write_ptr;
203
Tomas Winkler726917f2012-06-25 23:46:28 +0300204 dev->host_hw_state = mei_hcsr_read(dev);
205
Oren Weil3ce72722011-05-15 13:43:43 +0300206 read_ptr = (char) ((dev->host_hw_state & H_CBRP) >> 8);
207 write_ptr = (char) ((dev->host_hw_state & H_CBWP) >> 16);
208
209 return (unsigned char) (write_ptr - read_ptr);
210}
211
212/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300213 * mei_hbuf_is_empty - checks if host buffer is empty.
Oren Weil3ce72722011-05-15 13:43:43 +0300214 *
215 * @dev: the device structure
216 *
Tomas Winkler726917f2012-06-25 23:46:28 +0300217 * returns true if empty, false - otherwise.
Oren Weil3ce72722011-05-15 13:43:43 +0300218 */
Tomas Winkler726917f2012-06-25 23:46:28 +0300219bool mei_hbuf_is_empty(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300220{
Tomas Winkler726917f2012-06-25 23:46:28 +0300221 return mei_hbuf_filled_slots(dev) == 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300222}
223
224/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300225 * mei_hbuf_empty_slots - counts write empty slots.
Oren Weil3ce72722011-05-15 13:43:43 +0300226 *
227 * @dev: the device structure
228 *
229 * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise empty slots count
230 */
Tomas Winkler726917f2012-06-25 23:46:28 +0300231int mei_hbuf_empty_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300232{
Tomas Winkler24aadc82012-06-25 23:46:27 +0300233 unsigned char filled_slots, empty_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300234
Tomas Winkler726917f2012-06-25 23:46:28 +0300235 filled_slots = mei_hbuf_filled_slots(dev);
Tomas Winkler24aadc82012-06-25 23:46:27 +0300236 empty_slots = dev->hbuf_depth - filled_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300237
238 /* check for overflow */
Tomas Winkler24aadc82012-06-25 23:46:27 +0300239 if (filled_slots > dev->hbuf_depth)
Oren Weil3ce72722011-05-15 13:43:43 +0300240 return -EOVERFLOW;
241
242 return empty_slots;
243}
244
245/**
246 * mei_write_message - writes a message to mei device.
247 *
248 * @dev: the device structure
Tomas Winkler438763f2012-12-25 19:05:59 +0200249 * @hader: mei HECI header of message
250 * @buf: message payload will be written
Oren Weil3ce72722011-05-15 13:43:43 +0300251 *
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200252 * This function returns -EIO if write has failed
Oren Weil3ce72722011-05-15 13:43:43 +0300253 */
Tomas Winkler169d1332012-06-19 09:13:35 +0300254int mei_write_message(struct mei_device *dev, struct mei_msg_hdr *header,
Tomas Winkler438763f2012-12-25 19:05:59 +0200255 unsigned char *buf)
Oren Weil3ce72722011-05-15 13:43:43 +0300256{
Tomas Winkler169d1332012-06-19 09:13:35 +0300257 unsigned long rem, dw_cnt;
Tomas Winkler438763f2012-12-25 19:05:59 +0200258 unsigned long length = header->length;
Tomas Winkler169d1332012-06-19 09:13:35 +0300259 u32 *reg_buf = (u32 *)buf;
260 int i;
261 int empty_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300262
Tomas Winkler15d4acc2012-12-25 19:06:00 +0200263 dev_dbg(&dev->pdev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header));
Oren Weil3ce72722011-05-15 13:43:43 +0300264
Tomas Winkler726917f2012-06-25 23:46:28 +0300265 empty_slots = mei_hbuf_empty_slots(dev);
Tomas Winkler169d1332012-06-19 09:13:35 +0300266 dev_dbg(&dev->pdev->dev, "empty slots = %hu.\n", empty_slots);
Oren Weil3ce72722011-05-15 13:43:43 +0300267
Tomas Winkler7bdf72d2012-07-04 19:24:52 +0300268 dw_cnt = mei_data2slots(length);
Tomas Winkler169d1332012-06-19 09:13:35 +0300269 if (empty_slots < 0 || dw_cnt > empty_slots)
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200270 return -EIO;
Oren Weil3ce72722011-05-15 13:43:43 +0300271
272 mei_reg_write(dev, H_CB_WW, *((u32 *) header));
273
Tomas Winkler169d1332012-06-19 09:13:35 +0300274 for (i = 0; i < length / 4; i++)
275 mei_reg_write(dev, H_CB_WW, reg_buf[i]);
276
277 rem = length & 0x3;
278 if (rem > 0) {
279 u32 reg = 0;
280 memcpy(&reg, &buf[length - rem], rem);
281 mei_reg_write(dev, H_CB_WW, reg);
Oren Weil3ce72722011-05-15 13:43:43 +0300282 }
283
Tomas Winkler169d1332012-06-19 09:13:35 +0300284 dev->host_hw_state = mei_hcsr_read(dev);
Oren Weil3ce72722011-05-15 13:43:43 +0300285 dev->host_hw_state |= H_IG;
286 mei_hcsr_set(dev);
287 dev->me_hw_state = mei_mecsr_read(dev);
288 if ((dev->me_hw_state & ME_RDY_HRA) != ME_RDY_HRA)
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200289 return -EIO;
Oren Weil3ce72722011-05-15 13:43:43 +0300290
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200291 return 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300292}
293
294/**
295 * mei_count_full_read_slots - counts read full slots.
296 *
297 * @dev: the device structure
298 *
299 * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise filled slots count
300 */
301int mei_count_full_read_slots(struct mei_device *dev)
302{
303 char read_ptr, write_ptr;
304 unsigned char buffer_depth, filled_slots;
305
306 dev->me_hw_state = mei_mecsr_read(dev);
307 buffer_depth = (unsigned char)((dev->me_hw_state & ME_CBD_HRA) >> 24);
308 read_ptr = (char) ((dev->me_hw_state & ME_CBRP_HRA) >> 8);
309 write_ptr = (char) ((dev->me_hw_state & ME_CBWP_HRA) >> 16);
310 filled_slots = (unsigned char) (write_ptr - read_ptr);
311
312 /* check for overflow */
313 if (filled_slots > buffer_depth)
314 return -EOVERFLOW;
315
316 dev_dbg(&dev->pdev->dev, "filled_slots =%08x\n", filled_slots);
317 return (int)filled_slots;
318}
319
320/**
321 * mei_read_slots - reads a message from mei device.
322 *
323 * @dev: the device structure
324 * @buffer: message buffer will be written
325 * @buffer_length: message size will be read
326 */
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200327void mei_read_slots(struct mei_device *dev, unsigned char *buffer,
328 unsigned long buffer_length)
Oren Weil3ce72722011-05-15 13:43:43 +0300329{
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200330 u32 *reg_buf = (u32 *)buffer;
Oren Weil3ce72722011-05-15 13:43:43 +0300331
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200332 for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32))
333 *reg_buf++ = mei_mecbrw_read(dev);
Oren Weil3ce72722011-05-15 13:43:43 +0300334
335 if (buffer_length > 0) {
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200336 u32 reg = mei_mecbrw_read(dev);
337 memcpy(reg_buf, &reg, buffer_length);
Oren Weil3ce72722011-05-15 13:43:43 +0300338 }
339
340 dev->host_hw_state |= H_IG;
341 mei_hcsr_set(dev);
342}
343