blob: 488dbd9b51ae1e76aae82f59bd8ca59a81f6b7eb [file] [log] [blame]
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +10001/*
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +10002 * Copyright (C) 1995 Linus Torvalds
3 * Adapted from 'alpha' version by Gary Thomas
4 * Modified by Cort Dougan (cort@cs.nmt.edu)
5 */
6
7/*
8 * bootup setup stuff..
9 */
10
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100011#include <linux/errno.h>
12#include <linux/sched.h>
13#include <linux/kernel.h>
14#include <linux/mm.h>
15#include <linux/stddef.h>
16#include <linux/unistd.h>
17#include <linux/ptrace.h>
18#include <linux/slab.h>
19#include <linux/user.h>
20#include <linux/a.out.h>
21#include <linux/tty.h>
22#include <linux/major.h>
23#include <linux/interrupt.h>
24#include <linux/reboot.h>
25#include <linux/init.h>
26#include <linux/pci.h>
Sam Ravnborg63104ee2006-07-03 23:30:54 +020027#include <linux/utsrelease.h>
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100028#include <linux/adb.h>
29#include <linux/module.h>
30#include <linux/delay.h>
31#include <linux/ide.h>
32#include <linux/console.h>
33#include <linux/seq_file.h>
34#include <linux/root_dev.h>
35#include <linux/initrd.h>
36#include <linux/module.h>
Paul Mackerras9618eda2006-03-27 21:48:57 +110037#include <linux/timer.h>
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100038
39#include <asm/io.h>
40#include <asm/pgtable.h>
41#include <asm/prom.h>
42#include <asm/gg2.h>
43#include <asm/pci-bridge.h>
44#include <asm/dma.h>
45#include <asm/machdep.h>
46#include <asm/irq.h>
47#include <asm/hydra.h>
48#include <asm/sections.h>
49#include <asm/time.h>
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100050#include <asm/i8259.h>
51#include <asm/mpic.h>
52#include <asm/rtas.h>
53#include <asm/xmon.h>
54
Olaf Hering35e95e62005-10-28 17:46:19 -070055#include "chrp.h"
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100056
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100057void rtas_indicator_progress(char *, unsigned short);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100058
59int _chrp_type;
60EXPORT_SYMBOL(_chrp_type);
61
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +100062static struct mpic *chrp_mpic;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100063
Paul Mackerras9618eda2006-03-27 21:48:57 +110064/* Used for doing CHRP event-scans */
65DEFINE_PER_CPU(struct timer_list, heartbeat_timer);
66unsigned long event_scan_interval;
67
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100068/*
69 * XXX this should be in xmon.h, but putting it there means xmon.h
70 * has to include <linux/interrupt.h> (to get irqreturn_t), which
71 * causes all sorts of problems. -- paulus
72 */
73extern irqreturn_t xmon_irq(int, void *, struct pt_regs *);
74
75extern unsigned long loops_per_jiffy;
76
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +100077/* To be replaced by RTAS when available */
78static unsigned int *briq_SPOR;
79
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +100080#ifdef CONFIG_SMP
81extern struct smp_ops_t chrp_smp_ops;
82#endif
83
84static const char *gg2_memtypes[4] = {
85 "FPM", "SDRAM", "EDO", "BEDO"
86};
87static const char *gg2_cachesizes[4] = {
88 "256 KB", "512 KB", "1 MB", "Reserved"
89};
90static const char *gg2_cachetypes[4] = {
91 "Asynchronous", "Reserved", "Flow-Through Synchronous",
92 "Pipelined Synchronous"
93};
94static const char *gg2_cachemodes[4] = {
95 "Disabled", "Write-Through", "Copy-Back", "Transparent Mode"
96};
97
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +100098static const char *chrp_names[] = {
99 "Unknown",
100 "","","",
101 "Motorola",
102 "IBM or Longtrail",
103 "Genesi Pegasos",
104 "Total Impact Briq"
105};
106
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000107void chrp_show_cpuinfo(struct seq_file *m)
108{
109 int i, sdramen;
110 unsigned int t;
111 struct device_node *root;
112 const char *model = "";
113
114 root = find_path_device("/");
115 if (root)
116 model = get_property(root, "model", NULL);
117 seq_printf(m, "machine\t\t: CHRP %s\n", model);
118
119 /* longtrail (goldengate) stuff */
120 if (!strncmp(model, "IBM,LongTrail", 13)) {
121 /* VLSI VAS96011/12 `Golden Gate 2' */
122 /* Memory banks */
123 sdramen = (in_le32(gg2_pci_config_base + GG2_PCI_DRAM_CTRL)
124 >>31) & 1;
125 for (i = 0; i < (sdramen ? 4 : 6); i++) {
126 t = in_le32(gg2_pci_config_base+
127 GG2_PCI_DRAM_BANK0+
128 i*4);
129 if (!(t & 1))
130 continue;
131 switch ((t>>8) & 0x1f) {
132 case 0x1f:
133 model = "4 MB";
134 break;
135 case 0x1e:
136 model = "8 MB";
137 break;
138 case 0x1c:
139 model = "16 MB";
140 break;
141 case 0x18:
142 model = "32 MB";
143 break;
144 case 0x10:
145 model = "64 MB";
146 break;
147 case 0x00:
148 model = "128 MB";
149 break;
150 default:
151 model = "Reserved";
152 break;
153 }
154 seq_printf(m, "memory bank %d\t: %s %s\n", i, model,
155 gg2_memtypes[sdramen ? 1 : ((t>>1) & 3)]);
156 }
157 /* L2 cache */
158 t = in_le32(gg2_pci_config_base+GG2_PCI_CC_CTRL);
159 seq_printf(m, "board l2\t: %s %s (%s)\n",
160 gg2_cachesizes[(t>>7) & 3],
161 gg2_cachetypes[(t>>2) & 3],
162 gg2_cachemodes[t & 3]);
163 }
164}
165
166/*
167 * Fixes for the National Semiconductor PC78308VUL SuperI/O
168 *
169 * Some versions of Open Firmware incorrectly initialize the IRQ settings
170 * for keyboard and mouse
171 */
172static inline void __init sio_write(u8 val, u8 index)
173{
174 outb(index, 0x15c);
175 outb(val, 0x15d);
176}
177
178static inline u8 __init sio_read(u8 index)
179{
180 outb(index, 0x15c);
181 return inb(0x15d);
182}
183
184static void __init sio_fixup_irq(const char *name, u8 device, u8 level,
185 u8 type)
186{
187 u8 level0, type0, active;
188
189 /* select logical device */
190 sio_write(device, 0x07);
191 active = sio_read(0x30);
192 level0 = sio_read(0x70);
193 type0 = sio_read(0x71);
194 if (level0 != level || type0 != type || !active) {
195 printk(KERN_WARNING "sio: %s irq level %d, type %d, %sactive: "
196 "remapping to level %d, type %d, active\n",
197 name, level0, type0, !active ? "in" : "", level, type);
198 sio_write(0x01, 0x30);
199 sio_write(level, 0x70);
200 sio_write(type, 0x71);
201 }
202}
203
204static void __init sio_init(void)
205{
206 struct device_node *root;
207
208 if ((root = find_path_device("/")) &&
209 !strncmp(get_property(root, "model", NULL), "IBM,LongTrail", 13)) {
210 /* logical device 0 (KBC/Keyboard) */
211 sio_fixup_irq("keyboard", 0, 1, 2);
212 /* select logical device 1 (KBC/Mouse) */
213 sio_fixup_irq("mouse", 1, 12, 2);
214 }
215}
216
217
218static void __init pegasos_set_l2cr(void)
219{
220 struct device_node *np;
221
222 /* On Pegasos, enable the l2 cache if needed, as the OF forgets it */
223 if (_chrp_type != _CHRP_Pegasos)
224 return;
225
226 /* Enable L2 cache if needed */
227 np = find_type_devices("cpu");
228 if (np != NULL) {
Jeremy Kerrae6b4102006-07-12 15:40:05 +1000229 const unsigned int *l2cr = get_property(np, "l2cr", NULL);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000230 if (l2cr == NULL) {
231 printk ("Pegasos l2cr : no cpu l2cr property found\n");
232 return;
233 }
234 if (!((*l2cr) & 0x80000000)) {
235 printk ("Pegasos l2cr : L2 cache was not active, "
236 "activating\n");
237 _set_L2CR(0);
238 _set_L2CR((*l2cr) | 0x80000000);
239 }
240 }
241}
242
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +1000243static void briq_restart(char *cmd)
244{
245 local_irq_disable();
246 if (briq_SPOR)
247 out_be32(briq_SPOR, 0);
248 for(;;);
249}
250
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000251void __init chrp_setup_arch(void)
252{
253 struct device_node *root = find_path_device ("/");
Jeremy Kerrae6b4102006-07-12 15:40:05 +1000254 const char *machine = NULL;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000255
256 /* init to some ~sane value until calibrate_delay() runs */
257 loops_per_jiffy = 50000000/HZ;
258
259 if (root)
260 machine = get_property(root, "model", NULL);
261 if (machine && strncmp(machine, "Pegasos", 7) == 0) {
262 _chrp_type = _CHRP_Pegasos;
263 } else if (machine && strncmp(machine, "IBM", 3) == 0) {
264 _chrp_type = _CHRP_IBM;
265 } else if (machine && strncmp(machine, "MOT", 3) == 0) {
266 _chrp_type = _CHRP_Motorola;
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +1000267 } else if (machine && strncmp(machine, "TotalImpact,BRIQ-1", 18) == 0) {
268 _chrp_type = _CHRP_briq;
269 /* Map the SPOR register on briq and change the restart hook */
270 briq_SPOR = (unsigned int *)ioremap(0xff0000e8, 4);
271 ppc_md.restart = briq_restart;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000272 } else {
273 /* Let's assume it is an IBM chrp if all else fails */
274 _chrp_type = _CHRP_IBM;
275 }
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +1000276 printk("chrp type = %x [%s]\n", _chrp_type, chrp_names[_chrp_type]);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000277
278 rtas_initialize();
279 if (rtas_token("display-character") >= 0)
280 ppc_md.progress = rtas_progress;
281
Paul Mackerras49e16b72005-11-18 15:52:38 +1100282 /* use RTAS time-of-day routines if available */
283 if (rtas_token("get-time-of-day") != RTAS_UNKNOWN_SERVICE) {
284 ppc_md.get_boot_time = rtas_get_boot_time;
285 ppc_md.get_rtc_time = rtas_get_rtc_time;
286 ppc_md.set_rtc_time = rtas_set_rtc_time;
287 }
288
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000289#ifdef CONFIG_BLK_DEV_INITRD
290 /* this is fine for chrp */
291 initrd_below_start_ok = 1;
292
293 if (initrd_start)
294 ROOT_DEV = Root_RAM0;
295 else
296#endif
297 ROOT_DEV = Root_SDA2; /* sda2 (sda1 is for the kernel) */
298
299 /* On pegasos, enable the L2 cache if not already done by OF */
300 pegasos_set_l2cr();
301
302 /* Lookup PCI host bridges */
303 chrp_find_bridges();
304
305 /*
306 * Temporary fixes for PCI devices.
307 * -- Geert
308 */
309 hydra_init(); /* Mac I/O */
310
311 /*
312 * Fix the Super I/O configuration
313 */
314 sio_init();
315
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000316 pci_create_OF_bus_map();
317
318 /*
319 * Print the banner, then scroll down so boot progress
320 * can be printed. -- Cort
321 */
322 if (ppc_md.progress) ppc_md.progress("Linux/PPC "UTS_RELEASE"\n", 0x0);
323}
324
325void
Paul Mackerras9618eda2006-03-27 21:48:57 +1100326chrp_event_scan(unsigned long unused)
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000327{
328 unsigned char log[1024];
329 int ret = 0;
330
331 /* XXX: we should loop until the hardware says no more error logs -- Cort */
332 rtas_call(rtas_token("event-scan"), 4, 1, &ret, 0xffffffff, 0,
333 __pa(log), 1024);
Paul Mackerras9618eda2006-03-27 21:48:57 +1100334 mod_timer(&__get_cpu_var(heartbeat_timer),
335 jiffies + event_scan_interval);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000336}
337
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000338static void chrp_8259_cascade(unsigned int irq, struct irq_desc *desc,
339 struct pt_regs *regs)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000340{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000341 unsigned int cascade_irq = i8259_irq(regs);
342 if (cascade_irq != NO_IRQ)
343 generic_handle_irq(cascade_irq, regs);
344 desc->chip->eoi(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000345}
346
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000347/*
348 * Finds the open-pic node and sets up the mpic driver.
349 */
350static void __init chrp_find_openpic(void)
351{
352 struct device_node *np, *root;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000353 int len, i, j;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000354 int isu_size, idu_size;
Jeremy Kerrae6b4102006-07-12 15:40:05 +1000355 const unsigned int *iranges, *opprop = NULL;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000356 int oplen = 0;
357 unsigned long opaddr;
358 int na = 1;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000359
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000360 np = of_find_node_by_type(NULL, "open-pic");
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000361 if (np == NULL)
362 return;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000363 root = of_find_node_by_path("/");
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000364 if (root) {
Jeremy Kerrae6b4102006-07-12 15:40:05 +1000365 opprop = get_property(root, "platform-open-pic", &oplen);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000366 na = prom_n_addr_cells(root);
367 }
368 if (opprop && oplen >= na * sizeof(unsigned int)) {
369 opaddr = opprop[na-1]; /* assume 32-bit */
370 oplen /= na * sizeof(unsigned int);
371 } else {
David Woodhouse575e3212006-01-14 00:13:49 +0000372 struct resource r;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000373 if (of_address_to_resource(np, 0, &r)) {
374 goto bail;
375 }
David Woodhouse575e3212006-01-14 00:13:49 +0000376 opaddr = r.start;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000377 oplen = 0;
378 }
379
380 printk(KERN_INFO "OpenPIC at %lx\n", opaddr);
381
Jeremy Kerrae6b4102006-07-12 15:40:05 +1000382 iranges = get_property(np, "interrupt-ranges", &len);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000383 if (iranges == NULL)
384 len = 0; /* non-distributed mpic */
385 else
386 len /= 2 * sizeof(unsigned int);
387
388 /*
389 * The first pair of cells in interrupt-ranges refers to the
390 * IDU; subsequent pairs refer to the ISUs.
391 */
392 if (oplen < len) {
393 printk(KERN_ERR "Insufficient addresses for distributed"
David Woodhouse575e3212006-01-14 00:13:49 +0000394 " OpenPIC (%d < %d)\n", oplen, len);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000395 len = oplen;
396 }
397
398 isu_size = 0;
399 idu_size = 0;
400 if (len > 0 && iranges[1] != 0) {
401 printk(KERN_INFO "OpenPIC irqs %d..%d in IDU\n",
402 iranges[0], iranges[0] + iranges[1] - 1);
403 idu_size = iranges[1];
404 }
405 if (len > 1)
406 isu_size = iranges[3];
407
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000408 chrp_mpic = mpic_alloc(np, opaddr, MPIC_PRIMARY,
409 isu_size, 0, " MPIC ");
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000410 if (chrp_mpic == NULL) {
411 printk(KERN_ERR "Failed to allocate MPIC structure\n");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000412 goto bail;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000413 }
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000414 j = na - 1;
415 for (i = 1; i < len; ++i) {
416 iranges += 2;
417 j += na;
418 printk(KERN_INFO "OpenPIC irqs %d..%d in ISU at %x\n",
419 iranges[0], iranges[0] + iranges[1] - 1,
420 opprop[j]);
421 mpic_assign_isu(chrp_mpic, i - 1, opprop[j]);
422 }
423
424 mpic_init(chrp_mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000425 ppc_md.get_irq = mpic_get_irq;
426 bail:
427 of_node_put(root);
428 of_node_put(np);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000429}
430
431#if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(XMON)
432static struct irqaction xmon_irqaction = {
433 .handler = xmon_irq,
434 .mask = CPU_MASK_NONE,
435 .name = "XMON break",
436};
437#endif
438
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000439static void __init chrp_find_8259(void)
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000440{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000441 struct device_node *np, *pic = NULL;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000442 unsigned long chrp_int_ack = 0;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000443 unsigned int cascade_irq;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000444
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000445 /* Look for cascade */
446 for_each_node_by_type(np, "interrupt-controller")
447 if (device_is_compatible(np, "chrp,iic")) {
448 pic = np;
449 break;
450 }
451 /* Ok, 8259 wasn't found. We need to handle the case where
452 * we have a pegasos that claims to be chrp but doesn't have
453 * a proper interrupt tree
454 */
455 if (pic == NULL && chrp_mpic != NULL) {
456 printk(KERN_ERR "i8259: Not found in device-tree"
457 " assuming no legacy interrupts\n");
458 return;
459 }
460
461 /* Look for intack. In a perfect world, we would look for it on
462 * the ISA bus that holds the 8259 but heh... Works that way. If
463 * we ever see a problem, we can try to re-use the pSeries code here.
464 * Also, Pegasos-type platforms don't have a proper node to start
465 * from anyway
466 */
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000467 for (np = find_devices("pci"); np != NULL; np = np->next) {
Jeremy Kerrae6b4102006-07-12 15:40:05 +1000468 const unsigned int *addrp = get_property(np,
469 "8259-interrupt-acknowledge", NULL);
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000470
471 if (addrp == NULL)
472 continue;
473 chrp_int_ack = addrp[prom_n_addr_cells(np)-1];
474 break;
475 }
476 if (np == NULL)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000477 printk(KERN_WARNING "Cannot find PCI interrupt acknowledge"
478 " address, polling\n");
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000479
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000480 i8259_init(pic, chrp_int_ack);
481 if (ppc_md.get_irq == NULL)
482 ppc_md.get_irq = i8259_irq;
483 if (chrp_mpic != NULL) {
484 cascade_irq = irq_of_parse_and_map(pic, 0);
485 if (cascade_irq == NO_IRQ)
486 printk(KERN_ERR "i8259: failed to map cascade irq\n");
487 else
488 set_irq_chained_handler(cascade_irq,
489 chrp_8259_cascade);
490 }
491}
492
493void __init chrp_init_IRQ(void)
494{
495#if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(XMON)
496 struct device_node *kbd;
497#endif
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000498 chrp_find_openpic();
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000499 chrp_find_8259();
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000500
Benjamin Herrenschmidt1e031d62006-07-04 14:09:36 +1000501#ifdef CONFIG_SMP
502 /* Pegasos has no MPIC, those ops would make it crash. It might be an
503 * option to move setting them to after we probe the PIC though
504 */
505 if (chrp_mpic != NULL)
506 smp_ops = &chrp_smp_ops;
507#endif /* CONFIG_SMP */
508
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000509 if (_chrp_type == _CHRP_Pegasos)
510 ppc_md.get_irq = i8259_irq;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000511
512#if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(XMON)
513 /* see if there is a keyboard in the device tree
514 with a parent of type "adb" */
515 for (kbd = find_devices("keyboard"); kbd; kbd = kbd->next)
516 if (kbd->parent && kbd->parent->type
517 && strcmp(kbd->parent->type, "adb") == 0)
518 break;
519 if (kbd)
520 setup_irq(HYDRA_INT_ADB_NMI, &xmon_irqaction);
521#endif
522}
523
524void __init
525chrp_init2(void)
526{
Paul Mackerras9618eda2006-03-27 21:48:57 +1100527 struct device_node *device;
Jeremy Kerrae6b4102006-07-12 15:40:05 +1000528 const unsigned int *p = NULL;
Paul Mackerras9618eda2006-03-27 21:48:57 +1100529
Olaf Hering35e95e62005-10-28 17:46:19 -0700530#ifdef CONFIG_NVRAM
531 chrp_nvram_init();
532#endif
533
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000534 request_region(0x20,0x20,"pic1");
535 request_region(0xa0,0x20,"pic2");
536 request_region(0x00,0x20,"dma1");
537 request_region(0x40,0x20,"timer");
538 request_region(0x80,0x10,"dma page reg");
539 request_region(0xc0,0x20,"dma2");
540
Paul Mackerras9618eda2006-03-27 21:48:57 +1100541 /* Get the event scan rate for the rtas so we know how
542 * often it expects a heartbeat. -- Cort
543 */
544 device = find_devices("rtas");
545 if (device)
Jeremy Kerrae6b4102006-07-12 15:40:05 +1000546 p = get_property(device, "rtas-event-scan-rate", NULL);
Paul Mackerras9618eda2006-03-27 21:48:57 +1100547 if (p && *p) {
548 /*
549 * Arrange to call chrp_event_scan at least *p times
550 * per minute. We use 59 rather than 60 here so that
551 * the rate will be slightly higher than the minimum.
552 * This all assumes we don't do hotplug CPU on any
553 * machine that needs the event scans done.
554 */
555 unsigned long interval, offset;
556 int cpu, ncpus;
557 struct timer_list *timer;
558
559 interval = HZ * 59 / *p;
560 offset = HZ;
561 ncpus = num_online_cpus();
562 event_scan_interval = ncpus * interval;
563 for (cpu = 0; cpu < ncpus; ++cpu) {
564 timer = &per_cpu(heartbeat_timer, cpu);
565 setup_timer(timer, chrp_event_scan, 0);
566 timer->expires = jiffies + offset;
567 add_timer_on(timer, cpu);
568 offset += interval;
569 }
570 printk("RTAS Event Scan Rate: %u (%lu jiffies)\n",
571 *p, interval);
572 }
573
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000574 if (ppc_md.progress)
575 ppc_md.progress(" Have fun! ", 0x7777);
576}
577
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100578static int __init chrp_probe(void)
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000579{
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100580 char *dtype = of_get_flat_dt_prop(of_get_flat_dt_root(),
581 "device_type", NULL);
582 if (dtype == NULL)
583 return 0;
584 if (strcmp(dtype, "chrp"))
585 return 0;
586
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000587 ISA_DMA_THRESHOLD = ~0L;
588 DMA_MODE_READ = 0x44;
589 DMA_MODE_WRITE = 0x48;
590 isa_io_base = CHRP_ISA_IO_BASE; /* default value */
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000591
Paul Mackerrasb86756a2006-04-03 16:37:23 +1000592 return 1;
Paul Mackerrasbbd0abd2005-10-26 21:45:56 +1000593}
Paul Mackerrasb86756a2006-04-03 16:37:23 +1000594
595define_machine(chrp) {
596 .name = "CHRP",
597 .probe = chrp_probe,
598 .setup_arch = chrp_setup_arch,
599 .init = chrp_init2,
600 .show_cpuinfo = chrp_show_cpuinfo,
601 .init_IRQ = chrp_init_IRQ,
Paul Mackerrasb86756a2006-04-03 16:37:23 +1000602 .pcibios_fixup = chrp_pcibios_fixup,
603 .restart = rtas_restart,
604 .power_off = rtas_power_off,
605 .halt = rtas_halt,
606 .time_init = chrp_time_init,
607 .set_rtc_time = chrp_set_rtc_time,
608 .get_rtc_time = chrp_get_rtc_time,
609 .calibrate_decr = generic_calibrate_decr,
610 .phys_mem_access_prot = pci_phys_mem_access_prot,
611};