blob: 23e66af89dea12d0871aa44fe2b824e692aee8b3 [file] [log] [blame]
Mark Brown7d4d0a32009-07-27 14:45:53 +01001/*
2 * wm831x-irq.c -- Interrupt controller support for Wolfson WM831x PMICs
3 *
4 * Copyright 2009 Wolfson Microelectronics PLC.
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
14
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/i2c.h>
Mark Brown5fb4d382009-11-11 16:10:22 +000018#include <linux/irq.h>
Mark Brown7d4d0a32009-07-27 14:45:53 +010019#include <linux/mfd/core.h>
20#include <linux/interrupt.h>
21
22#include <linux/mfd/wm831x/core.h>
23#include <linux/mfd/wm831x/pdata.h>
Mark Brown896060c2010-05-07 18:39:25 +010024#include <linux/mfd/wm831x/gpio.h>
Mark Brown7d4d0a32009-07-27 14:45:53 +010025#include <linux/mfd/wm831x/irq.h>
26
27#include <linux/delay.h>
28
Mark Brown7d4d0a32009-07-27 14:45:53 +010029struct wm831x_irq_data {
30 int primary;
31 int reg;
32 int mask;
Mark Brown7d4d0a32009-07-27 14:45:53 +010033};
34
35static struct wm831x_irq_data wm831x_irqs[] = {
36 [WM831X_IRQ_TEMP_THW] = {
37 .primary = WM831X_TEMP_INT,
38 .reg = 1,
39 .mask = WM831X_TEMP_THW_EINT,
40 },
41 [WM831X_IRQ_GPIO_1] = {
42 .primary = WM831X_GP_INT,
43 .reg = 5,
44 .mask = WM831X_GP1_EINT,
45 },
46 [WM831X_IRQ_GPIO_2] = {
47 .primary = WM831X_GP_INT,
48 .reg = 5,
49 .mask = WM831X_GP2_EINT,
50 },
51 [WM831X_IRQ_GPIO_3] = {
52 .primary = WM831X_GP_INT,
53 .reg = 5,
54 .mask = WM831X_GP3_EINT,
55 },
56 [WM831X_IRQ_GPIO_4] = {
57 .primary = WM831X_GP_INT,
58 .reg = 5,
59 .mask = WM831X_GP4_EINT,
60 },
61 [WM831X_IRQ_GPIO_5] = {
62 .primary = WM831X_GP_INT,
63 .reg = 5,
64 .mask = WM831X_GP5_EINT,
65 },
66 [WM831X_IRQ_GPIO_6] = {
67 .primary = WM831X_GP_INT,
68 .reg = 5,
69 .mask = WM831X_GP6_EINT,
70 },
71 [WM831X_IRQ_GPIO_7] = {
72 .primary = WM831X_GP_INT,
73 .reg = 5,
74 .mask = WM831X_GP7_EINT,
75 },
76 [WM831X_IRQ_GPIO_8] = {
77 .primary = WM831X_GP_INT,
78 .reg = 5,
79 .mask = WM831X_GP8_EINT,
80 },
81 [WM831X_IRQ_GPIO_9] = {
82 .primary = WM831X_GP_INT,
83 .reg = 5,
84 .mask = WM831X_GP9_EINT,
85 },
86 [WM831X_IRQ_GPIO_10] = {
87 .primary = WM831X_GP_INT,
88 .reg = 5,
89 .mask = WM831X_GP10_EINT,
90 },
91 [WM831X_IRQ_GPIO_11] = {
92 .primary = WM831X_GP_INT,
93 .reg = 5,
94 .mask = WM831X_GP11_EINT,
95 },
96 [WM831X_IRQ_GPIO_12] = {
97 .primary = WM831X_GP_INT,
98 .reg = 5,
99 .mask = WM831X_GP12_EINT,
100 },
101 [WM831X_IRQ_GPIO_13] = {
102 .primary = WM831X_GP_INT,
103 .reg = 5,
104 .mask = WM831X_GP13_EINT,
105 },
106 [WM831X_IRQ_GPIO_14] = {
107 .primary = WM831X_GP_INT,
108 .reg = 5,
109 .mask = WM831X_GP14_EINT,
110 },
111 [WM831X_IRQ_GPIO_15] = {
112 .primary = WM831X_GP_INT,
113 .reg = 5,
114 .mask = WM831X_GP15_EINT,
115 },
116 [WM831X_IRQ_GPIO_16] = {
117 .primary = WM831X_GP_INT,
118 .reg = 5,
119 .mask = WM831X_GP16_EINT,
120 },
121 [WM831X_IRQ_ON] = {
122 .primary = WM831X_ON_PIN_INT,
123 .reg = 1,
124 .mask = WM831X_ON_PIN_EINT,
125 },
126 [WM831X_IRQ_PPM_SYSLO] = {
127 .primary = WM831X_PPM_INT,
128 .reg = 1,
129 .mask = WM831X_PPM_SYSLO_EINT,
130 },
131 [WM831X_IRQ_PPM_PWR_SRC] = {
132 .primary = WM831X_PPM_INT,
133 .reg = 1,
134 .mask = WM831X_PPM_PWR_SRC_EINT,
135 },
136 [WM831X_IRQ_PPM_USB_CURR] = {
137 .primary = WM831X_PPM_INT,
138 .reg = 1,
139 .mask = WM831X_PPM_USB_CURR_EINT,
140 },
141 [WM831X_IRQ_WDOG_TO] = {
142 .primary = WM831X_WDOG_INT,
143 .reg = 1,
144 .mask = WM831X_WDOG_TO_EINT,
145 },
146 [WM831X_IRQ_RTC_PER] = {
147 .primary = WM831X_RTC_INT,
148 .reg = 1,
149 .mask = WM831X_RTC_PER_EINT,
150 },
151 [WM831X_IRQ_RTC_ALM] = {
152 .primary = WM831X_RTC_INT,
153 .reg = 1,
154 .mask = WM831X_RTC_ALM_EINT,
155 },
156 [WM831X_IRQ_CHG_BATT_HOT] = {
157 .primary = WM831X_CHG_INT,
158 .reg = 2,
159 .mask = WM831X_CHG_BATT_HOT_EINT,
160 },
161 [WM831X_IRQ_CHG_BATT_COLD] = {
162 .primary = WM831X_CHG_INT,
163 .reg = 2,
164 .mask = WM831X_CHG_BATT_COLD_EINT,
165 },
166 [WM831X_IRQ_CHG_BATT_FAIL] = {
167 .primary = WM831X_CHG_INT,
168 .reg = 2,
169 .mask = WM831X_CHG_BATT_FAIL_EINT,
170 },
171 [WM831X_IRQ_CHG_OV] = {
172 .primary = WM831X_CHG_INT,
173 .reg = 2,
174 .mask = WM831X_CHG_OV_EINT,
175 },
176 [WM831X_IRQ_CHG_END] = {
177 .primary = WM831X_CHG_INT,
178 .reg = 2,
179 .mask = WM831X_CHG_END_EINT,
180 },
181 [WM831X_IRQ_CHG_TO] = {
182 .primary = WM831X_CHG_INT,
183 .reg = 2,
184 .mask = WM831X_CHG_TO_EINT,
185 },
186 [WM831X_IRQ_CHG_MODE] = {
187 .primary = WM831X_CHG_INT,
188 .reg = 2,
189 .mask = WM831X_CHG_MODE_EINT,
190 },
191 [WM831X_IRQ_CHG_START] = {
192 .primary = WM831X_CHG_INT,
193 .reg = 2,
194 .mask = WM831X_CHG_START_EINT,
195 },
196 [WM831X_IRQ_TCHDATA] = {
197 .primary = WM831X_TCHDATA_INT,
198 .reg = 1,
199 .mask = WM831X_TCHDATA_EINT,
200 },
201 [WM831X_IRQ_TCHPD] = {
202 .primary = WM831X_TCHPD_INT,
203 .reg = 1,
204 .mask = WM831X_TCHPD_EINT,
205 },
206 [WM831X_IRQ_AUXADC_DATA] = {
207 .primary = WM831X_AUXADC_INT,
208 .reg = 1,
209 .mask = WM831X_AUXADC_DATA_EINT,
210 },
211 [WM831X_IRQ_AUXADC_DCOMP1] = {
212 .primary = WM831X_AUXADC_INT,
213 .reg = 1,
214 .mask = WM831X_AUXADC_DCOMP1_EINT,
215 },
216 [WM831X_IRQ_AUXADC_DCOMP2] = {
217 .primary = WM831X_AUXADC_INT,
218 .reg = 1,
219 .mask = WM831X_AUXADC_DCOMP2_EINT,
220 },
221 [WM831X_IRQ_AUXADC_DCOMP3] = {
222 .primary = WM831X_AUXADC_INT,
223 .reg = 1,
224 .mask = WM831X_AUXADC_DCOMP3_EINT,
225 },
226 [WM831X_IRQ_AUXADC_DCOMP4] = {
227 .primary = WM831X_AUXADC_INT,
228 .reg = 1,
229 .mask = WM831X_AUXADC_DCOMP4_EINT,
230 },
231 [WM831X_IRQ_CS1] = {
232 .primary = WM831X_CS_INT,
233 .reg = 2,
234 .mask = WM831X_CS1_EINT,
235 },
236 [WM831X_IRQ_CS2] = {
237 .primary = WM831X_CS_INT,
238 .reg = 2,
239 .mask = WM831X_CS2_EINT,
240 },
241 [WM831X_IRQ_HC_DC1] = {
242 .primary = WM831X_HC_INT,
243 .reg = 4,
244 .mask = WM831X_HC_DC1_EINT,
245 },
246 [WM831X_IRQ_HC_DC2] = {
247 .primary = WM831X_HC_INT,
248 .reg = 4,
249 .mask = WM831X_HC_DC2_EINT,
250 },
251 [WM831X_IRQ_UV_LDO1] = {
252 .primary = WM831X_UV_INT,
253 .reg = 3,
254 .mask = WM831X_UV_LDO1_EINT,
255 },
256 [WM831X_IRQ_UV_LDO2] = {
257 .primary = WM831X_UV_INT,
258 .reg = 3,
259 .mask = WM831X_UV_LDO2_EINT,
260 },
261 [WM831X_IRQ_UV_LDO3] = {
262 .primary = WM831X_UV_INT,
263 .reg = 3,
264 .mask = WM831X_UV_LDO3_EINT,
265 },
266 [WM831X_IRQ_UV_LDO4] = {
267 .primary = WM831X_UV_INT,
268 .reg = 3,
269 .mask = WM831X_UV_LDO4_EINT,
270 },
271 [WM831X_IRQ_UV_LDO5] = {
272 .primary = WM831X_UV_INT,
273 .reg = 3,
274 .mask = WM831X_UV_LDO5_EINT,
275 },
276 [WM831X_IRQ_UV_LDO6] = {
277 .primary = WM831X_UV_INT,
278 .reg = 3,
279 .mask = WM831X_UV_LDO6_EINT,
280 },
281 [WM831X_IRQ_UV_LDO7] = {
282 .primary = WM831X_UV_INT,
283 .reg = 3,
284 .mask = WM831X_UV_LDO7_EINT,
285 },
286 [WM831X_IRQ_UV_LDO8] = {
287 .primary = WM831X_UV_INT,
288 .reg = 3,
289 .mask = WM831X_UV_LDO8_EINT,
290 },
291 [WM831X_IRQ_UV_LDO9] = {
292 .primary = WM831X_UV_INT,
293 .reg = 3,
294 .mask = WM831X_UV_LDO9_EINT,
295 },
296 [WM831X_IRQ_UV_LDO10] = {
297 .primary = WM831X_UV_INT,
298 .reg = 3,
299 .mask = WM831X_UV_LDO10_EINT,
300 },
301 [WM831X_IRQ_UV_DC1] = {
302 .primary = WM831X_UV_INT,
303 .reg = 4,
304 .mask = WM831X_UV_DC1_EINT,
305 },
306 [WM831X_IRQ_UV_DC2] = {
307 .primary = WM831X_UV_INT,
308 .reg = 4,
309 .mask = WM831X_UV_DC2_EINT,
310 },
311 [WM831X_IRQ_UV_DC3] = {
312 .primary = WM831X_UV_INT,
313 .reg = 4,
314 .mask = WM831X_UV_DC3_EINT,
315 },
316 [WM831X_IRQ_UV_DC4] = {
317 .primary = WM831X_UV_INT,
318 .reg = 4,
319 .mask = WM831X_UV_DC4_EINT,
320 },
321};
322
323static inline int irq_data_to_status_reg(struct wm831x_irq_data *irq_data)
324{
325 return WM831X_INTERRUPT_STATUS_1 - 1 + irq_data->reg;
326}
327
328static inline int irq_data_to_mask_reg(struct wm831x_irq_data *irq_data)
329{
330 return WM831X_INTERRUPT_STATUS_1_MASK - 1 + irq_data->reg;
331}
332
Mark Brown5fb4d382009-11-11 16:10:22 +0000333static inline struct wm831x_irq_data *irq_to_wm831x_irq(struct wm831x *wm831x,
334 int irq)
Mark Brown7d4d0a32009-07-27 14:45:53 +0100335{
Mark Brown5fb4d382009-11-11 16:10:22 +0000336 return &wm831x_irqs[irq - wm831x->irq_base];
Mark Brown7d4d0a32009-07-27 14:45:53 +0100337}
338
Mark Brownba81cd32010-11-24 18:01:42 +0000339static void wm831x_irq_lock(struct irq_data *data)
Mark Brown7d4d0a32009-07-27 14:45:53 +0100340{
Mark Brown25a947f2010-12-11 13:21:21 +0000341 struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
Mark Brown7d4d0a32009-07-27 14:45:53 +0100342
343 mutex_lock(&wm831x->irq_lock);
Mark Brown5fb4d382009-11-11 16:10:22 +0000344}
Mark Brown7d4d0a32009-07-27 14:45:53 +0100345
Mark Brownba81cd32010-11-24 18:01:42 +0000346static void wm831x_irq_sync_unlock(struct irq_data *data)
Mark Brown5fb4d382009-11-11 16:10:22 +0000347{
Mark Brown25a947f2010-12-11 13:21:21 +0000348 struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
Mark Brown5fb4d382009-11-11 16:10:22 +0000349 int i;
350
351 for (i = 0; i < ARRAY_SIZE(wm831x->irq_masks_cur); i++) {
352 /* If there's been a change in the mask write it back
353 * to the hardware. */
354 if (wm831x->irq_masks_cur[i] != wm831x->irq_masks_cache[i]) {
Mark Brownf624eff2011-03-01 20:12:44 +0000355 dev_dbg(wm831x->dev, "IRQ mask sync: %x = %x\n",
356 WM831X_INTERRUPT_STATUS_1_MASK + i,
357 wm831x->irq_masks_cur[i]);
358
Mark Brown5fb4d382009-11-11 16:10:22 +0000359 wm831x->irq_masks_cache[i] = wm831x->irq_masks_cur[i];
360 wm831x_reg_write(wm831x,
361 WM831X_INTERRUPT_STATUS_1_MASK + i,
362 wm831x->irq_masks_cur[i]);
363 }
Mark Brown7d4d0a32009-07-27 14:45:53 +0100364 }
365
Mark Brown7d4d0a32009-07-27 14:45:53 +0100366 mutex_unlock(&wm831x->irq_lock);
367}
Mark Brown7d4d0a32009-07-27 14:45:53 +0100368
Mark Brownf624eff2011-03-01 20:12:44 +0000369static void wm831x_irq_enable(struct irq_data *data)
Mark Brown7d4d0a32009-07-27 14:45:53 +0100370{
Mark Brown25a947f2010-12-11 13:21:21 +0000371 struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
Mark Brownba81cd32010-11-24 18:01:42 +0000372 struct wm831x_irq_data *irq_data = irq_to_wm831x_irq(wm831x,
373 data->irq);
Mark Brown7d4d0a32009-07-27 14:45:53 +0100374
Mark Brown5fb4d382009-11-11 16:10:22 +0000375 wm831x->irq_masks_cur[irq_data->reg - 1] &= ~irq_data->mask;
Mark Brown7d4d0a32009-07-27 14:45:53 +0100376}
377
Mark Brownf624eff2011-03-01 20:12:44 +0000378static void wm831x_irq_disable(struct irq_data *data)
Mark Brown7d4d0a32009-07-27 14:45:53 +0100379{
Mark Brown25a947f2010-12-11 13:21:21 +0000380 struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
Mark Brownba81cd32010-11-24 18:01:42 +0000381 struct wm831x_irq_data *irq_data = irq_to_wm831x_irq(wm831x,
382 data->irq);
Mark Brown5fb4d382009-11-11 16:10:22 +0000383
384 wm831x->irq_masks_cur[irq_data->reg - 1] |= irq_data->mask;
385}
386
Mark Brownba81cd32010-11-24 18:01:42 +0000387static int wm831x_irq_set_type(struct irq_data *data, unsigned int type)
Mark Brown896060c2010-05-07 18:39:25 +0100388{
Mark Brown25a947f2010-12-11 13:21:21 +0000389 struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
Mark Brownba81cd32010-11-24 18:01:42 +0000390 int val, irq;
Mark Brown896060c2010-05-07 18:39:25 +0100391
Mark Brownba81cd32010-11-24 18:01:42 +0000392 irq = data->irq - wm831x->irq_base;
Mark Brown896060c2010-05-07 18:39:25 +0100393
Mark Brownc9d66d32010-08-16 20:26:51 +0100394 if (irq < WM831X_IRQ_GPIO_1 || irq > WM831X_IRQ_GPIO_11) {
395 /* Ignore internal-only IRQs */
396 if (irq >= 0 && irq < WM831X_NUM_IRQS)
397 return 0;
398 else
399 return -EINVAL;
400 }
Mark Brown896060c2010-05-07 18:39:25 +0100401
402 switch (type) {
403 case IRQ_TYPE_EDGE_BOTH:
404 val = WM831X_GPN_INT_MODE;
405 break;
406 case IRQ_TYPE_EDGE_RISING:
407 val = WM831X_GPN_POL;
408 break;
409 case IRQ_TYPE_EDGE_FALLING:
410 val = 0;
411 break;
412 default:
413 return -EINVAL;
414 }
415
416 return wm831x_set_bits(wm831x, WM831X_GPIO1_CONTROL + irq,
417 WM831X_GPN_INT_MODE | WM831X_GPN_POL, val);
418}
419
Mark Brown5fb4d382009-11-11 16:10:22 +0000420static struct irq_chip wm831x_irq_chip = {
Mark Brownba81cd32010-11-24 18:01:42 +0000421 .name = "wm831x",
422 .irq_bus_lock = wm831x_irq_lock,
423 .irq_bus_sync_unlock = wm831x_irq_sync_unlock,
Mark Brownf624eff2011-03-01 20:12:44 +0000424 .irq_disable = wm831x_irq_disable,
425 .irq_enable = wm831x_irq_enable,
Mark Brownba81cd32010-11-24 18:01:42 +0000426 .irq_set_type = wm831x_irq_set_type,
Mark Brown5fb4d382009-11-11 16:10:22 +0000427};
428
429/* The processing of the primary interrupt occurs in a thread so that
430 * we can interact with the device over I2C or SPI. */
431static irqreturn_t wm831x_irq_thread(int irq, void *data)
432{
433 struct wm831x *wm831x = data;
Mark Brown7d4d0a32009-07-27 14:45:53 +0100434 unsigned int i;
435 int primary;
Mark Brown5fb4d382009-11-11 16:10:22 +0000436 int status_regs[WM831X_NUM_IRQ_REGS] = { 0 };
437 int read[WM831X_NUM_IRQ_REGS] = { 0 };
Mark Brown7d4d0a32009-07-27 14:45:53 +0100438 int *status;
439
440 primary = wm831x_reg_read(wm831x, WM831X_SYSTEM_INTERRUPTS);
441 if (primary < 0) {
442 dev_err(wm831x->dev, "Failed to read system interrupt: %d\n",
443 primary);
444 goto out;
445 }
446
Mark Brown8546bd42011-02-01 11:46:13 +0000447 /* The touch interrupts are visible in the primary register as
448 * an optimisation; open code this to avoid complicating the
449 * main handling loop and so we can also skip iterating the
450 * descriptors.
451 */
452 if (primary & WM831X_TCHPD_INT)
453 handle_nested_irq(wm831x->irq_base + WM831X_IRQ_TCHPD);
454 if (primary & WM831X_TCHDATA_INT)
455 handle_nested_irq(wm831x->irq_base + WM831X_IRQ_TCHDATA);
456 if (primary & (WM831X_TCHDATA_EINT | WM831X_TCHPD_EINT))
457 goto out;
458
Mark Brown7d4d0a32009-07-27 14:45:53 +0100459 for (i = 0; i < ARRAY_SIZE(wm831x_irqs); i++) {
460 int offset = wm831x_irqs[i].reg - 1;
461
462 if (!(primary & wm831x_irqs[i].primary))
463 continue;
464
465 status = &status_regs[offset];
466
467 /* Hopefully there should only be one register to read
468 * each time otherwise we ought to do a block read. */
469 if (!read[offset]) {
470 *status = wm831x_reg_read(wm831x,
471 irq_data_to_status_reg(&wm831x_irqs[i]));
472 if (*status < 0) {
473 dev_err(wm831x->dev,
474 "Failed to read IRQ status: %d\n",
475 *status);
Mark Brown5fb4d382009-11-11 16:10:22 +0000476 goto out;
Mark Brown7d4d0a32009-07-27 14:45:53 +0100477 }
478
Mark Brown7d4d0a32009-07-27 14:45:53 +0100479 read[offset] = 1;
480 }
481
Mark Brown5fb4d382009-11-11 16:10:22 +0000482 /* Report it if it isn't masked, or forget the status. */
483 if ((*status & ~wm831x->irq_masks_cur[offset])
484 & wm831x_irqs[i].mask)
485 handle_nested_irq(wm831x->irq_base + i);
486 else
487 *status &= ~wm831x_irqs[i].mask;
Mark Brown7d4d0a32009-07-27 14:45:53 +0100488 }
489
Mark Brown7d4d0a32009-07-27 14:45:53 +0100490out:
Mark Browndf508452011-01-14 13:38:16 +0000491 /* Touchscreen interrupts are handled specially in the driver */
492 status_regs[0] &= ~(WM831X_TCHDATA_EINT | WM831X_TCHPD_EINT);
493
Mark Brown5fb4d382009-11-11 16:10:22 +0000494 for (i = 0; i < ARRAY_SIZE(status_regs); i++) {
495 if (status_regs[i])
496 wm831x_reg_write(wm831x, WM831X_INTERRUPT_STATUS_1 + i,
497 status_regs[i]);
498 }
Mark Brown7d4d0a32009-07-27 14:45:53 +0100499
500 return IRQ_HANDLED;
501}
502
503int wm831x_irq_init(struct wm831x *wm831x, int irq)
504{
Mark Brown5fb4d382009-11-11 16:10:22 +0000505 struct wm831x_pdata *pdata = wm831x->dev->platform_data;
506 int i, cur_irq, ret;
Mark Brown7d4d0a32009-07-27 14:45:53 +0100507
Mark Brown14f572f2009-10-19 11:07:05 +0100508 mutex_init(&wm831x->irq_lock);
509
Mark Brown0d7e0e32010-04-05 16:14:17 +0100510 /* Mask the individual interrupt sources */
511 for (i = 0; i < ARRAY_SIZE(wm831x->irq_masks_cur); i++) {
512 wm831x->irq_masks_cur[i] = 0xffff;
513 wm831x->irq_masks_cache[i] = 0xffff;
514 wm831x_reg_write(wm831x, WM831X_INTERRUPT_STATUS_1_MASK + i,
515 0xffff);
516 }
517
Mark Brown7d4d0a32009-07-27 14:45:53 +0100518 if (!irq) {
519 dev_warn(wm831x->dev,
520 "No interrupt specified - functionality limited\n");
521 return 0;
522 }
523
Mark Brown5fb4d382009-11-11 16:10:22 +0000524 if (!pdata || !pdata->irq_base) {
525 dev_err(wm831x->dev,
526 "No interrupt base specified, no interrupts\n");
527 return 0;
Mark Brown7d4d0a32009-07-27 14:45:53 +0100528 }
529
Mark Brownb103e0b32011-01-21 13:26:46 +0000530 if (pdata->irq_cmos)
531 i = 0;
532 else
533 i = WM831X_IRQ_OD;
534
535 wm831x_set_bits(wm831x, WM831X_IRQ_CONFIG,
536 WM831X_IRQ_OD, i);
537
Mark Brown180e4f52011-01-05 17:56:01 +0000538 /* Try to flag /IRQ as a wake source; there are a number of
539 * unconditional wake sources in the PMIC so this isn't
540 * conditional but we don't actually care *too* much if it
541 * fails.
542 */
543 ret = enable_irq_wake(irq);
544 if (ret != 0) {
545 dev_warn(wm831x->dev, "Can't enable IRQ as wake source: %d\n",
546 ret);
547 }
548
Mark Brown7d4d0a32009-07-27 14:45:53 +0100549 wm831x->irq = irq;
Mark Brown5fb4d382009-11-11 16:10:22 +0000550 wm831x->irq_base = pdata->irq_base;
Mark Brown7d4d0a32009-07-27 14:45:53 +0100551
Mark Brown5fb4d382009-11-11 16:10:22 +0000552 /* Register them with genirq */
553 for (cur_irq = wm831x->irq_base;
554 cur_irq < ARRAY_SIZE(wm831x_irqs) + wm831x->irq_base;
555 cur_irq++) {
Thomas Gleixnerd5bb1222011-03-25 11:12:32 +0000556 irq_set_chip_data(cur_irq, wm831x);
557 irq_set_chip_and_handler(cur_irq, &wm831x_irq_chip,
Mark Brown5fb4d382009-11-11 16:10:22 +0000558 handle_edge_irq);
Thomas Gleixnerd5bb1222011-03-25 11:12:32 +0000559 irq_set_nested_thread(cur_irq, 1);
Mark Brown7d4d0a32009-07-27 14:45:53 +0100560
Mark Brown5fb4d382009-11-11 16:10:22 +0000561 /* ARM needs us to explicitly flag the IRQ as valid
562 * and will set them noprobe when we do so. */
563#ifdef CONFIG_ARM
564 set_irq_flags(cur_irq, IRQF_VALID);
565#else
Thomas Gleixnerd5bb1222011-03-25 11:12:32 +0000566 irq_set_noprobe(cur_irq);
Mark Brown5fb4d382009-11-11 16:10:22 +0000567#endif
568 }
569
570 ret = request_threaded_irq(irq, NULL, wm831x_irq_thread,
571 IRQF_TRIGGER_LOW | IRQF_ONESHOT,
572 "wm831x", wm831x);
Mark Brown7d4d0a32009-07-27 14:45:53 +0100573 if (ret != 0) {
574 dev_err(wm831x->dev, "Failed to request IRQ %d: %d\n",
575 irq, ret);
576 return ret;
577 }
578
Mark Brown5fb4d382009-11-11 16:10:22 +0000579 /* Enable top level interrupts, we mask at secondary level */
580 wm831x_reg_write(wm831x, WM831X_SYSTEM_INTERRUPTS_MASK, 0);
581
Mark Brown7d4d0a32009-07-27 14:45:53 +0100582 return 0;
583}
584
585void wm831x_irq_exit(struct wm831x *wm831x)
586{
587 if (wm831x->irq)
588 free_irq(wm831x->irq, wm831x);
589}