blob: 5df39bf9ee49d49147fc81268fa95423e6bb18ce [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "drmP.h"
28#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000029#include "radeon_asic.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050030#include "radeon_drm.h"
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050036
Alex Deucherfe251e22010-03-24 13:36:43 -040037#define EVERGREEN_PFP_UCODE_SIZE 1120
38#define EVERGREEN_PM4_UCODE_SIZE 1376
39
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050040static void evergreen_gpu_init(struct radeon_device *rdev);
41void evergreen_fini(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -040042void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050043
Alex Deucherd054ac12011-09-01 17:46:15 +000044void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
45{
46 u16 ctl, v;
47 int cap, err;
48
49 cap = pci_pcie_cap(rdev->pdev);
50 if (!cap)
51 return;
52
53 err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
54 if (err)
55 return;
56
57 v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
58
59 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
60 * to avoid hangs or perfomance issues
61 */
62 if ((v == 0) || (v == 6) || (v == 7)) {
63 ctl &= ~PCI_EXP_DEVCTL_READRQ;
64 ctl |= (2 << 12);
65 pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
66 }
67}
68
Alex Deucher6f34be52010-11-21 10:59:01 -050069void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
70{
Alex Deucher6f34be52010-11-21 10:59:01 -050071 /* enable the pflip int */
72 radeon_irq_kms_pflip_irq_get(rdev, crtc);
73}
74
75void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
76{
77 /* disable the pflip int */
78 radeon_irq_kms_pflip_irq_put(rdev, crtc);
79}
80
81u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
82{
83 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
84 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
85
86 /* Lock the graphics update lock */
87 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
88 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
89
90 /* update the scanout addresses */
91 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
92 upper_32_bits(crtc_base));
93 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
94 (u32)crtc_base);
95
96 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
97 upper_32_bits(crtc_base));
98 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
99 (u32)crtc_base);
100
101 /* Wait for update_pending to go high. */
102 while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
103 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
104
105 /* Unlock the lock, so double-buffering can take place inside vblank */
106 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
107 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
108
109 /* Return current update_pending status: */
110 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
111}
112
Alex Deucher21a81222010-07-02 12:58:16 -0400113/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500114int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400115{
Alex Deucher1c88d742011-06-14 19:15:53 +0000116 u32 temp, toffset;
117 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400118
Alex Deucher67b3f822011-05-25 18:45:37 -0400119 if (rdev->family == CHIP_JUNIPER) {
120 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
121 TOFFSET_SHIFT;
122 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
123 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -0400124
Alex Deucher67b3f822011-05-25 18:45:37 -0400125 if (toffset & 0x100)
126 actual_temp = temp / 2 - (0x200 - toffset);
127 else
128 actual_temp = temp / 2 + toffset;
129
130 actual_temp = actual_temp * 1000;
131
132 } else {
133 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
134 ASIC_T_SHIFT;
135
136 if (temp & 0x400)
137 actual_temp = -256;
138 else if (temp & 0x200)
139 actual_temp = 255;
140 else if (temp & 0x100) {
141 actual_temp = temp & 0x1ff;
142 actual_temp |= ~0x1ff;
143 } else
144 actual_temp = temp & 0xff;
145
146 actual_temp = (actual_temp * 1000) / 2;
147 }
148
149 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400150}
151
Alex Deucher20d391d2011-02-01 16:12:34 -0500152int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -0500153{
154 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -0500155 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -0500156
157 return actual_temp * 1000;
158}
159
Alex Deucher49e02b72010-04-23 17:57:27 -0400160void evergreen_pm_misc(struct radeon_device *rdev)
161{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400162 int req_ps_idx = rdev->pm.requested_power_state_index;
163 int req_cm_idx = rdev->pm.requested_clock_mode_index;
164 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
165 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -0400166
Alex Deucher2feea492011-04-12 14:49:24 -0400167 if (voltage->type == VOLTAGE_SW) {
Alex Deuchera377e182011-06-20 13:00:31 -0400168 /* 0xff01 is a flag rather then an actual voltage */
169 if (voltage->voltage == 0xff01)
170 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400171 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400172 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400173 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400174 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
175 }
Alex Deuchera377e182011-06-20 13:00:31 -0400176 /* 0xff01 is a flag rather then an actual voltage */
177 if (voltage->vddci == 0xff01)
178 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400179 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
180 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
181 rdev->pm.current_vddci = voltage->vddci;
182 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -0400183 }
184 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400185}
186
187void evergreen_pm_prepare(struct radeon_device *rdev)
188{
189 struct drm_device *ddev = rdev->ddev;
190 struct drm_crtc *crtc;
191 struct radeon_crtc *radeon_crtc;
192 u32 tmp;
193
194 /* disable any active CRTCs */
195 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
196 radeon_crtc = to_radeon_crtc(crtc);
197 if (radeon_crtc->enabled) {
198 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
199 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
200 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
201 }
202 }
203}
204
205void evergreen_pm_finish(struct radeon_device *rdev)
206{
207 struct drm_device *ddev = rdev->ddev;
208 struct drm_crtc *crtc;
209 struct radeon_crtc *radeon_crtc;
210 u32 tmp;
211
212 /* enable any active CRTCs */
213 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
214 radeon_crtc = to_radeon_crtc(crtc);
215 if (radeon_crtc->enabled) {
216 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
217 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
218 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
219 }
220 }
221}
222
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500223bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
224{
225 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500226
227 switch (hpd) {
228 case RADEON_HPD_1:
229 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
230 connected = true;
231 break;
232 case RADEON_HPD_2:
233 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
234 connected = true;
235 break;
236 case RADEON_HPD_3:
237 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
238 connected = true;
239 break;
240 case RADEON_HPD_4:
241 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
242 connected = true;
243 break;
244 case RADEON_HPD_5:
245 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
246 connected = true;
247 break;
248 case RADEON_HPD_6:
249 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
250 connected = true;
251 break;
252 default:
253 break;
254 }
255
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500256 return connected;
257}
258
259void evergreen_hpd_set_polarity(struct radeon_device *rdev,
260 enum radeon_hpd_id hpd)
261{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500262 u32 tmp;
263 bool connected = evergreen_hpd_sense(rdev, hpd);
264
265 switch (hpd) {
266 case RADEON_HPD_1:
267 tmp = RREG32(DC_HPD1_INT_CONTROL);
268 if (connected)
269 tmp &= ~DC_HPDx_INT_POLARITY;
270 else
271 tmp |= DC_HPDx_INT_POLARITY;
272 WREG32(DC_HPD1_INT_CONTROL, tmp);
273 break;
274 case RADEON_HPD_2:
275 tmp = RREG32(DC_HPD2_INT_CONTROL);
276 if (connected)
277 tmp &= ~DC_HPDx_INT_POLARITY;
278 else
279 tmp |= DC_HPDx_INT_POLARITY;
280 WREG32(DC_HPD2_INT_CONTROL, tmp);
281 break;
282 case RADEON_HPD_3:
283 tmp = RREG32(DC_HPD3_INT_CONTROL);
284 if (connected)
285 tmp &= ~DC_HPDx_INT_POLARITY;
286 else
287 tmp |= DC_HPDx_INT_POLARITY;
288 WREG32(DC_HPD3_INT_CONTROL, tmp);
289 break;
290 case RADEON_HPD_4:
291 tmp = RREG32(DC_HPD4_INT_CONTROL);
292 if (connected)
293 tmp &= ~DC_HPDx_INT_POLARITY;
294 else
295 tmp |= DC_HPDx_INT_POLARITY;
296 WREG32(DC_HPD4_INT_CONTROL, tmp);
297 break;
298 case RADEON_HPD_5:
299 tmp = RREG32(DC_HPD5_INT_CONTROL);
300 if (connected)
301 tmp &= ~DC_HPDx_INT_POLARITY;
302 else
303 tmp |= DC_HPDx_INT_POLARITY;
304 WREG32(DC_HPD5_INT_CONTROL, tmp);
305 break;
306 case RADEON_HPD_6:
307 tmp = RREG32(DC_HPD6_INT_CONTROL);
308 if (connected)
309 tmp &= ~DC_HPDx_INT_POLARITY;
310 else
311 tmp |= DC_HPDx_INT_POLARITY;
312 WREG32(DC_HPD6_INT_CONTROL, tmp);
313 break;
314 default:
315 break;
316 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500317}
318
319void evergreen_hpd_init(struct radeon_device *rdev)
320{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500321 struct drm_device *dev = rdev->ddev;
322 struct drm_connector *connector;
323 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
324 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500325
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500326 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
327 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
328 switch (radeon_connector->hpd.hpd) {
329 case RADEON_HPD_1:
330 WREG32(DC_HPD1_CONTROL, tmp);
331 rdev->irq.hpd[0] = true;
332 break;
333 case RADEON_HPD_2:
334 WREG32(DC_HPD2_CONTROL, tmp);
335 rdev->irq.hpd[1] = true;
336 break;
337 case RADEON_HPD_3:
338 WREG32(DC_HPD3_CONTROL, tmp);
339 rdev->irq.hpd[2] = true;
340 break;
341 case RADEON_HPD_4:
342 WREG32(DC_HPD4_CONTROL, tmp);
343 rdev->irq.hpd[3] = true;
344 break;
345 case RADEON_HPD_5:
346 WREG32(DC_HPD5_CONTROL, tmp);
347 rdev->irq.hpd[4] = true;
348 break;
349 case RADEON_HPD_6:
350 WREG32(DC_HPD6_CONTROL, tmp);
351 rdev->irq.hpd[5] = true;
352 break;
353 default:
354 break;
355 }
356 }
357 if (rdev->irq.installed)
358 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500359}
360
361void evergreen_hpd_fini(struct radeon_device *rdev)
362{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500363 struct drm_device *dev = rdev->ddev;
364 struct drm_connector *connector;
365
366 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
367 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
368 switch (radeon_connector->hpd.hpd) {
369 case RADEON_HPD_1:
370 WREG32(DC_HPD1_CONTROL, 0);
371 rdev->irq.hpd[0] = false;
372 break;
373 case RADEON_HPD_2:
374 WREG32(DC_HPD2_CONTROL, 0);
375 rdev->irq.hpd[1] = false;
376 break;
377 case RADEON_HPD_3:
378 WREG32(DC_HPD3_CONTROL, 0);
379 rdev->irq.hpd[2] = false;
380 break;
381 case RADEON_HPD_4:
382 WREG32(DC_HPD4_CONTROL, 0);
383 rdev->irq.hpd[3] = false;
384 break;
385 case RADEON_HPD_5:
386 WREG32(DC_HPD5_CONTROL, 0);
387 rdev->irq.hpd[4] = false;
388 break;
389 case RADEON_HPD_6:
390 WREG32(DC_HPD6_CONTROL, 0);
391 rdev->irq.hpd[5] = false;
392 break;
393 default:
394 break;
395 }
396 }
397}
398
Alex Deucherf9d9c362010-10-22 02:51:05 -0400399/* watermark setup */
400
401static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
402 struct radeon_crtc *radeon_crtc,
403 struct drm_display_mode *mode,
404 struct drm_display_mode *other_mode)
405{
Alex Deucher12dfc842011-04-14 19:07:34 -0400406 u32 tmp;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400407 /*
408 * Line Buffer Setup
409 * There are 3 line buffers, each one shared by 2 display controllers.
410 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
411 * the display controllers. The paritioning is done via one of four
412 * preset allocations specified in bits 2:0:
413 * first display controller
414 * 0 - first half of lb (3840 * 2)
415 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400416 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400417 * 3 - first 1/4 of lb (1920 * 2)
418 * second display controller
419 * 4 - second half of lb (3840 * 2)
420 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400421 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400422 * 7 - last 1/4 of lb (1920 * 2)
423 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400424 /* this can get tricky if we have two large displays on a paired group
425 * of crtcs. Ideally for multiple large displays we'd assign them to
426 * non-linked crtcs for maximum line buffer allocation.
427 */
428 if (radeon_crtc->base.enabled && mode) {
429 if (other_mode)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400430 tmp = 0; /* 1/2 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400431 else
432 tmp = 2; /* whole */
433 } else
434 tmp = 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400435
436 /* second controller of the pair uses second half of the lb */
437 if (radeon_crtc->crtc_id % 2)
438 tmp += 4;
439 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
440
Alex Deucher12dfc842011-04-14 19:07:34 -0400441 if (radeon_crtc->base.enabled && mode) {
442 switch (tmp) {
443 case 0:
444 case 4:
445 default:
446 if (ASIC_IS_DCE5(rdev))
447 return 4096 * 2;
448 else
449 return 3840 * 2;
450 case 1:
451 case 5:
452 if (ASIC_IS_DCE5(rdev))
453 return 6144 * 2;
454 else
455 return 5760 * 2;
456 case 2:
457 case 6:
458 if (ASIC_IS_DCE5(rdev))
459 return 8192 * 2;
460 else
461 return 7680 * 2;
462 case 3:
463 case 7:
464 if (ASIC_IS_DCE5(rdev))
465 return 2048 * 2;
466 else
467 return 1920 * 2;
468 }
Alex Deucherf9d9c362010-10-22 02:51:05 -0400469 }
Alex Deucher12dfc842011-04-14 19:07:34 -0400470
471 /* controller not enabled, so no lb used */
472 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400473}
474
475static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
476{
477 u32 tmp = RREG32(MC_SHARED_CHMAP);
478
479 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
480 case 0:
481 default:
482 return 1;
483 case 1:
484 return 2;
485 case 2:
486 return 4;
487 case 3:
488 return 8;
489 }
490}
491
492struct evergreen_wm_params {
493 u32 dram_channels; /* number of dram channels */
494 u32 yclk; /* bandwidth per dram data pin in kHz */
495 u32 sclk; /* engine clock in kHz */
496 u32 disp_clk; /* display clock in kHz */
497 u32 src_width; /* viewport width */
498 u32 active_time; /* active display time in ns */
499 u32 blank_time; /* blank time in ns */
500 bool interlaced; /* mode is interlaced */
501 fixed20_12 vsc; /* vertical scale ratio */
502 u32 num_heads; /* number of active crtcs */
503 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
504 u32 lb_size; /* line buffer allocated to pipe */
505 u32 vtaps; /* vertical scaler taps */
506};
507
508static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
509{
510 /* Calculate DRAM Bandwidth and the part allocated to display. */
511 fixed20_12 dram_efficiency; /* 0.7 */
512 fixed20_12 yclk, dram_channels, bandwidth;
513 fixed20_12 a;
514
515 a.full = dfixed_const(1000);
516 yclk.full = dfixed_const(wm->yclk);
517 yclk.full = dfixed_div(yclk, a);
518 dram_channels.full = dfixed_const(wm->dram_channels * 4);
519 a.full = dfixed_const(10);
520 dram_efficiency.full = dfixed_const(7);
521 dram_efficiency.full = dfixed_div(dram_efficiency, a);
522 bandwidth.full = dfixed_mul(dram_channels, yclk);
523 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
524
525 return dfixed_trunc(bandwidth);
526}
527
528static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
529{
530 /* Calculate DRAM Bandwidth and the part allocated to display. */
531 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
532 fixed20_12 yclk, dram_channels, bandwidth;
533 fixed20_12 a;
534
535 a.full = dfixed_const(1000);
536 yclk.full = dfixed_const(wm->yclk);
537 yclk.full = dfixed_div(yclk, a);
538 dram_channels.full = dfixed_const(wm->dram_channels * 4);
539 a.full = dfixed_const(10);
540 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
541 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
542 bandwidth.full = dfixed_mul(dram_channels, yclk);
543 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
544
545 return dfixed_trunc(bandwidth);
546}
547
548static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
549{
550 /* Calculate the display Data return Bandwidth */
551 fixed20_12 return_efficiency; /* 0.8 */
552 fixed20_12 sclk, bandwidth;
553 fixed20_12 a;
554
555 a.full = dfixed_const(1000);
556 sclk.full = dfixed_const(wm->sclk);
557 sclk.full = dfixed_div(sclk, a);
558 a.full = dfixed_const(10);
559 return_efficiency.full = dfixed_const(8);
560 return_efficiency.full = dfixed_div(return_efficiency, a);
561 a.full = dfixed_const(32);
562 bandwidth.full = dfixed_mul(a, sclk);
563 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
564
565 return dfixed_trunc(bandwidth);
566}
567
568static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
569{
570 /* Calculate the DMIF Request Bandwidth */
571 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
572 fixed20_12 disp_clk, bandwidth;
573 fixed20_12 a;
574
575 a.full = dfixed_const(1000);
576 disp_clk.full = dfixed_const(wm->disp_clk);
577 disp_clk.full = dfixed_div(disp_clk, a);
578 a.full = dfixed_const(10);
579 disp_clk_request_efficiency.full = dfixed_const(8);
580 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
581 a.full = dfixed_const(32);
582 bandwidth.full = dfixed_mul(a, disp_clk);
583 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
584
585 return dfixed_trunc(bandwidth);
586}
587
588static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
589{
590 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
591 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
592 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
593 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
594
595 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
596}
597
598static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
599{
600 /* Calculate the display mode Average Bandwidth
601 * DisplayMode should contain the source and destination dimensions,
602 * timing, etc.
603 */
604 fixed20_12 bpp;
605 fixed20_12 line_time;
606 fixed20_12 src_width;
607 fixed20_12 bandwidth;
608 fixed20_12 a;
609
610 a.full = dfixed_const(1000);
611 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
612 line_time.full = dfixed_div(line_time, a);
613 bpp.full = dfixed_const(wm->bytes_per_pixel);
614 src_width.full = dfixed_const(wm->src_width);
615 bandwidth.full = dfixed_mul(src_width, bpp);
616 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
617 bandwidth.full = dfixed_div(bandwidth, line_time);
618
619 return dfixed_trunc(bandwidth);
620}
621
622static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
623{
624 /* First calcualte the latency in ns */
625 u32 mc_latency = 2000; /* 2000 ns. */
626 u32 available_bandwidth = evergreen_available_bandwidth(wm);
627 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
628 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
629 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
630 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
631 (wm->num_heads * cursor_line_pair_return_time);
632 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
633 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
634 fixed20_12 a, b, c;
635
636 if (wm->num_heads == 0)
637 return 0;
638
639 a.full = dfixed_const(2);
640 b.full = dfixed_const(1);
641 if ((wm->vsc.full > a.full) ||
642 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
643 (wm->vtaps >= 5) ||
644 ((wm->vsc.full >= a.full) && wm->interlaced))
645 max_src_lines_per_dst_line = 4;
646 else
647 max_src_lines_per_dst_line = 2;
648
649 a.full = dfixed_const(available_bandwidth);
650 b.full = dfixed_const(wm->num_heads);
651 a.full = dfixed_div(a, b);
652
653 b.full = dfixed_const(1000);
654 c.full = dfixed_const(wm->disp_clk);
655 b.full = dfixed_div(c, b);
656 c.full = dfixed_const(wm->bytes_per_pixel);
657 b.full = dfixed_mul(b, c);
658
659 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
660
661 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
662 b.full = dfixed_const(1000);
663 c.full = dfixed_const(lb_fill_bw);
664 b.full = dfixed_div(c, b);
665 a.full = dfixed_div(a, b);
666 line_fill_time = dfixed_trunc(a);
667
668 if (line_fill_time < wm->active_time)
669 return latency;
670 else
671 return latency + (line_fill_time - wm->active_time);
672
673}
674
675static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
676{
677 if (evergreen_average_bandwidth(wm) <=
678 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
679 return true;
680 else
681 return false;
682};
683
684static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
685{
686 if (evergreen_average_bandwidth(wm) <=
687 (evergreen_available_bandwidth(wm) / wm->num_heads))
688 return true;
689 else
690 return false;
691};
692
693static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
694{
695 u32 lb_partitions = wm->lb_size / wm->src_width;
696 u32 line_time = wm->active_time + wm->blank_time;
697 u32 latency_tolerant_lines;
698 u32 latency_hiding;
699 fixed20_12 a;
700
701 a.full = dfixed_const(1);
702 if (wm->vsc.full > a.full)
703 latency_tolerant_lines = 1;
704 else {
705 if (lb_partitions <= (wm->vtaps + 1))
706 latency_tolerant_lines = 1;
707 else
708 latency_tolerant_lines = 2;
709 }
710
711 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
712
713 if (evergreen_latency_watermark(wm) <= latency_hiding)
714 return true;
715 else
716 return false;
717}
718
719static void evergreen_program_watermarks(struct radeon_device *rdev,
720 struct radeon_crtc *radeon_crtc,
721 u32 lb_size, u32 num_heads)
722{
723 struct drm_display_mode *mode = &radeon_crtc->base.mode;
724 struct evergreen_wm_params wm;
725 u32 pixel_period;
726 u32 line_time = 0;
727 u32 latency_watermark_a = 0, latency_watermark_b = 0;
728 u32 priority_a_mark = 0, priority_b_mark = 0;
729 u32 priority_a_cnt = PRIORITY_OFF;
730 u32 priority_b_cnt = PRIORITY_OFF;
731 u32 pipe_offset = radeon_crtc->crtc_id * 16;
732 u32 tmp, arb_control3;
733 fixed20_12 a, b, c;
734
735 if (radeon_crtc->base.enabled && num_heads && mode) {
736 pixel_period = 1000000 / (u32)mode->clock;
737 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
738 priority_a_cnt = 0;
739 priority_b_cnt = 0;
740
741 wm.yclk = rdev->pm.current_mclk * 10;
742 wm.sclk = rdev->pm.current_sclk * 10;
743 wm.disp_clk = mode->clock;
744 wm.src_width = mode->crtc_hdisplay;
745 wm.active_time = mode->crtc_hdisplay * pixel_period;
746 wm.blank_time = line_time - wm.active_time;
747 wm.interlaced = false;
748 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
749 wm.interlaced = true;
750 wm.vsc = radeon_crtc->vsc;
751 wm.vtaps = 1;
752 if (radeon_crtc->rmx_type != RMX_OFF)
753 wm.vtaps = 2;
754 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
755 wm.lb_size = lb_size;
756 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
757 wm.num_heads = num_heads;
758
759 /* set for high clocks */
760 latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
761 /* set for low clocks */
762 /* wm.yclk = low clk; wm.sclk = low clk */
763 latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
764
765 /* possibly force display priority to high */
766 /* should really do this at mode validation time... */
767 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
768 !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
769 !evergreen_check_latency_hiding(&wm) ||
770 (rdev->disp_priority == 2)) {
Alex Deucher92bdfd42011-08-04 17:28:40 +0000771 DRM_DEBUG_KMS("force priority to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -0400772 priority_a_cnt |= PRIORITY_ALWAYS_ON;
773 priority_b_cnt |= PRIORITY_ALWAYS_ON;
774 }
775
776 a.full = dfixed_const(1000);
777 b.full = dfixed_const(mode->clock);
778 b.full = dfixed_div(b, a);
779 c.full = dfixed_const(latency_watermark_a);
780 c.full = dfixed_mul(c, b);
781 c.full = dfixed_mul(c, radeon_crtc->hsc);
782 c.full = dfixed_div(c, a);
783 a.full = dfixed_const(16);
784 c.full = dfixed_div(c, a);
785 priority_a_mark = dfixed_trunc(c);
786 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
787
788 a.full = dfixed_const(1000);
789 b.full = dfixed_const(mode->clock);
790 b.full = dfixed_div(b, a);
791 c.full = dfixed_const(latency_watermark_b);
792 c.full = dfixed_mul(c, b);
793 c.full = dfixed_mul(c, radeon_crtc->hsc);
794 c.full = dfixed_div(c, a);
795 a.full = dfixed_const(16);
796 c.full = dfixed_div(c, a);
797 priority_b_mark = dfixed_trunc(c);
798 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
799 }
800
801 /* select wm A */
802 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
803 tmp = arb_control3;
804 tmp &= ~LATENCY_WATERMARK_MASK(3);
805 tmp |= LATENCY_WATERMARK_MASK(1);
806 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
807 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
808 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
809 LATENCY_HIGH_WATERMARK(line_time)));
810 /* select wm B */
811 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
812 tmp &= ~LATENCY_WATERMARK_MASK(3);
813 tmp |= LATENCY_WATERMARK_MASK(2);
814 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
815 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
816 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
817 LATENCY_HIGH_WATERMARK(line_time)));
818 /* restore original selection */
819 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
820
821 /* write the priority marks */
822 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
823 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
824
825}
826
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500827void evergreen_bandwidth_update(struct radeon_device *rdev)
828{
Alex Deucherf9d9c362010-10-22 02:51:05 -0400829 struct drm_display_mode *mode0 = NULL;
830 struct drm_display_mode *mode1 = NULL;
831 u32 num_heads = 0, lb_size;
832 int i;
833
834 radeon_update_display_priority(rdev);
835
836 for (i = 0; i < rdev->num_crtc; i++) {
837 if (rdev->mode_info.crtcs[i]->base.enabled)
838 num_heads++;
839 }
840 for (i = 0; i < rdev->num_crtc; i += 2) {
841 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
842 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
843 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
844 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
845 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
846 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
847 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500848}
849
Alex Deucherb9952a82011-03-02 20:07:33 -0500850int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500851{
852 unsigned i;
853 u32 tmp;
854
855 for (i = 0; i < rdev->usec_timeout; i++) {
856 /* read MC_STATUS */
857 tmp = RREG32(SRBM_STATUS) & 0x1F00;
858 if (!tmp)
859 return 0;
860 udelay(1);
861 }
862 return -1;
863}
864
865/*
866 * GART
867 */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400868void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
869{
870 unsigned i;
871 u32 tmp;
872
Alex Deucher6f2f48a2010-12-15 11:01:56 -0500873 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
874
Alex Deucher0fcdb612010-03-24 13:20:41 -0400875 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
876 for (i = 0; i < rdev->usec_timeout; i++) {
877 /* read MC_STATUS */
878 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
879 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
880 if (tmp == 2) {
881 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
882 return;
883 }
884 if (tmp) {
885 return;
886 }
887 udelay(1);
888 }
889}
890
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500891int evergreen_pcie_gart_enable(struct radeon_device *rdev)
892{
893 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -0400894 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500895
896 if (rdev->gart.table.vram.robj == NULL) {
897 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
898 return -EINVAL;
899 }
900 r = radeon_gart_table_vram_pin(rdev);
901 if (r)
902 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000903 radeon_gart_restore(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500904 /* Setup L2 cache */
905 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
906 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
907 EFFECTIVE_L2_QUEUE_SIZE(7));
908 WREG32(VM_L2_CNTL2, 0);
909 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
910 /* Setup TLB control */
911 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
912 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
913 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
914 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -0400915 if (rdev->flags & RADEON_IS_IGP) {
916 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
917 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
918 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
919 } else {
920 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
921 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
922 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
923 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500924 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
925 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
926 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
927 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
928 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
929 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
930 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
931 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
932 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
933 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
934 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -0400935 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500936
Alex Deucher0fcdb612010-03-24 13:20:41 -0400937 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000938 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
939 (unsigned)(rdev->mc.gtt_size >> 20),
940 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500941 rdev->gart.ready = true;
942 return 0;
943}
944
945void evergreen_pcie_gart_disable(struct radeon_device *rdev)
946{
947 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -0400948 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500949
950 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400951 WREG32(VM_CONTEXT0_CNTL, 0);
952 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500953
954 /* Setup L2 cache */
955 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
956 EFFECTIVE_L2_QUEUE_SIZE(7));
957 WREG32(VM_L2_CNTL2, 0);
958 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
959 /* Setup TLB control */
960 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
961 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
962 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
963 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
964 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
965 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
966 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
967 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
968 if (rdev->gart.table.vram.robj) {
969 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
970 if (likely(r == 0)) {
971 radeon_bo_kunmap(rdev->gart.table.vram.robj);
972 radeon_bo_unpin(rdev->gart.table.vram.robj);
973 radeon_bo_unreserve(rdev->gart.table.vram.robj);
974 }
975 }
976}
977
978void evergreen_pcie_gart_fini(struct radeon_device *rdev)
979{
980 evergreen_pcie_gart_disable(rdev);
981 radeon_gart_table_vram_free(rdev);
982 radeon_gart_fini(rdev);
983}
984
985
986void evergreen_agp_enable(struct radeon_device *rdev)
987{
988 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500989
990 /* Setup L2 cache */
991 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
992 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
993 EFFECTIVE_L2_QUEUE_SIZE(7));
994 WREG32(VM_L2_CNTL2, 0);
995 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
996 /* Setup TLB control */
997 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
998 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
999 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1000 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1001 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1002 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1003 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1004 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1005 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1006 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1007 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04001008 WREG32(VM_CONTEXT0_CNTL, 0);
1009 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001010}
1011
Alex Deucherb9952a82011-03-02 20:07:33 -05001012void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001013{
1014 save->vga_control[0] = RREG32(D1VGA_CONTROL);
1015 save->vga_control[1] = RREG32(D2VGA_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001016 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
1017 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
1018 save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
1019 save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04001020 if (rdev->num_crtc >= 4) {
1021 save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
1022 save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
Alex Deucher18007402010-11-22 17:56:28 -05001023 save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
1024 save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04001025 }
1026 if (rdev->num_crtc >= 6) {
1027 save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
1028 save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
Alex Deucher18007402010-11-22 17:56:28 -05001029 save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
1030 save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
1031 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001032
1033 /* Stop all video */
1034 WREG32(VGA_RENDER_CONTROL, 0);
1035 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1036 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001037 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001038 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1039 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001040 }
1041 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001042 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1043 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1044 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001045 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1046 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001047 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001048 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1049 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001050 }
1051 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001052 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1053 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1054 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001055 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1056 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001057 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001058 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1059 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001060 }
1061 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001062 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1063 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1064 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001065
1066 WREG32(D1VGA_CONTROL, 0);
1067 WREG32(D2VGA_CONTROL, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001068 if (rdev->num_crtc >= 4) {
1069 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1070 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1071 }
1072 if (rdev->num_crtc >= 6) {
1073 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1074 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1075 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001076}
1077
Alex Deucherb9952a82011-03-02 20:07:33 -05001078void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001079{
1080 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1081 upper_32_bits(rdev->mc.vram_start));
1082 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1083 upper_32_bits(rdev->mc.vram_start));
1084 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1085 (u32)rdev->mc.vram_start);
1086 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1087 (u32)rdev->mc.vram_start);
1088
1089 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1090 upper_32_bits(rdev->mc.vram_start));
1091 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1092 upper_32_bits(rdev->mc.vram_start));
1093 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1094 (u32)rdev->mc.vram_start);
1095 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1096 (u32)rdev->mc.vram_start);
1097
Alex Deucherb7eff392011-07-08 11:44:56 -04001098 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001099 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1100 upper_32_bits(rdev->mc.vram_start));
1101 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1102 upper_32_bits(rdev->mc.vram_start));
1103 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1104 (u32)rdev->mc.vram_start);
1105 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1106 (u32)rdev->mc.vram_start);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001107
Alex Deucher18007402010-11-22 17:56:28 -05001108 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1109 upper_32_bits(rdev->mc.vram_start));
1110 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1111 upper_32_bits(rdev->mc.vram_start));
1112 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1113 (u32)rdev->mc.vram_start);
1114 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1115 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04001116 }
1117 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001118 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1119 upper_32_bits(rdev->mc.vram_start));
1120 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1121 upper_32_bits(rdev->mc.vram_start));
1122 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1123 (u32)rdev->mc.vram_start);
1124 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1125 (u32)rdev->mc.vram_start);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001126
Alex Deucher18007402010-11-22 17:56:28 -05001127 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1128 upper_32_bits(rdev->mc.vram_start));
1129 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1130 upper_32_bits(rdev->mc.vram_start));
1131 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1132 (u32)rdev->mc.vram_start);
1133 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1134 (u32)rdev->mc.vram_start);
1135 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001136
1137 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
1138 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
1139 /* Unlock host access */
1140 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
1141 mdelay(1);
1142 /* Restore video state */
1143 WREG32(D1VGA_CONTROL, save->vga_control[0]);
1144 WREG32(D2VGA_CONTROL, save->vga_control[1]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001145 if (rdev->num_crtc >= 4) {
1146 WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
1147 WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
1148 }
1149 if (rdev->num_crtc >= 6) {
1150 WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
1151 WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
1152 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001153 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1154 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001155 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001156 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1157 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001158 }
1159 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001160 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1161 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1162 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001163 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
1164 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001165 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001166 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
1167 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
Alex Deucherb7eff392011-07-08 11:44:56 -04001168 }
1169 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001170 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
1171 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
1172 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001173 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1174 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001175 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001176 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1177 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001178 }
1179 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001180 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1181 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1182 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001183 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
1184}
1185
Alex Deucher755d8192011-03-02 20:07:34 -05001186void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001187{
1188 struct evergreen_mc_save save;
1189 u32 tmp;
1190 int i, j;
1191
1192 /* Initialize HDP */
1193 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1194 WREG32((0x2c14 + j), 0x00000000);
1195 WREG32((0x2c18 + j), 0x00000000);
1196 WREG32((0x2c1c + j), 0x00000000);
1197 WREG32((0x2c20 + j), 0x00000000);
1198 WREG32((0x2c24 + j), 0x00000000);
1199 }
1200 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1201
1202 evergreen_mc_stop(rdev, &save);
1203 if (evergreen_mc_wait_for_idle(rdev)) {
1204 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1205 }
1206 /* Lockout access through VGA aperture*/
1207 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1208 /* Update configuration */
1209 if (rdev->flags & RADEON_IS_AGP) {
1210 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1211 /* VRAM before AGP */
1212 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1213 rdev->mc.vram_start >> 12);
1214 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1215 rdev->mc.gtt_end >> 12);
1216 } else {
1217 /* VRAM after AGP */
1218 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1219 rdev->mc.gtt_start >> 12);
1220 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1221 rdev->mc.vram_end >> 12);
1222 }
1223 } else {
1224 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1225 rdev->mc.vram_start >> 12);
1226 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1227 rdev->mc.vram_end >> 12);
1228 }
1229 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Alex Deucherb4183e32010-12-15 11:04:10 -05001230 if (rdev->flags & RADEON_IS_IGP) {
1231 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
1232 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
1233 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
1234 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
1235 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001236 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1237 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1238 WREG32(MC_VM_FB_LOCATION, tmp);
1239 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05001240 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001241 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001242 if (rdev->flags & RADEON_IS_AGP) {
1243 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1244 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1245 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1246 } else {
1247 WREG32(MC_VM_AGP_BASE, 0);
1248 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1249 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1250 }
1251 if (evergreen_mc_wait_for_idle(rdev)) {
1252 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1253 }
1254 evergreen_mc_resume(rdev, &save);
1255 /* we need to own VRAM, so turn off the VGA renderer here
1256 * to stop it overwriting our objects */
1257 rv515_vga_render_disable(rdev);
1258}
1259
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001260/*
1261 * CP.
1262 */
Alex Deucher12920592011-02-02 12:37:40 -05001263void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1264{
1265 /* set to DX10/11 mode */
1266 radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
1267 radeon_ring_write(rdev, 1);
1268 /* FIXME: implement */
1269 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001270 radeon_ring_write(rdev,
1271#ifdef __BIG_ENDIAN
1272 (2 << 0) |
1273#endif
1274 (ib->gpu_addr & 0xFFFFFFFC));
Alex Deucher12920592011-02-02 12:37:40 -05001275 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
1276 radeon_ring_write(rdev, ib->length_dw);
1277}
1278
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001279
1280static int evergreen_cp_load_microcode(struct radeon_device *rdev)
1281{
Alex Deucherfe251e22010-03-24 13:36:43 -04001282 const __be32 *fw_data;
1283 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001284
Alex Deucherfe251e22010-03-24 13:36:43 -04001285 if (!rdev->me_fw || !rdev->pfp_fw)
1286 return -EINVAL;
1287
1288 r700_cp_stop(rdev);
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001289 WREG32(CP_RB_CNTL,
1290#ifdef __BIG_ENDIAN
1291 BUF_SWAP_32BIT |
1292#endif
1293 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04001294
1295 fw_data = (const __be32 *)rdev->pfp_fw->data;
1296 WREG32(CP_PFP_UCODE_ADDR, 0);
1297 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
1298 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1299 WREG32(CP_PFP_UCODE_ADDR, 0);
1300
1301 fw_data = (const __be32 *)rdev->me_fw->data;
1302 WREG32(CP_ME_RAM_WADDR, 0);
1303 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
1304 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1305
1306 WREG32(CP_PFP_UCODE_ADDR, 0);
1307 WREG32(CP_ME_RAM_WADDR, 0);
1308 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001309 return 0;
1310}
1311
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001312static int evergreen_cp_start(struct radeon_device *rdev)
1313{
Alex Deucher2281a372010-10-21 13:31:38 -04001314 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001315 uint32_t cp_me;
1316
1317 r = radeon_ring_lock(rdev, 7);
1318 if (r) {
1319 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1320 return r;
1321 }
1322 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
1323 radeon_ring_write(rdev, 0x1);
1324 radeon_ring_write(rdev, 0x0);
1325 radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
1326 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1327 radeon_ring_write(rdev, 0);
1328 radeon_ring_write(rdev, 0);
1329 radeon_ring_unlock_commit(rdev);
1330
1331 cp_me = 0xff;
1332 WREG32(CP_ME_CNTL, cp_me);
1333
Alex Deucher18ff84d2011-02-02 12:37:41 -05001334 r = radeon_ring_lock(rdev, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001335 if (r) {
1336 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1337 return r;
1338 }
Alex Deucher2281a372010-10-21 13:31:38 -04001339
1340 /* setup clear context state */
1341 radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1342 radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
1343
1344 for (i = 0; i < evergreen_default_size; i++)
1345 radeon_ring_write(rdev, evergreen_default_state[i]);
1346
1347 radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1348 radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
1349
1350 /* set clear context state */
1351 radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
1352 radeon_ring_write(rdev, 0);
1353
1354 /* SQ_VTX_BASE_VTX_LOC */
1355 radeon_ring_write(rdev, 0xc0026f00);
1356 radeon_ring_write(rdev, 0x00000000);
1357 radeon_ring_write(rdev, 0x00000000);
1358 radeon_ring_write(rdev, 0x00000000);
1359
1360 /* Clear consts */
1361 radeon_ring_write(rdev, 0xc0036f00);
1362 radeon_ring_write(rdev, 0x00000bc4);
1363 radeon_ring_write(rdev, 0xffffffff);
1364 radeon_ring_write(rdev, 0xffffffff);
1365 radeon_ring_write(rdev, 0xffffffff);
1366
Alex Deucher18ff84d2011-02-02 12:37:41 -05001367 radeon_ring_write(rdev, 0xc0026900);
1368 radeon_ring_write(rdev, 0x00000316);
1369 radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1370 radeon_ring_write(rdev, 0x00000010); /* */
1371
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001372 radeon_ring_unlock_commit(rdev);
1373
1374 return 0;
1375}
1376
Alex Deucherfe251e22010-03-24 13:36:43 -04001377int evergreen_cp_resume(struct radeon_device *rdev)
1378{
1379 u32 tmp;
1380 u32 rb_bufsz;
1381 int r;
1382
1383 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1384 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1385 SOFT_RESET_PA |
1386 SOFT_RESET_SH |
1387 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001388 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04001389 SOFT_RESET_SX));
1390 RREG32(GRBM_SOFT_RESET);
1391 mdelay(15);
1392 WREG32(GRBM_SOFT_RESET, 0);
1393 RREG32(GRBM_SOFT_RESET);
1394
1395 /* Set ring buffer size */
1396 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04001397 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04001398#ifdef __BIG_ENDIAN
1399 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001400#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04001401 WREG32(CP_RB_CNTL, tmp);
1402 WREG32(CP_SEM_WAIT_TIMER, 0x4);
1403
1404 /* Set the write pointer delay */
1405 WREG32(CP_RB_WPTR_DELAY, 0);
1406
1407 /* Initialize the ring buffer's read and write pointers */
1408 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1409 WREG32(CP_RB_RPTR_WR, 0);
1410 WREG32(CP_RB_WPTR, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001411
1412 /* set the wb address wether it's enabled or not */
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001413 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05001414 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04001415 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1416 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1417
1418 if (rdev->wb.enabled)
1419 WREG32(SCRATCH_UMSK, 0xff);
1420 else {
1421 tmp |= RB_NO_UPDATE;
1422 WREG32(SCRATCH_UMSK, 0);
1423 }
1424
Alex Deucherfe251e22010-03-24 13:36:43 -04001425 mdelay(1);
1426 WREG32(CP_RB_CNTL, tmp);
1427
1428 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
1429 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1430
1431 rdev->cp.rptr = RREG32(CP_RB_RPTR);
1432 rdev->cp.wptr = RREG32(CP_RB_WPTR);
1433
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001434 evergreen_cp_start(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001435 rdev->cp.ready = true;
1436 r = radeon_ring_test(rdev);
1437 if (r) {
1438 rdev->cp.ready = false;
1439 return r;
1440 }
1441 return 0;
1442}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001443
1444/*
1445 * Core functions
1446 */
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001447static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
1448 u32 num_tile_pipes,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001449 u32 num_backends,
1450 u32 backend_disable_mask)
1451{
1452 u32 backend_map = 0;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001453 u32 enabled_backends_mask = 0;
1454 u32 enabled_backends_count = 0;
1455 u32 cur_pipe;
1456 u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
1457 u32 cur_backend = 0;
1458 u32 i;
1459 bool force_no_swizzle;
1460
1461 if (num_tile_pipes > EVERGREEN_MAX_PIPES)
1462 num_tile_pipes = EVERGREEN_MAX_PIPES;
1463 if (num_tile_pipes < 1)
1464 num_tile_pipes = 1;
1465 if (num_backends > EVERGREEN_MAX_BACKENDS)
1466 num_backends = EVERGREEN_MAX_BACKENDS;
1467 if (num_backends < 1)
1468 num_backends = 1;
1469
1470 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1471 if (((backend_disable_mask >> i) & 1) == 0) {
1472 enabled_backends_mask |= (1 << i);
1473 ++enabled_backends_count;
1474 }
1475 if (enabled_backends_count == num_backends)
1476 break;
1477 }
1478
1479 if (enabled_backends_count == 0) {
1480 enabled_backends_mask = 1;
1481 enabled_backends_count = 1;
1482 }
1483
1484 if (enabled_backends_count != num_backends)
1485 num_backends = enabled_backends_count;
1486
1487 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
1488 switch (rdev->family) {
1489 case CHIP_CEDAR:
1490 case CHIP_REDWOOD:
Alex Deucherd5e455e2010-11-22 17:56:29 -05001491 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04001492 case CHIP_SUMO:
1493 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001494 case CHIP_TURKS:
1495 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001496 force_no_swizzle = false;
1497 break;
1498 case CHIP_CYPRESS:
1499 case CHIP_HEMLOCK:
1500 case CHIP_JUNIPER:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001501 case CHIP_BARTS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001502 default:
1503 force_no_swizzle = true;
1504 break;
1505 }
1506 if (force_no_swizzle) {
1507 bool last_backend_enabled = false;
1508
1509 force_no_swizzle = false;
1510 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1511 if (((enabled_backends_mask >> i) & 1) == 1) {
1512 if (last_backend_enabled)
1513 force_no_swizzle = true;
1514 last_backend_enabled = true;
1515 } else
1516 last_backend_enabled = false;
1517 }
1518 }
1519
1520 switch (num_tile_pipes) {
1521 case 1:
1522 case 3:
1523 case 5:
1524 case 7:
1525 DRM_ERROR("odd number of pipes!\n");
1526 break;
1527 case 2:
1528 swizzle_pipe[0] = 0;
1529 swizzle_pipe[1] = 1;
1530 break;
1531 case 4:
1532 if (force_no_swizzle) {
1533 swizzle_pipe[0] = 0;
1534 swizzle_pipe[1] = 1;
1535 swizzle_pipe[2] = 2;
1536 swizzle_pipe[3] = 3;
1537 } else {
1538 swizzle_pipe[0] = 0;
1539 swizzle_pipe[1] = 2;
1540 swizzle_pipe[2] = 1;
1541 swizzle_pipe[3] = 3;
1542 }
1543 break;
1544 case 6:
1545 if (force_no_swizzle) {
1546 swizzle_pipe[0] = 0;
1547 swizzle_pipe[1] = 1;
1548 swizzle_pipe[2] = 2;
1549 swizzle_pipe[3] = 3;
1550 swizzle_pipe[4] = 4;
1551 swizzle_pipe[5] = 5;
1552 } else {
1553 swizzle_pipe[0] = 0;
1554 swizzle_pipe[1] = 2;
1555 swizzle_pipe[2] = 4;
1556 swizzle_pipe[3] = 1;
1557 swizzle_pipe[4] = 3;
1558 swizzle_pipe[5] = 5;
1559 }
1560 break;
1561 case 8:
1562 if (force_no_swizzle) {
1563 swizzle_pipe[0] = 0;
1564 swizzle_pipe[1] = 1;
1565 swizzle_pipe[2] = 2;
1566 swizzle_pipe[3] = 3;
1567 swizzle_pipe[4] = 4;
1568 swizzle_pipe[5] = 5;
1569 swizzle_pipe[6] = 6;
1570 swizzle_pipe[7] = 7;
1571 } else {
1572 swizzle_pipe[0] = 0;
1573 swizzle_pipe[1] = 2;
1574 swizzle_pipe[2] = 4;
1575 swizzle_pipe[3] = 6;
1576 swizzle_pipe[4] = 1;
1577 swizzle_pipe[5] = 3;
1578 swizzle_pipe[6] = 5;
1579 swizzle_pipe[7] = 7;
1580 }
1581 break;
1582 }
1583
1584 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1585 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1586 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1587
1588 backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
1589
1590 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1591 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001592
1593 return backend_map;
1594}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001595
Alex Deucher9535ab72010-11-22 17:56:18 -05001596static void evergreen_program_channel_remap(struct radeon_device *rdev)
1597{
1598 u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
1599
1600 tmp = RREG32(MC_SHARED_CHMAP);
1601 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1602 case 0:
1603 case 1:
1604 case 2:
1605 case 3:
1606 default:
1607 /* default mapping */
1608 mc_shared_chremap = 0x00fac688;
1609 break;
1610 }
1611
1612 switch (rdev->family) {
1613 case CHIP_HEMLOCK:
1614 case CHIP_CYPRESS:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001615 case CHIP_BARTS:
Alex Deucher9535ab72010-11-22 17:56:18 -05001616 tcp_chan_steer_lo = 0x54763210;
1617 tcp_chan_steer_hi = 0x0000ba98;
1618 break;
1619 case CHIP_JUNIPER:
1620 case CHIP_REDWOOD:
1621 case CHIP_CEDAR:
Alex Deucherd5e455e2010-11-22 17:56:29 -05001622 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04001623 case CHIP_SUMO:
1624 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001625 case CHIP_TURKS:
1626 case CHIP_CAICOS:
Alex Deucher9535ab72010-11-22 17:56:18 -05001627 default:
1628 tcp_chan_steer_lo = 0x76543210;
1629 tcp_chan_steer_hi = 0x0000ba98;
1630 break;
1631 }
1632
1633 WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
1634 WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
1635 WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
1636}
1637
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001638static void evergreen_gpu_init(struct radeon_device *rdev)
1639{
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001640 u32 cc_rb_backend_disable = 0;
1641 u32 cc_gc_shader_pipe_config;
1642 u32 gb_addr_config = 0;
1643 u32 mc_shared_chmap, mc_arb_ramcfg;
1644 u32 gb_backend_map;
1645 u32 grbm_gfx_index;
1646 u32 sx_debug_1;
1647 u32 smx_dc_ctl0;
1648 u32 sq_config;
1649 u32 sq_lds_resource_mgmt;
1650 u32 sq_gpr_resource_mgmt_1;
1651 u32 sq_gpr_resource_mgmt_2;
1652 u32 sq_gpr_resource_mgmt_3;
1653 u32 sq_thread_resource_mgmt;
1654 u32 sq_thread_resource_mgmt_2;
1655 u32 sq_stack_resource_mgmt_1;
1656 u32 sq_stack_resource_mgmt_2;
1657 u32 sq_stack_resource_mgmt_3;
1658 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04001659 u32 hdp_host_path_cntl, tmp;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001660 int i, j, num_shader_engines, ps_thread_count;
1661
1662 switch (rdev->family) {
1663 case CHIP_CYPRESS:
1664 case CHIP_HEMLOCK:
1665 rdev->config.evergreen.num_ses = 2;
1666 rdev->config.evergreen.max_pipes = 4;
1667 rdev->config.evergreen.max_tile_pipes = 8;
1668 rdev->config.evergreen.max_simds = 10;
1669 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1670 rdev->config.evergreen.max_gprs = 256;
1671 rdev->config.evergreen.max_threads = 248;
1672 rdev->config.evergreen.max_gs_threads = 32;
1673 rdev->config.evergreen.max_stack_entries = 512;
1674 rdev->config.evergreen.sx_num_of_sets = 4;
1675 rdev->config.evergreen.sx_max_export_size = 256;
1676 rdev->config.evergreen.sx_max_export_pos_size = 64;
1677 rdev->config.evergreen.sx_max_export_smx_size = 192;
1678 rdev->config.evergreen.max_hw_contexts = 8;
1679 rdev->config.evergreen.sq_num_cf_insts = 2;
1680
1681 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1682 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1683 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1684 break;
1685 case CHIP_JUNIPER:
1686 rdev->config.evergreen.num_ses = 1;
1687 rdev->config.evergreen.max_pipes = 4;
1688 rdev->config.evergreen.max_tile_pipes = 4;
1689 rdev->config.evergreen.max_simds = 10;
1690 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1691 rdev->config.evergreen.max_gprs = 256;
1692 rdev->config.evergreen.max_threads = 248;
1693 rdev->config.evergreen.max_gs_threads = 32;
1694 rdev->config.evergreen.max_stack_entries = 512;
1695 rdev->config.evergreen.sx_num_of_sets = 4;
1696 rdev->config.evergreen.sx_max_export_size = 256;
1697 rdev->config.evergreen.sx_max_export_pos_size = 64;
1698 rdev->config.evergreen.sx_max_export_smx_size = 192;
1699 rdev->config.evergreen.max_hw_contexts = 8;
1700 rdev->config.evergreen.sq_num_cf_insts = 2;
1701
1702 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1703 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1704 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1705 break;
1706 case CHIP_REDWOOD:
1707 rdev->config.evergreen.num_ses = 1;
1708 rdev->config.evergreen.max_pipes = 4;
1709 rdev->config.evergreen.max_tile_pipes = 4;
1710 rdev->config.evergreen.max_simds = 5;
1711 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1712 rdev->config.evergreen.max_gprs = 256;
1713 rdev->config.evergreen.max_threads = 248;
1714 rdev->config.evergreen.max_gs_threads = 32;
1715 rdev->config.evergreen.max_stack_entries = 256;
1716 rdev->config.evergreen.sx_num_of_sets = 4;
1717 rdev->config.evergreen.sx_max_export_size = 256;
1718 rdev->config.evergreen.sx_max_export_pos_size = 64;
1719 rdev->config.evergreen.sx_max_export_smx_size = 192;
1720 rdev->config.evergreen.max_hw_contexts = 8;
1721 rdev->config.evergreen.sq_num_cf_insts = 2;
1722
1723 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1724 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1725 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1726 break;
1727 case CHIP_CEDAR:
1728 default:
1729 rdev->config.evergreen.num_ses = 1;
1730 rdev->config.evergreen.max_pipes = 2;
1731 rdev->config.evergreen.max_tile_pipes = 2;
1732 rdev->config.evergreen.max_simds = 2;
1733 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1734 rdev->config.evergreen.max_gprs = 256;
1735 rdev->config.evergreen.max_threads = 192;
1736 rdev->config.evergreen.max_gs_threads = 16;
1737 rdev->config.evergreen.max_stack_entries = 256;
1738 rdev->config.evergreen.sx_num_of_sets = 4;
1739 rdev->config.evergreen.sx_max_export_size = 128;
1740 rdev->config.evergreen.sx_max_export_pos_size = 32;
1741 rdev->config.evergreen.sx_max_export_smx_size = 96;
1742 rdev->config.evergreen.max_hw_contexts = 4;
1743 rdev->config.evergreen.sq_num_cf_insts = 1;
1744
1745 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1746 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1747 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1748 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05001749 case CHIP_PALM:
1750 rdev->config.evergreen.num_ses = 1;
1751 rdev->config.evergreen.max_pipes = 2;
1752 rdev->config.evergreen.max_tile_pipes = 2;
1753 rdev->config.evergreen.max_simds = 2;
1754 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1755 rdev->config.evergreen.max_gprs = 256;
1756 rdev->config.evergreen.max_threads = 192;
1757 rdev->config.evergreen.max_gs_threads = 16;
1758 rdev->config.evergreen.max_stack_entries = 256;
1759 rdev->config.evergreen.sx_num_of_sets = 4;
1760 rdev->config.evergreen.sx_max_export_size = 128;
1761 rdev->config.evergreen.sx_max_export_pos_size = 32;
1762 rdev->config.evergreen.sx_max_export_smx_size = 96;
1763 rdev->config.evergreen.max_hw_contexts = 4;
1764 rdev->config.evergreen.sq_num_cf_insts = 1;
1765
1766 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1767 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1768 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1769 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001770 case CHIP_SUMO:
1771 rdev->config.evergreen.num_ses = 1;
1772 rdev->config.evergreen.max_pipes = 4;
1773 rdev->config.evergreen.max_tile_pipes = 2;
1774 if (rdev->pdev->device == 0x9648)
1775 rdev->config.evergreen.max_simds = 3;
1776 else if ((rdev->pdev->device == 0x9647) ||
1777 (rdev->pdev->device == 0x964a))
1778 rdev->config.evergreen.max_simds = 4;
1779 else
1780 rdev->config.evergreen.max_simds = 5;
1781 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1782 rdev->config.evergreen.max_gprs = 256;
1783 rdev->config.evergreen.max_threads = 248;
1784 rdev->config.evergreen.max_gs_threads = 32;
1785 rdev->config.evergreen.max_stack_entries = 256;
1786 rdev->config.evergreen.sx_num_of_sets = 4;
1787 rdev->config.evergreen.sx_max_export_size = 256;
1788 rdev->config.evergreen.sx_max_export_pos_size = 64;
1789 rdev->config.evergreen.sx_max_export_smx_size = 192;
1790 rdev->config.evergreen.max_hw_contexts = 8;
1791 rdev->config.evergreen.sq_num_cf_insts = 2;
1792
1793 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1794 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1795 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1796 break;
1797 case CHIP_SUMO2:
1798 rdev->config.evergreen.num_ses = 1;
1799 rdev->config.evergreen.max_pipes = 4;
1800 rdev->config.evergreen.max_tile_pipes = 4;
1801 rdev->config.evergreen.max_simds = 2;
1802 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1803 rdev->config.evergreen.max_gprs = 256;
1804 rdev->config.evergreen.max_threads = 248;
1805 rdev->config.evergreen.max_gs_threads = 32;
1806 rdev->config.evergreen.max_stack_entries = 512;
1807 rdev->config.evergreen.sx_num_of_sets = 4;
1808 rdev->config.evergreen.sx_max_export_size = 256;
1809 rdev->config.evergreen.sx_max_export_pos_size = 64;
1810 rdev->config.evergreen.sx_max_export_smx_size = 192;
1811 rdev->config.evergreen.max_hw_contexts = 8;
1812 rdev->config.evergreen.sq_num_cf_insts = 2;
1813
1814 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1815 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1816 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1817 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001818 case CHIP_BARTS:
1819 rdev->config.evergreen.num_ses = 2;
1820 rdev->config.evergreen.max_pipes = 4;
1821 rdev->config.evergreen.max_tile_pipes = 8;
1822 rdev->config.evergreen.max_simds = 7;
1823 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1824 rdev->config.evergreen.max_gprs = 256;
1825 rdev->config.evergreen.max_threads = 248;
1826 rdev->config.evergreen.max_gs_threads = 32;
1827 rdev->config.evergreen.max_stack_entries = 512;
1828 rdev->config.evergreen.sx_num_of_sets = 4;
1829 rdev->config.evergreen.sx_max_export_size = 256;
1830 rdev->config.evergreen.sx_max_export_pos_size = 64;
1831 rdev->config.evergreen.sx_max_export_smx_size = 192;
1832 rdev->config.evergreen.max_hw_contexts = 8;
1833 rdev->config.evergreen.sq_num_cf_insts = 2;
1834
1835 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1836 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1837 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1838 break;
1839 case CHIP_TURKS:
1840 rdev->config.evergreen.num_ses = 1;
1841 rdev->config.evergreen.max_pipes = 4;
1842 rdev->config.evergreen.max_tile_pipes = 4;
1843 rdev->config.evergreen.max_simds = 6;
1844 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1845 rdev->config.evergreen.max_gprs = 256;
1846 rdev->config.evergreen.max_threads = 248;
1847 rdev->config.evergreen.max_gs_threads = 32;
1848 rdev->config.evergreen.max_stack_entries = 256;
1849 rdev->config.evergreen.sx_num_of_sets = 4;
1850 rdev->config.evergreen.sx_max_export_size = 256;
1851 rdev->config.evergreen.sx_max_export_pos_size = 64;
1852 rdev->config.evergreen.sx_max_export_smx_size = 192;
1853 rdev->config.evergreen.max_hw_contexts = 8;
1854 rdev->config.evergreen.sq_num_cf_insts = 2;
1855
1856 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1857 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1858 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1859 break;
1860 case CHIP_CAICOS:
1861 rdev->config.evergreen.num_ses = 1;
1862 rdev->config.evergreen.max_pipes = 4;
1863 rdev->config.evergreen.max_tile_pipes = 2;
1864 rdev->config.evergreen.max_simds = 2;
1865 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1866 rdev->config.evergreen.max_gprs = 256;
1867 rdev->config.evergreen.max_threads = 192;
1868 rdev->config.evergreen.max_gs_threads = 16;
1869 rdev->config.evergreen.max_stack_entries = 256;
1870 rdev->config.evergreen.sx_num_of_sets = 4;
1871 rdev->config.evergreen.sx_max_export_size = 128;
1872 rdev->config.evergreen.sx_max_export_pos_size = 32;
1873 rdev->config.evergreen.sx_max_export_smx_size = 96;
1874 rdev->config.evergreen.max_hw_contexts = 4;
1875 rdev->config.evergreen.sq_num_cf_insts = 1;
1876
1877 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1878 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1879 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1880 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001881 }
1882
1883 /* Initialize HDP */
1884 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1885 WREG32((0x2c14 + j), 0x00000000);
1886 WREG32((0x2c18 + j), 0x00000000);
1887 WREG32((0x2c1c + j), 0x00000000);
1888 WREG32((0x2c20 + j), 0x00000000);
1889 WREG32((0x2c24 + j), 0x00000000);
1890 }
1891
1892 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1893
Alex Deucherd054ac12011-09-01 17:46:15 +00001894 evergreen_fix_pci_max_read_req_size(rdev);
1895
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001896 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
1897
1898 cc_gc_shader_pipe_config |=
1899 INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
1900 & EVERGREEN_MAX_PIPES_MASK);
1901 cc_gc_shader_pipe_config |=
1902 INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
1903 & EVERGREEN_MAX_SIMDS_MASK);
1904
1905 cc_rb_backend_disable =
1906 BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
1907 & EVERGREEN_MAX_BACKENDS_MASK);
1908
1909
1910 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucherd9282fc2011-05-11 03:15:24 -04001911 if (rdev->flags & RADEON_IS_IGP)
1912 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
1913 else
1914 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001915
1916 switch (rdev->config.evergreen.max_tile_pipes) {
1917 case 1:
1918 default:
1919 gb_addr_config |= NUM_PIPES(0);
1920 break;
1921 case 2:
1922 gb_addr_config |= NUM_PIPES(1);
1923 break;
1924 case 4:
1925 gb_addr_config |= NUM_PIPES(2);
1926 break;
1927 case 8:
1928 gb_addr_config |= NUM_PIPES(3);
1929 break;
1930 }
1931
1932 gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1933 gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
1934 gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
1935 gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
1936 gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
1937 gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
1938
1939 if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
1940 gb_addr_config |= ROW_SIZE(2);
1941 else
1942 gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
1943
1944 if (rdev->ddev->pdev->device == 0x689e) {
1945 u32 efuse_straps_4;
1946 u32 efuse_straps_3;
1947 u8 efuse_box_bit_131_124;
1948
1949 WREG32(RCU_IND_INDEX, 0x204);
1950 efuse_straps_4 = RREG32(RCU_IND_DATA);
1951 WREG32(RCU_IND_INDEX, 0x203);
1952 efuse_straps_3 = RREG32(RCU_IND_DATA);
1953 efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
1954
1955 switch(efuse_box_bit_131_124) {
1956 case 0x00:
1957 gb_backend_map = 0x76543210;
1958 break;
1959 case 0x55:
1960 gb_backend_map = 0x77553311;
1961 break;
1962 case 0x56:
1963 gb_backend_map = 0x77553300;
1964 break;
1965 case 0x59:
1966 gb_backend_map = 0x77552211;
1967 break;
1968 case 0x66:
1969 gb_backend_map = 0x77443300;
1970 break;
1971 case 0x99:
1972 gb_backend_map = 0x66552211;
1973 break;
1974 case 0x5a:
1975 gb_backend_map = 0x77552200;
1976 break;
1977 case 0xaa:
1978 gb_backend_map = 0x66442200;
1979 break;
1980 case 0x95:
1981 gb_backend_map = 0x66553311;
1982 break;
1983 default:
1984 DRM_ERROR("bad backend map, using default\n");
1985 gb_backend_map =
1986 evergreen_get_tile_pipe_to_backend_map(rdev,
1987 rdev->config.evergreen.max_tile_pipes,
1988 rdev->config.evergreen.max_backends,
1989 ((EVERGREEN_MAX_BACKENDS_MASK <<
1990 rdev->config.evergreen.max_backends) &
1991 EVERGREEN_MAX_BACKENDS_MASK));
1992 break;
1993 }
1994 } else if (rdev->ddev->pdev->device == 0x68b9) {
1995 u32 efuse_straps_3;
1996 u8 efuse_box_bit_127_124;
1997
1998 WREG32(RCU_IND_INDEX, 0x203);
1999 efuse_straps_3 = RREG32(RCU_IND_DATA);
Alex Deucherd31dba52010-10-11 12:41:32 -04002000 efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002001
2002 switch(efuse_box_bit_127_124) {
2003 case 0x0:
2004 gb_backend_map = 0x00003210;
2005 break;
2006 case 0x5:
2007 case 0x6:
2008 case 0x9:
2009 case 0xa:
2010 gb_backend_map = 0x00003311;
2011 break;
2012 default:
2013 DRM_ERROR("bad backend map, using default\n");
2014 gb_backend_map =
2015 evergreen_get_tile_pipe_to_backend_map(rdev,
2016 rdev->config.evergreen.max_tile_pipes,
2017 rdev->config.evergreen.max_backends,
2018 ((EVERGREEN_MAX_BACKENDS_MASK <<
2019 rdev->config.evergreen.max_backends) &
2020 EVERGREEN_MAX_BACKENDS_MASK));
2021 break;
2022 }
Alex Deucherb741be82010-09-09 19:15:23 -04002023 } else {
2024 switch (rdev->family) {
2025 case CHIP_CYPRESS:
2026 case CHIP_HEMLOCK:
Alex Deucher03f40092011-01-06 21:19:25 -05002027 case CHIP_BARTS:
Alex Deucherb741be82010-09-09 19:15:23 -04002028 gb_backend_map = 0x66442200;
2029 break;
2030 case CHIP_JUNIPER:
Alex Deucher9a4a0b92011-07-11 19:45:32 +00002031 gb_backend_map = 0x00002200;
Alex Deucherb741be82010-09-09 19:15:23 -04002032 break;
2033 default:
2034 gb_backend_map =
2035 evergreen_get_tile_pipe_to_backend_map(rdev,
2036 rdev->config.evergreen.max_tile_pipes,
2037 rdev->config.evergreen.max_backends,
2038 ((EVERGREEN_MAX_BACKENDS_MASK <<
2039 rdev->config.evergreen.max_backends) &
2040 EVERGREEN_MAX_BACKENDS_MASK));
2041 }
2042 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002043
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002044 /* setup tiling info dword. gb_addr_config is not adequate since it does
2045 * not have bank info, so create a custom tiling dword.
2046 * bits 3:0 num_pipes
2047 * bits 7:4 num_banks
2048 * bits 11:8 group_size
2049 * bits 15:12 row_size
2050 */
2051 rdev->config.evergreen.tile_config = 0;
2052 switch (rdev->config.evergreen.max_tile_pipes) {
2053 case 1:
2054 default:
2055 rdev->config.evergreen.tile_config |= (0 << 0);
2056 break;
2057 case 2:
2058 rdev->config.evergreen.tile_config |= (1 << 0);
2059 break;
2060 case 4:
2061 rdev->config.evergreen.tile_config |= (2 << 0);
2062 break;
2063 case 8:
2064 rdev->config.evergreen.tile_config |= (3 << 0);
2065 break;
2066 }
Alex Deucherd698a342011-06-23 00:49:29 -04002067 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04002068 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04002069 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucher5bfa4872011-05-20 12:35:22 -04002070 else
2071 rdev->config.evergreen.tile_config |=
2072 ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002073 rdev->config.evergreen.tile_config |=
2074 ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
2075 rdev->config.evergreen.tile_config |=
2076 ((gb_addr_config & 0x30000000) >> 28) << 12;
2077
Alex Deuchere55b9422011-07-15 19:53:52 +00002078 rdev->config.evergreen.backend_map = gb_backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002079 WREG32(GB_BACKEND_MAP, gb_backend_map);
2080 WREG32(GB_ADDR_CONFIG, gb_addr_config);
2081 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
2082 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
2083
Alex Deucher9535ab72010-11-22 17:56:18 -05002084 evergreen_program_channel_remap(rdev);
2085
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002086 num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
2087 grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
2088
2089 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
2090 u32 rb = cc_rb_backend_disable | (0xf0 << 16);
2091 u32 sp = cc_gc_shader_pipe_config;
2092 u32 gfx = grbm_gfx_index | SE_INDEX(i);
2093
2094 if (i == num_shader_engines) {
2095 rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
2096 sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
2097 }
2098
2099 WREG32(GRBM_GFX_INDEX, gfx);
2100 WREG32(RLC_GFX_INDEX, gfx);
2101
2102 WREG32(CC_RB_BACKEND_DISABLE, rb);
2103 WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
2104 WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
2105 WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
2106 }
2107
2108 grbm_gfx_index |= SE_BROADCAST_WRITES;
2109 WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
2110 WREG32(RLC_GFX_INDEX, grbm_gfx_index);
2111
2112 WREG32(CGTS_SYS_TCC_DISABLE, 0);
2113 WREG32(CGTS_TCC_DISABLE, 0);
2114 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
2115 WREG32(CGTS_USER_TCC_DISABLE, 0);
2116
2117 /* set HW defaults for 3D engine */
2118 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
2119 ROQ_IB2_START(0x2b)));
2120
2121 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
2122
2123 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
2124 SYNC_GRADIENT |
2125 SYNC_WALKER |
2126 SYNC_ALIGNER));
2127
2128 sx_debug_1 = RREG32(SX_DEBUG_1);
2129 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
2130 WREG32(SX_DEBUG_1, sx_debug_1);
2131
2132
2133 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
2134 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
2135 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
2136 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
2137
2138 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
2139 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
2140 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
2141
2142 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
2143 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
2144 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
2145
2146 WREG32(VGT_NUM_INSTANCES, 1);
2147 WREG32(SPI_CONFIG_CNTL, 0);
2148 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
2149 WREG32(CP_PERFMON_CNTL, 0);
2150
2151 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
2152 FETCH_FIFO_HIWATER(0x4) |
2153 DONE_FIFO_HIWATER(0xe0) |
2154 ALU_UPDATE_FIFO_HIWATER(0x8)));
2155
2156 sq_config = RREG32(SQ_CONFIG);
2157 sq_config &= ~(PS_PRIO(3) |
2158 VS_PRIO(3) |
2159 GS_PRIO(3) |
2160 ES_PRIO(3));
2161 sq_config |= (VC_ENABLE |
2162 EXPORT_SRC_C |
2163 PS_PRIO(0) |
2164 VS_PRIO(1) |
2165 GS_PRIO(2) |
2166 ES_PRIO(3));
2167
Alex Deucherd5e455e2010-11-22 17:56:29 -05002168 switch (rdev->family) {
2169 case CHIP_CEDAR:
2170 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002171 case CHIP_SUMO:
2172 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002173 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002174 /* no vertex cache */
2175 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002176 break;
2177 default:
2178 break;
2179 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002180
2181 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
2182
2183 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
2184 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
2185 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
2186 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2187 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2188 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2189 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2190
Alex Deucherd5e455e2010-11-22 17:56:29 -05002191 switch (rdev->family) {
2192 case CHIP_CEDAR:
2193 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002194 case CHIP_SUMO:
2195 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002196 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002197 break;
2198 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002199 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002200 break;
2201 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002202
2203 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04002204 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2205 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2206 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2207 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2208 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002209
2210 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2211 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2212 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2213 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2214 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2215 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2216
2217 WREG32(SQ_CONFIG, sq_config);
2218 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2219 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2220 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
2221 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2222 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
2223 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2224 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2225 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
2226 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2227 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
2228
2229 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
2230 FORCE_EOV_MAX_REZ_CNT(255)));
2231
Alex Deucherd5e455e2010-11-22 17:56:29 -05002232 switch (rdev->family) {
2233 case CHIP_CEDAR:
2234 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002235 case CHIP_SUMO:
2236 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002237 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002238 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002239 break;
2240 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002241 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002242 break;
2243 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002244 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
2245 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
2246
2247 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05002248 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002249 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2250
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002251 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
2252 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
2253
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002254 WREG32(CB_PERF_CTR0_SEL_0, 0);
2255 WREG32(CB_PERF_CTR0_SEL_1, 0);
2256 WREG32(CB_PERF_CTR1_SEL_0, 0);
2257 WREG32(CB_PERF_CTR1_SEL_1, 0);
2258 WREG32(CB_PERF_CTR2_SEL_0, 0);
2259 WREG32(CB_PERF_CTR2_SEL_1, 0);
2260 WREG32(CB_PERF_CTR3_SEL_0, 0);
2261 WREG32(CB_PERF_CTR3_SEL_1, 0);
2262
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002263 /* clear render buffer base addresses */
2264 WREG32(CB_COLOR0_BASE, 0);
2265 WREG32(CB_COLOR1_BASE, 0);
2266 WREG32(CB_COLOR2_BASE, 0);
2267 WREG32(CB_COLOR3_BASE, 0);
2268 WREG32(CB_COLOR4_BASE, 0);
2269 WREG32(CB_COLOR5_BASE, 0);
2270 WREG32(CB_COLOR6_BASE, 0);
2271 WREG32(CB_COLOR7_BASE, 0);
2272 WREG32(CB_COLOR8_BASE, 0);
2273 WREG32(CB_COLOR9_BASE, 0);
2274 WREG32(CB_COLOR10_BASE, 0);
2275 WREG32(CB_COLOR11_BASE, 0);
2276
2277 /* set the shader const cache sizes to 0 */
2278 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
2279 WREG32(i, 0);
2280 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
2281 WREG32(i, 0);
2282
Alex Deucherf25a5c62011-05-19 11:07:57 -04002283 tmp = RREG32(HDP_MISC_CNTL);
2284 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
2285 WREG32(HDP_MISC_CNTL, tmp);
2286
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002287 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
2288 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
2289
2290 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
2291
2292 udelay(50);
2293
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002294}
2295
2296int evergreen_mc_init(struct radeon_device *rdev)
2297{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002298 u32 tmp;
2299 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002300
2301 /* Get VRAM informations */
2302 rdev->mc.vram_is_ddr = true;
Alex Deucher82084412011-07-01 13:18:28 -04002303 if (rdev->flags & RADEON_IS_IGP)
2304 tmp = RREG32(FUS_MC_ARB_RAMCFG);
2305 else
2306 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002307 if (tmp & CHANSIZE_OVERRIDE) {
2308 chansize = 16;
2309 } else if (tmp & CHANSIZE_MASK) {
2310 chansize = 64;
2311 } else {
2312 chansize = 32;
2313 }
2314 tmp = RREG32(MC_SHARED_CHMAP);
2315 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2316 case 0:
2317 default:
2318 numchan = 1;
2319 break;
2320 case 1:
2321 numchan = 2;
2322 break;
2323 case 2:
2324 numchan = 4;
2325 break;
2326 case 3:
2327 numchan = 8;
2328 break;
2329 }
2330 rdev->mc.vram_width = numchan * chansize;
2331 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002332 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2333 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002334 /* Setup GPU memory space */
Alex Deucher6eb18f82010-11-22 17:56:27 -05002335 if (rdev->flags & RADEON_IS_IGP) {
2336 /* size in bytes on fusion */
2337 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
2338 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
2339 } else {
2340 /* size in MB on evergreen */
2341 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2342 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2343 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002344 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05002345 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002346 radeon_update_bandwidth_info(rdev);
2347
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002348 return 0;
2349}
Jerome Glissed594e462010-02-17 21:54:29 +00002350
Jerome Glisse225758d2010-03-09 14:45:10 +00002351bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
2352{
Alex Deucher17db7042010-12-21 16:05:39 -05002353 u32 srbm_status;
2354 u32 grbm_status;
2355 u32 grbm_status_se0, grbm_status_se1;
2356 struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
2357 int r;
2358
2359 srbm_status = RREG32(SRBM_STATUS);
2360 grbm_status = RREG32(GRBM_STATUS);
2361 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
2362 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
2363 if (!(grbm_status & GUI_ACTIVE)) {
2364 r100_gpu_lockup_update(lockup, &rdev->cp);
2365 return false;
2366 }
2367 /* force CP activities */
2368 r = radeon_ring_lock(rdev, 2);
2369 if (!r) {
2370 /* PACKET2 NOP */
2371 radeon_ring_write(rdev, 0x80000000);
2372 radeon_ring_write(rdev, 0x80000000);
2373 radeon_ring_unlock_commit(rdev);
2374 }
2375 rdev->cp.rptr = RREG32(CP_RB_RPTR);
2376 return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
Jerome Glisse225758d2010-03-09 14:45:10 +00002377}
2378
Alex Deucher747943e2010-03-24 13:26:36 -04002379static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
2380{
2381 struct evergreen_mc_save save;
Alex Deucher747943e2010-03-24 13:26:36 -04002382 u32 grbm_reset = 0;
2383
Alex Deucher8d96fe92011-01-21 15:38:22 +00002384 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
2385 return 0;
2386
Alex Deucher747943e2010-03-24 13:26:36 -04002387 dev_info(rdev->dev, "GPU softreset \n");
2388 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2389 RREG32(GRBM_STATUS));
2390 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2391 RREG32(GRBM_STATUS_SE0));
2392 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2393 RREG32(GRBM_STATUS_SE1));
2394 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2395 RREG32(SRBM_STATUS));
2396 evergreen_mc_stop(rdev, &save);
2397 if (evergreen_mc_wait_for_idle(rdev)) {
2398 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2399 }
2400 /* Disable CP parsing/prefetching */
2401 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
2402
2403 /* reset all the gfx blocks */
2404 grbm_reset = (SOFT_RESET_CP |
2405 SOFT_RESET_CB |
2406 SOFT_RESET_DB |
2407 SOFT_RESET_PA |
2408 SOFT_RESET_SC |
2409 SOFT_RESET_SPI |
2410 SOFT_RESET_SH |
2411 SOFT_RESET_SX |
2412 SOFT_RESET_TC |
2413 SOFT_RESET_TA |
2414 SOFT_RESET_VC |
2415 SOFT_RESET_VGT);
2416
2417 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
2418 WREG32(GRBM_SOFT_RESET, grbm_reset);
2419 (void)RREG32(GRBM_SOFT_RESET);
2420 udelay(50);
2421 WREG32(GRBM_SOFT_RESET, 0);
2422 (void)RREG32(GRBM_SOFT_RESET);
Alex Deucher747943e2010-03-24 13:26:36 -04002423 /* Wait a little for things to settle down */
2424 udelay(50);
2425 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2426 RREG32(GRBM_STATUS));
2427 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2428 RREG32(GRBM_STATUS_SE0));
2429 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2430 RREG32(GRBM_STATUS_SE1));
2431 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2432 RREG32(SRBM_STATUS));
Alex Deucher747943e2010-03-24 13:26:36 -04002433 evergreen_mc_resume(rdev, &save);
2434 return 0;
2435}
2436
Jerome Glissea2d07b72010-03-09 14:45:11 +00002437int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002438{
Alex Deucher747943e2010-03-24 13:26:36 -04002439 return evergreen_gpu_soft_reset(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002440}
2441
Alex Deucher45f9a392010-03-24 13:55:51 -04002442/* Interrupts */
2443
2444u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
2445{
2446 switch (crtc) {
2447 case 0:
2448 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
2449 case 1:
2450 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
2451 case 2:
2452 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
2453 case 3:
2454 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
2455 case 4:
2456 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
2457 case 5:
2458 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
2459 default:
2460 return 0;
2461 }
2462}
2463
2464void evergreen_disable_interrupt_state(struct radeon_device *rdev)
2465{
2466 u32 tmp;
2467
Alex Deucher3555e532010-10-08 12:09:12 -04002468 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -04002469 WREG32(GRBM_INT_CNTL, 0);
2470 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2471 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002472 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002473 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2474 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002475 }
2476 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002477 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2478 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2479 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002480
2481 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2482 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002483 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002484 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2485 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002486 }
2487 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002488 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2489 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2490 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002491
2492 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2493 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2494
2495 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2496 WREG32(DC_HPD1_INT_CONTROL, tmp);
2497 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2498 WREG32(DC_HPD2_INT_CONTROL, tmp);
2499 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2500 WREG32(DC_HPD3_INT_CONTROL, tmp);
2501 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2502 WREG32(DC_HPD4_INT_CONTROL, tmp);
2503 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2504 WREG32(DC_HPD5_INT_CONTROL, tmp);
2505 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2506 WREG32(DC_HPD6_INT_CONTROL, tmp);
2507
2508}
2509
2510int evergreen_irq_set(struct radeon_device *rdev)
2511{
2512 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2513 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
2514 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04002515 u32 grbm_int_cntl = 0;
Alex Deucher6f34be52010-11-21 10:59:01 -05002516 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002517
2518 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00002519 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04002520 return -EINVAL;
2521 }
2522 /* don't enable anything if the ih is disabled */
2523 if (!rdev->ih.enabled) {
2524 r600_disable_interrupts(rdev);
2525 /* force the active interrupt state to all disabled */
2526 evergreen_disable_interrupt_state(rdev);
2527 return 0;
2528 }
2529
2530 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2531 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2532 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2533 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2534 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2535 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2536
2537 if (rdev->irq.sw_int) {
2538 DRM_DEBUG("evergreen_irq_set: sw int\n");
2539 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04002540 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucher45f9a392010-03-24 13:55:51 -04002541 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002542 if (rdev->irq.crtc_vblank_int[0] ||
2543 rdev->irq.pflip[0]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002544 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
2545 crtc1 |= VBLANK_INT_MASK;
2546 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002547 if (rdev->irq.crtc_vblank_int[1] ||
2548 rdev->irq.pflip[1]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002549 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
2550 crtc2 |= VBLANK_INT_MASK;
2551 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002552 if (rdev->irq.crtc_vblank_int[2] ||
2553 rdev->irq.pflip[2]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002554 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
2555 crtc3 |= VBLANK_INT_MASK;
2556 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002557 if (rdev->irq.crtc_vblank_int[3] ||
2558 rdev->irq.pflip[3]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002559 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
2560 crtc4 |= VBLANK_INT_MASK;
2561 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002562 if (rdev->irq.crtc_vblank_int[4] ||
2563 rdev->irq.pflip[4]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002564 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
2565 crtc5 |= VBLANK_INT_MASK;
2566 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002567 if (rdev->irq.crtc_vblank_int[5] ||
2568 rdev->irq.pflip[5]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002569 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
2570 crtc6 |= VBLANK_INT_MASK;
2571 }
2572 if (rdev->irq.hpd[0]) {
2573 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
2574 hpd1 |= DC_HPDx_INT_EN;
2575 }
2576 if (rdev->irq.hpd[1]) {
2577 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
2578 hpd2 |= DC_HPDx_INT_EN;
2579 }
2580 if (rdev->irq.hpd[2]) {
2581 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
2582 hpd3 |= DC_HPDx_INT_EN;
2583 }
2584 if (rdev->irq.hpd[3]) {
2585 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
2586 hpd4 |= DC_HPDx_INT_EN;
2587 }
2588 if (rdev->irq.hpd[4]) {
2589 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
2590 hpd5 |= DC_HPDx_INT_EN;
2591 }
2592 if (rdev->irq.hpd[5]) {
2593 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
2594 hpd6 |= DC_HPDx_INT_EN;
2595 }
Alex Deucher2031f772010-04-22 12:52:11 -04002596 if (rdev->irq.gui_idle) {
2597 DRM_DEBUG("gui idle\n");
2598 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
2599 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002600
2601 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher2031f772010-04-22 12:52:11 -04002602 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04002603
2604 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
2605 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002606 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002607 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
2608 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04002609 }
2610 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002611 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
2612 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
2613 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002614
Alex Deucher6f34be52010-11-21 10:59:01 -05002615 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
2616 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002617 if (rdev->num_crtc >= 4) {
2618 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
2619 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
2620 }
2621 if (rdev->num_crtc >= 6) {
2622 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
2623 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
2624 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002625
Alex Deucher45f9a392010-03-24 13:55:51 -04002626 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2627 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2628 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2629 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2630 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2631 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2632
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002633 return 0;
2634}
2635
Alex Deucher6f34be52010-11-21 10:59:01 -05002636static inline void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002637{
2638 u32 tmp;
2639
Alex Deucher6f34be52010-11-21 10:59:01 -05002640 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
2641 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2642 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
2643 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
2644 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
2645 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
2646 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2647 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04002648 if (rdev->num_crtc >= 4) {
2649 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2650 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2651 }
2652 if (rdev->num_crtc >= 6) {
2653 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2654 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2655 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002656
Alex Deucher6f34be52010-11-21 10:59:01 -05002657 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
2658 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2659 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
2660 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05002661 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002662 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002663 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002664 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002665 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002666 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002667 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002668 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
2669
Alex Deucherb7eff392011-07-08 11:44:56 -04002670 if (rdev->num_crtc >= 4) {
2671 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
2672 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2673 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
2674 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2675 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
2676 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
2677 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
2678 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
2679 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
2680 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
2681 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
2682 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
2683 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002684
Alex Deucherb7eff392011-07-08 11:44:56 -04002685 if (rdev->num_crtc >= 6) {
2686 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
2687 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2688 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
2689 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2690 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
2691 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
2692 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
2693 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
2694 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
2695 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
2696 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
2697 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
2698 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002699
Alex Deucher6f34be52010-11-21 10:59:01 -05002700 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002701 tmp = RREG32(DC_HPD1_INT_CONTROL);
2702 tmp |= DC_HPDx_INT_ACK;
2703 WREG32(DC_HPD1_INT_CONTROL, tmp);
2704 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002705 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002706 tmp = RREG32(DC_HPD2_INT_CONTROL);
2707 tmp |= DC_HPDx_INT_ACK;
2708 WREG32(DC_HPD2_INT_CONTROL, tmp);
2709 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002710 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002711 tmp = RREG32(DC_HPD3_INT_CONTROL);
2712 tmp |= DC_HPDx_INT_ACK;
2713 WREG32(DC_HPD3_INT_CONTROL, tmp);
2714 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002715 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002716 tmp = RREG32(DC_HPD4_INT_CONTROL);
2717 tmp |= DC_HPDx_INT_ACK;
2718 WREG32(DC_HPD4_INT_CONTROL, tmp);
2719 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002720 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002721 tmp = RREG32(DC_HPD5_INT_CONTROL);
2722 tmp |= DC_HPDx_INT_ACK;
2723 WREG32(DC_HPD5_INT_CONTROL, tmp);
2724 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002725 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002726 tmp = RREG32(DC_HPD5_INT_CONTROL);
2727 tmp |= DC_HPDx_INT_ACK;
2728 WREG32(DC_HPD6_INT_CONTROL, tmp);
2729 }
2730}
2731
2732void evergreen_irq_disable(struct radeon_device *rdev)
2733{
Alex Deucher45f9a392010-03-24 13:55:51 -04002734 r600_disable_interrupts(rdev);
2735 /* Wait and acknowledge irq */
2736 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002737 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002738 evergreen_disable_interrupt_state(rdev);
2739}
2740
Alex Deucher755d8192011-03-02 20:07:34 -05002741void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002742{
2743 evergreen_irq_disable(rdev);
2744 r600_rlc_stop(rdev);
2745}
2746
2747static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
2748{
2749 u32 wptr, tmp;
2750
Alex Deucher724c80e2010-08-27 18:25:25 -04002751 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04002752 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04002753 else
2754 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04002755
2756 if (wptr & RB_OVERFLOW) {
2757 /* When a ring buffer overflow happen start parsing interrupt
2758 * from the last not overwritten vector (wptr + 16). Hopefully
2759 * this should allow us to catchup.
2760 */
2761 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2762 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2763 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
2764 tmp = RREG32(IH_RB_CNTL);
2765 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2766 WREG32(IH_RB_CNTL, tmp);
2767 }
2768 return (wptr & rdev->ih.ptr_mask);
2769}
2770
2771int evergreen_irq_process(struct radeon_device *rdev)
2772{
Dave Airlie682f1a52011-06-18 03:59:51 +00002773 u32 wptr;
2774 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04002775 u32 src_id, src_data;
2776 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04002777 unsigned long flags;
2778 bool queue_hotplug = false;
2779
Dave Airlie682f1a52011-06-18 03:59:51 +00002780 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04002781 return IRQ_NONE;
2782
Dave Airlie682f1a52011-06-18 03:59:51 +00002783 wptr = evergreen_get_ih_wptr(rdev);
2784 rptr = rdev->ih.rptr;
2785 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04002786
Dave Airlie682f1a52011-06-18 03:59:51 +00002787 spin_lock_irqsave(&rdev->ih.lock, flags);
Alex Deucher45f9a392010-03-24 13:55:51 -04002788 if (rptr == wptr) {
2789 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2790 return IRQ_NONE;
2791 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002792restart_ih:
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10002793 /* Order reading of wptr vs. reading of IH ring data */
2794 rmb();
2795
Alex Deucher45f9a392010-03-24 13:55:51 -04002796 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05002797 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002798
2799 rdev->ih.wptr = wptr;
2800 while (rptr != wptr) {
2801 /* wptr/rptr are in bytes! */
2802 ring_index = rptr / 4;
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002803 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
2804 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04002805
2806 switch (src_id) {
2807 case 1: /* D1 vblank/vline */
2808 switch (src_data) {
2809 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002810 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002811 if (rdev->irq.crtc_vblank_int[0]) {
2812 drm_handle_vblank(rdev->ddev, 0);
2813 rdev->pm.vblank_sync = true;
2814 wake_up(&rdev->irq.vblank_queue);
2815 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002816 if (rdev->irq.pflip[0])
2817 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002818 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002819 DRM_DEBUG("IH: D1 vblank\n");
2820 }
2821 break;
2822 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002823 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
2824 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002825 DRM_DEBUG("IH: D1 vline\n");
2826 }
2827 break;
2828 default:
2829 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2830 break;
2831 }
2832 break;
2833 case 2: /* D2 vblank/vline */
2834 switch (src_data) {
2835 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002836 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002837 if (rdev->irq.crtc_vblank_int[1]) {
2838 drm_handle_vblank(rdev->ddev, 1);
2839 rdev->pm.vblank_sync = true;
2840 wake_up(&rdev->irq.vblank_queue);
2841 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002842 if (rdev->irq.pflip[1])
2843 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002844 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002845 DRM_DEBUG("IH: D2 vblank\n");
2846 }
2847 break;
2848 case 1: /* D2 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002849 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
2850 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002851 DRM_DEBUG("IH: D2 vline\n");
2852 }
2853 break;
2854 default:
2855 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2856 break;
2857 }
2858 break;
2859 case 3: /* D3 vblank/vline */
2860 switch (src_data) {
2861 case 0: /* D3 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002862 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
2863 if (rdev->irq.crtc_vblank_int[2]) {
2864 drm_handle_vblank(rdev->ddev, 2);
2865 rdev->pm.vblank_sync = true;
2866 wake_up(&rdev->irq.vblank_queue);
2867 }
2868 if (rdev->irq.pflip[2])
2869 radeon_crtc_handle_flip(rdev, 2);
2870 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002871 DRM_DEBUG("IH: D3 vblank\n");
2872 }
2873 break;
2874 case 1: /* D3 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002875 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
2876 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002877 DRM_DEBUG("IH: D3 vline\n");
2878 }
2879 break;
2880 default:
2881 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2882 break;
2883 }
2884 break;
2885 case 4: /* D4 vblank/vline */
2886 switch (src_data) {
2887 case 0: /* D4 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002888 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
2889 if (rdev->irq.crtc_vblank_int[3]) {
2890 drm_handle_vblank(rdev->ddev, 3);
2891 rdev->pm.vblank_sync = true;
2892 wake_up(&rdev->irq.vblank_queue);
2893 }
2894 if (rdev->irq.pflip[3])
2895 radeon_crtc_handle_flip(rdev, 3);
2896 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002897 DRM_DEBUG("IH: D4 vblank\n");
2898 }
2899 break;
2900 case 1: /* D4 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002901 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
2902 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002903 DRM_DEBUG("IH: D4 vline\n");
2904 }
2905 break;
2906 default:
2907 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2908 break;
2909 }
2910 break;
2911 case 5: /* D5 vblank/vline */
2912 switch (src_data) {
2913 case 0: /* D5 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002914 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
2915 if (rdev->irq.crtc_vblank_int[4]) {
2916 drm_handle_vblank(rdev->ddev, 4);
2917 rdev->pm.vblank_sync = true;
2918 wake_up(&rdev->irq.vblank_queue);
2919 }
2920 if (rdev->irq.pflip[4])
2921 radeon_crtc_handle_flip(rdev, 4);
2922 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002923 DRM_DEBUG("IH: D5 vblank\n");
2924 }
2925 break;
2926 case 1: /* D5 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002927 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
2928 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002929 DRM_DEBUG("IH: D5 vline\n");
2930 }
2931 break;
2932 default:
2933 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2934 break;
2935 }
2936 break;
2937 case 6: /* D6 vblank/vline */
2938 switch (src_data) {
2939 case 0: /* D6 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002940 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
2941 if (rdev->irq.crtc_vblank_int[5]) {
2942 drm_handle_vblank(rdev->ddev, 5);
2943 rdev->pm.vblank_sync = true;
2944 wake_up(&rdev->irq.vblank_queue);
2945 }
2946 if (rdev->irq.pflip[5])
2947 radeon_crtc_handle_flip(rdev, 5);
2948 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002949 DRM_DEBUG("IH: D6 vblank\n");
2950 }
2951 break;
2952 case 1: /* D6 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002953 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
2954 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002955 DRM_DEBUG("IH: D6 vline\n");
2956 }
2957 break;
2958 default:
2959 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2960 break;
2961 }
2962 break;
2963 case 42: /* HPD hotplug */
2964 switch (src_data) {
2965 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05002966 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
2967 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002968 queue_hotplug = true;
2969 DRM_DEBUG("IH: HPD1\n");
2970 }
2971 break;
2972 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05002973 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
2974 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002975 queue_hotplug = true;
2976 DRM_DEBUG("IH: HPD2\n");
2977 }
2978 break;
2979 case 2:
Alex Deucher6f34be52010-11-21 10:59:01 -05002980 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
2981 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002982 queue_hotplug = true;
2983 DRM_DEBUG("IH: HPD3\n");
2984 }
2985 break;
2986 case 3:
Alex Deucher6f34be52010-11-21 10:59:01 -05002987 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
2988 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002989 queue_hotplug = true;
2990 DRM_DEBUG("IH: HPD4\n");
2991 }
2992 break;
2993 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05002994 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
2995 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002996 queue_hotplug = true;
2997 DRM_DEBUG("IH: HPD5\n");
2998 }
2999 break;
3000 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003001 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
3002 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003003 queue_hotplug = true;
3004 DRM_DEBUG("IH: HPD6\n");
3005 }
3006 break;
3007 default:
3008 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3009 break;
3010 }
3011 break;
3012 case 176: /* CP_INT in ring buffer */
3013 case 177: /* CP_INT in IB1 */
3014 case 178: /* CP_INT in IB2 */
3015 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
3016 radeon_fence_process(rdev);
3017 break;
3018 case 181: /* CP EOP event */
3019 DRM_DEBUG("IH: CP EOP\n");
Alex Deucherd0f8a852010-09-04 05:04:34 -04003020 radeon_fence_process(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04003021 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003022 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003023 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003024 rdev->pm.gui_idle = true;
3025 wake_up(&rdev->irq.idle_queue);
3026 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04003027 default:
3028 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3029 break;
3030 }
3031
3032 /* wptr/rptr are in bytes! */
3033 rptr += 16;
3034 rptr &= rdev->ih.ptr_mask;
3035 }
3036 /* make sure wptr hasn't changed while processing */
3037 wptr = evergreen_get_ih_wptr(rdev);
3038 if (wptr != rdev->ih.wptr)
3039 goto restart_ih;
3040 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003041 schedule_work(&rdev->hotplug_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04003042 rdev->ih.rptr = rptr;
3043 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3044 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3045 return IRQ_HANDLED;
3046}
3047
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003048static int evergreen_startup(struct radeon_device *rdev)
3049{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003050 int r;
3051
Alex Deucher9e46a482011-01-06 18:49:35 -05003052 /* enable pcie gen2 link */
Ilija Hadziccd540332011-09-20 10:22:57 -04003053 evergreen_pcie_gen2_enable(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05003054
Alex Deucher0af62b02011-01-06 21:19:31 -05003055 if (ASIC_IS_DCE5(rdev)) {
3056 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
3057 r = ni_init_microcode(rdev);
3058 if (r) {
3059 DRM_ERROR("Failed to load firmware!\n");
3060 return r;
3061 }
3062 }
Alex Deucher755d8192011-03-02 20:07:34 -05003063 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003064 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05003065 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003066 return r;
3067 }
Alex Deucher0af62b02011-01-06 21:19:31 -05003068 } else {
3069 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3070 r = r600_init_microcode(rdev);
3071 if (r) {
3072 DRM_ERROR("Failed to load firmware!\n");
3073 return r;
3074 }
3075 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003076 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003077
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003078 evergreen_mc_program(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003079 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04003080 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003081 } else {
3082 r = evergreen_pcie_gart_enable(rdev);
3083 if (r)
3084 return r;
3085 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003086 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003087
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003088 r = evergreen_blit_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003089 if (r) {
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003090 evergreen_blit_fini(rdev);
3091 rdev->asic->copy = NULL;
3092 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003093 }
3094
Alex Deucher724c80e2010-08-27 18:25:25 -04003095 /* allocate wb buffer */
3096 r = radeon_wb_init(rdev);
3097 if (r)
3098 return r;
3099
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003100 /* Enable IRQ */
3101 r = r600_irq_init(rdev);
3102 if (r) {
3103 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3104 radeon_irq_kms_fini(rdev);
3105 return r;
3106 }
Alex Deucher45f9a392010-03-24 13:55:51 -04003107 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003108
3109 r = radeon_ring_init(rdev, rdev->cp.ring_size);
3110 if (r)
3111 return r;
3112 r = evergreen_cp_load_microcode(rdev);
3113 if (r)
3114 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003115 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003116 if (r)
3117 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003118
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003119 return 0;
3120}
3121
3122int evergreen_resume(struct radeon_device *rdev)
3123{
3124 int r;
3125
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003126 /* reset the asic, the gfx blocks are often in a bad state
3127 * after the driver is unloaded or after a resume
3128 */
3129 if (radeon_asic_reset(rdev))
3130 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003131 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
3132 * posting will perform necessary task to bring back GPU into good
3133 * shape.
3134 */
3135 /* post card */
3136 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003137
3138 r = evergreen_startup(rdev);
3139 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05003140 DRM_ERROR("evergreen startup failed on resume\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003141 return r;
3142 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003143
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003144 r = r600_ib_test(rdev);
3145 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003146 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003147 return r;
3148 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003149
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003150 return r;
3151
3152}
3153
3154int evergreen_suspend(struct radeon_device *rdev)
3155{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003156 int r;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003157
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003158 /* FIXME: we should wait for ring to be empty */
3159 r700_cp_stop(rdev);
3160 rdev->cp.ready = false;
Alex Deucher45f9a392010-03-24 13:55:51 -04003161 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003162 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003163 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003164
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003165 /* unpin shaders bo */
3166 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
3167 if (likely(r == 0)) {
3168 radeon_bo_unpin(rdev->r600_blit.shader_obj);
3169 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
3170 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003171
3172 return 0;
3173}
3174
3175int evergreen_copy_blit(struct radeon_device *rdev,
3176 uint64_t src_offset, uint64_t dst_offset,
3177 unsigned num_pages, struct radeon_fence *fence)
3178{
3179 int r;
3180
3181 mutex_lock(&rdev->r600_blit.mutex);
3182 rdev->r600_blit.vb_ib = NULL;
3183 r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
3184 if (r) {
3185 if (rdev->r600_blit.vb_ib)
3186 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
3187 mutex_unlock(&rdev->r600_blit.mutex);
3188 return r;
3189 }
3190 evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
3191 evergreen_blit_done_copy(rdev, fence);
3192 mutex_unlock(&rdev->r600_blit.mutex);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003193 return 0;
3194}
3195
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003196/* Plan is to move initialization in that function and use
3197 * helper function so that radeon_device_init pretty much
3198 * do nothing more than calling asic specific function. This
3199 * should also allow to remove a bunch of callback function
3200 * like vram_info.
3201 */
3202int evergreen_init(struct radeon_device *rdev)
3203{
3204 int r;
3205
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003206 /* This don't do much */
3207 r = radeon_gem_init(rdev);
3208 if (r)
3209 return r;
3210 /* Read BIOS */
3211 if (!radeon_get_bios(rdev)) {
3212 if (ASIC_IS_AVIVO(rdev))
3213 return -EINVAL;
3214 }
3215 /* Must be an ATOMBIOS */
3216 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05003217 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003218 return -EINVAL;
3219 }
3220 r = radeon_atombios_init(rdev);
3221 if (r)
3222 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003223 /* reset the asic, the gfx blocks are often in a bad state
3224 * after the driver is unloaded or after a resume
3225 */
3226 if (radeon_asic_reset(rdev))
3227 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003228 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003229 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003230 if (!rdev->bios) {
3231 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3232 return -EINVAL;
3233 }
3234 DRM_INFO("GPU not posted. posting now...\n");
3235 atom_asic_init(rdev->mode_info.atom_context);
3236 }
3237 /* Initialize scratch registers */
3238 r600_scratch_init(rdev);
3239 /* Initialize surface registers */
3240 radeon_surface_init(rdev);
3241 /* Initialize clocks */
3242 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003243 /* Fence driver */
3244 r = radeon_fence_driver_init(rdev);
3245 if (r)
3246 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00003247 /* initialize AGP */
3248 if (rdev->flags & RADEON_IS_AGP) {
3249 r = radeon_agp_init(rdev);
3250 if (r)
3251 radeon_agp_disable(rdev);
3252 }
3253 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003254 r = evergreen_mc_init(rdev);
3255 if (r)
3256 return r;
3257 /* Memory manager */
3258 r = radeon_bo_init(rdev);
3259 if (r)
3260 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04003261
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003262 r = radeon_irq_kms_init(rdev);
3263 if (r)
3264 return r;
3265
3266 rdev->cp.ring_obj = NULL;
3267 r600_ring_init(rdev, 1024 * 1024);
3268
3269 rdev->ih.ring_obj = NULL;
3270 r600_ih_ring_init(rdev, 64 * 1024);
3271
3272 r = r600_pcie_gart_init(rdev);
3273 if (r)
3274 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04003275
Alex Deucher148a03b2010-06-03 19:00:03 -04003276 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003277 r = evergreen_startup(rdev);
3278 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04003279 dev_err(rdev->dev, "disabling GPU acceleration\n");
3280 r700_cp_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003281 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003282 radeon_wb_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003283 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04003284 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003285 rdev->accel_working = false;
3286 }
3287 if (rdev->accel_working) {
3288 r = radeon_ib_pool_init(rdev);
3289 if (r) {
3290 DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
3291 rdev->accel_working = false;
3292 }
3293 r = r600_ib_test(rdev);
3294 if (r) {
3295 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
3296 rdev->accel_working = false;
3297 }
3298 }
3299 return 0;
3300}
3301
3302void evergreen_fini(struct radeon_device *rdev)
3303{
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003304 evergreen_blit_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04003305 r700_cp_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003306 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003307 radeon_wb_fini(rdev);
Jerome Glisseccd68952011-07-06 18:30:09 +00003308 radeon_ib_pool_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003309 radeon_irq_kms_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003310 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003311 radeon_gem_fini(rdev);
3312 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003313 radeon_agp_fini(rdev);
3314 radeon_bo_fini(rdev);
3315 radeon_atombios_fini(rdev);
3316 kfree(rdev->bios);
3317 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003318}
Alex Deucher9e46a482011-01-06 18:49:35 -05003319
Ilija Hadzicb07759b2011-09-20 10:22:58 -04003320void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
Alex Deucher9e46a482011-01-06 18:49:35 -05003321{
3322 u32 link_width_cntl, speed_cntl;
3323
Alex Deucherd42dd572011-01-12 20:05:11 -05003324 if (radeon_pcie_gen2 == 0)
3325 return;
3326
Alex Deucher9e46a482011-01-06 18:49:35 -05003327 if (rdev->flags & RADEON_IS_IGP)
3328 return;
3329
3330 if (!(rdev->flags & RADEON_IS_PCIE))
3331 return;
3332
3333 /* x2 cards have a special sequence */
3334 if (ASIC_IS_X2(rdev))
3335 return;
3336
3337 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3338 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
3339 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3340
3341 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3342 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3343 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3344
3345 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3346 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3347 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3348
3349 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3350 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
3351 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3352
3353 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3354 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
3355 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3356
3357 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3358 speed_cntl |= LC_GEN2_EN_STRAP;
3359 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3360
3361 } else {
3362 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3363 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3364 if (1)
3365 link_width_cntl |= LC_UPCONFIGURE_DIS;
3366 else
3367 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3368 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3369 }
3370}