blob: 8c1da1efc0638e23f39894967afc8c9618b32b14 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070030#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Zhao Yakuiae266c92009-11-24 09:48:46 +080039
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
Chris Wilsonea5b2132010-08-04 13:50:23 +010045#define IS_eDP(i) ((i)->base.type == INTEL_OUTPUT_EDP)
46#define IS_PCH_eDP(i) ((i)->is_pch_edp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080047
Chris Wilsonea5b2132010-08-04 13:50:23 +010048struct intel_dp {
49 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 uint32_t output_reg;
51 uint32_t DP;
52 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070053 bool has_audio;
Keith Packardc8110e52009-05-06 11:51:10 -070054 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070055 uint8_t link_bw;
56 uint8_t lane_count;
57 uint8_t dpcd[4];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070058 struct i2c_adapter adapter;
59 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040060 bool is_pch_edp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070061};
62
Chris Wilsonea5b2132010-08-04 13:50:23 +010063static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
64{
65 return container_of(enc_to_intel_encoder(encoder), struct intel_dp, base);
66}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070067
Chris Wilsonea5b2132010-08-04 13:50:23 +010068static void intel_dp_link_train(struct intel_dp *intel_dp);
69static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070070
Zhenyu Wang32f9d652009-07-24 01:00:32 +080071void
Eric Anholt21d40d32010-03-25 11:11:14 -070072intel_edp_link_config (struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +010073 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080074{
Chris Wilsonea5b2132010-08-04 13:50:23 +010075 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +080076
Chris Wilsonea5b2132010-08-04 13:50:23 +010077 *lane_num = intel_dp->lane_count;
78 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080079 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +010080 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080081 *link_bw = 270000;
82}
83
Keith Packarda4fc5ed2009-04-07 16:16:42 -070084static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010085intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070086{
Keith Packarda4fc5ed2009-04-07 16:16:42 -070087 int max_lane_count = 4;
88
Chris Wilsonea5b2132010-08-04 13:50:23 +010089 if (intel_dp->dpcd[0] >= 0x11) {
90 max_lane_count = intel_dp->dpcd[2] & 0x1f;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091 switch (max_lane_count) {
92 case 1: case 2: case 4:
93 break;
94 default:
95 max_lane_count = 4;
96 }
97 }
98 return max_lane_count;
99}
100
101static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100102intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100104 int max_link_bw = intel_dp->dpcd[1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700105
106 switch (max_link_bw) {
107 case DP_LINK_BW_1_62:
108 case DP_LINK_BW_2_7:
109 break;
110 default:
111 max_link_bw = DP_LINK_BW_1_62;
112 break;
113 }
114 return max_link_bw;
115}
116
117static int
118intel_dp_link_clock(uint8_t link_bw)
119{
120 if (link_bw == DP_LINK_BW_2_7)
121 return 270000;
122 else
123 return 162000;
124}
125
126/* I think this is a fiction */
127static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100128intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700129{
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800130 struct drm_i915_private *dev_priv = dev->dev_private;
131
Chris Wilsonea5b2132010-08-04 13:50:23 +0100132 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800133 return (pixel_clock * dev_priv->edp_bpp) / 8;
134 else
135 return pixel_clock * 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136}
137
138static int
Dave Airliefe27d532010-06-30 11:46:17 +1000139intel_dp_max_data_rate(int max_link_clock, int max_lanes)
140{
141 return (max_link_clock * max_lanes * 8) / 10;
142}
143
144static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145intel_dp_mode_valid(struct drm_connector *connector,
146 struct drm_display_mode *mode)
147{
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800148 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100149 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhao Yakui7de56f42010-07-19 09:43:14 +0100150 struct drm_device *dev = connector->dev;
151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100152 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
153 int max_lanes = intel_dp_max_lane_count(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Chris Wilsonea5b2132010-08-04 13:50:23 +0100155 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakui7de56f42010-07-19 09:43:14 +0100156 dev_priv->panel_fixed_mode) {
157 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
158 return MODE_PANEL;
159
160 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
161 return MODE_PANEL;
162 }
163
Dave Airliefe27d532010-06-30 11:46:17 +1000164 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
165 which are outside spec tolerances but somehow work by magic */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100166 if (!IS_eDP(intel_dp) &&
167 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
Dave Airliefe27d532010-06-30 11:46:17 +1000168 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700169 return MODE_CLOCK_HIGH;
170
171 if (mode->clock < 10000)
172 return MODE_CLOCK_LOW;
173
174 return MODE_OK;
175}
176
177static uint32_t
178pack_aux(uint8_t *src, int src_bytes)
179{
180 int i;
181 uint32_t v = 0;
182
183 if (src_bytes > 4)
184 src_bytes = 4;
185 for (i = 0; i < src_bytes; i++)
186 v |= ((uint32_t) src[i]) << ((3-i) * 8);
187 return v;
188}
189
190static void
191unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
192{
193 int i;
194 if (dst_bytes > 4)
195 dst_bytes = 4;
196 for (i = 0; i < dst_bytes; i++)
197 dst[i] = src >> ((3-i) * 8);
198}
199
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700200/* hrawclock is 1/4 the FSB frequency */
201static int
202intel_hrawclk(struct drm_device *dev)
203{
204 struct drm_i915_private *dev_priv = dev->dev_private;
205 uint32_t clkcfg;
206
207 clkcfg = I915_READ(CLKCFG);
208 switch (clkcfg & CLKCFG_FSB_MASK) {
209 case CLKCFG_FSB_400:
210 return 100;
211 case CLKCFG_FSB_533:
212 return 133;
213 case CLKCFG_FSB_667:
214 return 166;
215 case CLKCFG_FSB_800:
216 return 200;
217 case CLKCFG_FSB_1067:
218 return 266;
219 case CLKCFG_FSB_1333:
220 return 333;
221 /* these two are just a guess; one of them might be right */
222 case CLKCFG_FSB_1600:
223 case CLKCFG_FSB_1600_ALT:
224 return 400;
225 default:
226 return 133;
227 }
228}
229
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100231intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232 uint8_t *send, int send_bytes,
233 uint8_t *recv, int recv_size)
234{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235 uint32_t output_reg = intel_dp->output_reg;
236 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 struct drm_i915_private *dev_priv = dev->dev_private;
238 uint32_t ch_ctl = output_reg + 0x10;
239 uint32_t ch_data = ch_ctl + 4;
240 int i;
241 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700242 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700243 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800244 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245
246 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700247 * and would like to run at 2MHz. So, take the
248 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700249 *
250 * Note that PCH attached eDP panels should use a 125MHz input
251 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700252 */
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700253 if (IS_eDP(intel_dp) && !IS_PCH_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +0800254 if (IS_GEN6(dev))
255 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
256 else
257 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
258 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500259 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800260 else
261 aux_clock_divider = intel_hrawclk(dev) / 2;
262
Zhenyu Wange3421a12010-04-08 09:43:27 +0800263 if (IS_GEN6(dev))
264 precharge = 3;
265 else
266 precharge = 5;
267
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100268 if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
269 DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
270 I915_READ(ch_ctl));
271 return -EBUSY;
272 }
273
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700274 /* Must try at least 3 times according to DP spec */
275 for (try = 0; try < 5; try++) {
276 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100277 for (i = 0; i < send_bytes; i += 4)
278 I915_WRITE(ch_data + i,
279 pack_aux(send + i, send_bytes - i));
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700280
281 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100282 I915_WRITE(ch_ctl,
283 DP_AUX_CH_CTL_SEND_BUSY |
284 DP_AUX_CH_CTL_TIME_OUT_400us |
285 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
286 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
287 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
288 DP_AUX_CH_CTL_DONE |
289 DP_AUX_CH_CTL_TIME_OUT_ERROR |
290 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700291 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700292 status = I915_READ(ch_ctl);
293 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
294 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100295 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700296 }
297
298 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100299 I915_WRITE(ch_ctl,
300 status |
301 DP_AUX_CH_CTL_DONE |
302 DP_AUX_CH_CTL_TIME_OUT_ERROR |
303 DP_AUX_CH_CTL_RECEIVE_ERROR);
304 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700305 break;
306 }
307
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700308 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700309 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700310 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700311 }
312
313 /* Check for timeout or receive error.
314 * Timeouts occur when the sink is not connected
315 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700316 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700317 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700318 return -EIO;
319 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700320
321 /* Timeouts occur when the device isn't connected, so they're
322 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700323 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800324 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700325 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700326 }
327
328 /* Unload any bytes sent back from the other side */
329 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
330 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700331 if (recv_bytes > recv_size)
332 recv_bytes = recv_size;
333
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100334 for (i = 0; i < recv_bytes; i += 4)
335 unpack_aux(I915_READ(ch_data + i),
336 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700337
338 return recv_bytes;
339}
340
341/* Write data to the aux channel in native mode */
342static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100343intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344 uint16_t address, uint8_t *send, int send_bytes)
345{
346 int ret;
347 uint8_t msg[20];
348 int msg_bytes;
349 uint8_t ack;
350
351 if (send_bytes > 16)
352 return -1;
353 msg[0] = AUX_NATIVE_WRITE << 4;
354 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800355 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700356 msg[3] = send_bytes - 1;
357 memcpy(&msg[4], send, send_bytes);
358 msg_bytes = send_bytes + 4;
359 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100360 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700361 if (ret < 0)
362 return ret;
363 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
364 break;
365 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
366 udelay(100);
367 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700368 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369 }
370 return send_bytes;
371}
372
373/* Write a single byte to the aux channel in native mode */
374static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100375intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700376 uint16_t address, uint8_t byte)
377{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100378 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700379}
380
381/* read bytes from a native aux channel */
382static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100383intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700384 uint16_t address, uint8_t *recv, int recv_bytes)
385{
386 uint8_t msg[4];
387 int msg_bytes;
388 uint8_t reply[20];
389 int reply_bytes;
390 uint8_t ack;
391 int ret;
392
393 msg[0] = AUX_NATIVE_READ << 4;
394 msg[1] = address >> 8;
395 msg[2] = address & 0xff;
396 msg[3] = recv_bytes - 1;
397
398 msg_bytes = 4;
399 reply_bytes = recv_bytes + 1;
400
401 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100402 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700403 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700404 if (ret == 0)
405 return -EPROTO;
406 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700407 return ret;
408 ack = reply[0];
409 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
410 memcpy(recv, reply + 1, ret - 1);
411 return ret - 1;
412 }
413 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
414 udelay(100);
415 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700416 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 }
418}
419
420static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000421intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
422 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700423{
Dave Airlieab2c0672009-12-04 10:55:24 +1000424 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100425 struct intel_dp *intel_dp = container_of(adapter,
426 struct intel_dp,
427 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000428 uint16_t address = algo_data->address;
429 uint8_t msg[5];
430 uint8_t reply[2];
431 int msg_bytes;
432 int reply_bytes;
433 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700434
Dave Airlieab2c0672009-12-04 10:55:24 +1000435 /* Set up the command byte */
436 if (mode & MODE_I2C_READ)
437 msg[0] = AUX_I2C_READ << 4;
438 else
439 msg[0] = AUX_I2C_WRITE << 4;
440
441 if (!(mode & MODE_I2C_STOP))
442 msg[0] |= AUX_I2C_MOT << 4;
443
444 msg[1] = address >> 8;
445 msg[2] = address;
446
447 switch (mode) {
448 case MODE_I2C_WRITE:
449 msg[3] = 0;
450 msg[4] = write_byte;
451 msg_bytes = 5;
452 reply_bytes = 1;
453 break;
454 case MODE_I2C_READ:
455 msg[3] = 0;
456 msg_bytes = 4;
457 reply_bytes = 2;
458 break;
459 default:
460 msg_bytes = 3;
461 reply_bytes = 1;
462 break;
463 }
464
465 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100466 ret = intel_dp_aux_ch(intel_dp,
Dave Airlieab2c0672009-12-04 10:55:24 +1000467 msg, msg_bytes,
468 reply, reply_bytes);
469 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000470 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000471 return ret;
472 }
473 switch (reply[0] & AUX_I2C_REPLY_MASK) {
474 case AUX_I2C_REPLY_ACK:
475 if (mode == MODE_I2C_READ) {
476 *read_byte = reply[1];
477 }
478 return reply_bytes - 1;
479 case AUX_I2C_REPLY_NACK:
Dave Airlie3ff99162009-12-08 14:03:47 +1000480 DRM_DEBUG_KMS("aux_ch nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000481 return -EREMOTEIO;
482 case AUX_I2C_REPLY_DEFER:
Dave Airlie3ff99162009-12-08 14:03:47 +1000483 DRM_DEBUG_KMS("aux_ch defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000484 udelay(100);
485 break;
486 default:
487 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
488 return -EREMOTEIO;
489 }
490 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700491}
492
493static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100494intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800495 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496{
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800497 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 intel_dp->algo.running = false;
499 intel_dp->algo.address = 0;
500 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700501
Chris Wilsonea5b2132010-08-04 13:50:23 +0100502 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
503 intel_dp->adapter.owner = THIS_MODULE;
504 intel_dp->adapter.class = I2C_CLASS_DDC;
505 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
506 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
507 intel_dp->adapter.algo_data = &intel_dp->algo;
508 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
509
510 return i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511}
512
513static bool
514intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
515 struct drm_display_mode *adjusted_mode)
516{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100517 struct drm_device *dev = encoder->dev;
518 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100519 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700520 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100521 int max_lane_count = intel_dp_max_lane_count(intel_dp);
522 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
524
Chris Wilsonea5b2132010-08-04 13:50:23 +0100525 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100526 dev_priv->panel_fixed_mode) {
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100527 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
528 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
529 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100530 /*
531 * the mode->clock is used to calculate the Data&Link M/N
532 * of the pipe. For the eDP the fixed clock should be used.
533 */
534 mode->clock = dev_priv->panel_fixed_mode->clock;
535 }
536
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700537 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
538 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000539 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700540
Chris Wilsonea5b2132010-08-04 13:50:23 +0100541 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800542 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100543 intel_dp->link_bw = bws[clock];
544 intel_dp->lane_count = lane_count;
545 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800546 DRM_DEBUG_KMS("Display port link bw %02x lane "
547 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100548 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700549 adjusted_mode->clock);
550 return true;
551 }
552 }
553 }
Dave Airliefe27d532010-06-30 11:46:17 +1000554
Chris Wilsonea5b2132010-08-04 13:50:23 +0100555 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Dave Airliefe27d532010-06-30 11:46:17 +1000556 /* okay we failed just pick the highest */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100557 intel_dp->lane_count = max_lane_count;
558 intel_dp->link_bw = bws[max_clock];
559 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Dave Airliefe27d532010-06-30 11:46:17 +1000560 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
561 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100562 intel_dp->link_bw, intel_dp->lane_count,
Dave Airliefe27d532010-06-30 11:46:17 +1000563 adjusted_mode->clock);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100564
Dave Airliefe27d532010-06-30 11:46:17 +1000565 return true;
566 }
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100567
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700568 return false;
569}
570
571struct intel_dp_m_n {
572 uint32_t tu;
573 uint32_t gmch_m;
574 uint32_t gmch_n;
575 uint32_t link_m;
576 uint32_t link_n;
577};
578
579static void
580intel_reduce_ratio(uint32_t *num, uint32_t *den)
581{
582 while (*num > 0xffffff || *den > 0xffffff) {
583 *num >>= 1;
584 *den >>= 1;
585 }
586}
587
588static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800589intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700590 int nlanes,
591 int pixel_clock,
592 int link_clock,
593 struct intel_dp_m_n *m_n)
594{
595 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800596 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700597 m_n->gmch_n = link_clock * nlanes;
598 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
599 m_n->link_m = pixel_clock;
600 m_n->link_n = link_clock;
601 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
602}
603
Zhao Yakui36e83a12010-06-12 14:32:21 +0800604bool intel_pch_has_edp(struct drm_crtc *crtc)
605{
606 struct drm_device *dev = crtc->dev;
607 struct drm_mode_config *mode_config = &dev->mode_config;
608 struct drm_encoder *encoder;
609
610 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100611 struct intel_dp *intel_dp;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800612
Chris Wilsonea5b2132010-08-04 13:50:23 +0100613 if (encoder->crtc != crtc)
Zhao Yakui36e83a12010-06-12 14:32:21 +0800614 continue;
615
Chris Wilsonea5b2132010-08-04 13:50:23 +0100616 intel_dp = enc_to_intel_dp(encoder);
617 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
618 return intel_dp->is_pch_edp;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800619 }
620 return false;
621}
622
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700623void
624intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
625 struct drm_display_mode *adjusted_mode)
626{
627 struct drm_device *dev = crtc->dev;
628 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800629 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700630 struct drm_i915_private *dev_priv = dev->dev_private;
631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Zhao Yakui36e83a12010-06-12 14:32:21 +0800632 int lane_count = 4, bpp = 24;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700633 struct intel_dp_m_n m_n;
634
635 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700636 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700637 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800638 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700640
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200641 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700642 continue;
643
Chris Wilsonea5b2132010-08-04 13:50:23 +0100644 intel_dp = enc_to_intel_dp(encoder);
645 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
646 lane_count = intel_dp->lane_count;
647 if (IS_PCH_eDP(intel_dp))
Zhao Yakui36e83a12010-06-12 14:32:21 +0800648 bpp = dev_priv->edp_bpp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649 break;
650 }
651 }
652
653 /*
654 * Compute the GMCH and Link ratios. The '3' here is
655 * the number of bytes_per_pixel post-LUT, which we always
656 * set up for 8-bits of R/G/B, or 3 bytes total.
657 */
Zhao Yakui36e83a12010-06-12 14:32:21 +0800658 intel_dp_compute_m_n(bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700659 mode->clock, adjusted_mode->clock, &m_n);
660
Eric Anholtc619eed2010-01-28 16:45:52 -0800661 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800662 if (intel_crtc->pipe == 0) {
663 I915_WRITE(TRANSA_DATA_M1,
664 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
665 m_n.gmch_m);
666 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
667 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
668 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
669 } else {
670 I915_WRITE(TRANSB_DATA_M1,
671 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
672 m_n.gmch_m);
673 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
674 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
675 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
676 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800678 if (intel_crtc->pipe == 0) {
679 I915_WRITE(PIPEA_GMCH_DATA_M,
680 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
681 m_n.gmch_m);
682 I915_WRITE(PIPEA_GMCH_DATA_N,
683 m_n.gmch_n);
684 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
685 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
686 } else {
687 I915_WRITE(PIPEB_GMCH_DATA_M,
688 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
689 m_n.gmch_m);
690 I915_WRITE(PIPEB_GMCH_DATA_N,
691 m_n.gmch_n);
692 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
693 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
694 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695 }
696}
697
698static void
699intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
700 struct drm_display_mode *adjusted_mode)
701{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800702 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100703 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
704 struct drm_crtc *crtc = intel_dp->base.enc.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
706
Chris Wilsonea5b2132010-08-04 13:50:23 +0100707 intel_dp->DP = (DP_VOLTAGE_0_4 |
Adam Jackson9c9e7922010-04-05 17:57:59 -0400708 DP_PRE_EMPHASIS_0);
709
710 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100711 intel_dp->DP |= DP_SYNC_HS_HIGH;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400712 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100713 intel_dp->DP |= DP_SYNC_VS_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700714
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
716 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800717 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100718 intel_dp->DP |= DP_LINK_TRAIN_OFF;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700719
Chris Wilsonea5b2132010-08-04 13:50:23 +0100720 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100722 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700723 break;
724 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100725 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726 break;
727 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100728 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700729 break;
730 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100731 if (intel_dp->has_audio)
732 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Chris Wilsonea5b2132010-08-04 13:50:23 +0100734 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
735 intel_dp->link_configuration[0] = intel_dp->link_bw;
736 intel_dp->link_configuration[1] = intel_dp->lane_count;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700737
738 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400739 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700740 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
742 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
743 intel_dp->DP |= DP_ENHANCED_FRAMING;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700744 }
745
Zhenyu Wange3421a12010-04-08 09:43:27 +0800746 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
747 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100748 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800749
Chris Wilsonea5b2132010-08-04 13:50:23 +0100750 if (IS_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800751 /* don't miss out required setting for eDP */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100752 intel_dp->DP |= DP_PLL_ENABLE;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800753 if (adjusted_mode->clock < 200000)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100754 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800755 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100756 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800757 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700758}
759
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700760/* Returns true if the panel was already on when called */
761static bool ironlake_edp_panel_on (struct drm_device *dev)
Jesse Barnes9934c132010-07-22 13:18:19 -0700762{
763 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson913d8d12010-08-07 11:01:35 +0100764 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -0700765
Chris Wilson913d8d12010-08-07 11:01:35 +0100766 if (I915_READ(PCH_PP_STATUS) & PP_ON)
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700767 return true;
Jesse Barnes9934c132010-07-22 13:18:19 -0700768
769 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700770
771 /* ILK workaround: disable reset around power sequence */
772 pp &= ~PANEL_POWER_RESET;
773 I915_WRITE(PCH_PP_CONTROL, pp);
774 POSTING_READ(PCH_PP_CONTROL);
775
Jesse Barnes9934c132010-07-22 13:18:19 -0700776 pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
777 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes9934c132010-07-22 13:18:19 -0700778
Chris Wilson481b6af2010-08-23 17:43:35 +0100779 if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +0100780 DRM_ERROR("panel on wait timed out: 0x%08x\n",
781 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700782
783 pp &= ~(PANEL_UNLOCK_REGS | EDP_FORCE_VDD);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700784 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700785 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700786 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700787
788 return false;
Jesse Barnes9934c132010-07-22 13:18:19 -0700789}
790
791static void ironlake_edp_panel_off (struct drm_device *dev)
792{
793 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson913d8d12010-08-07 11:01:35 +0100794 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -0700795
796 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700797
798 /* ILK workaround: disable reset around power sequence */
799 pp &= ~PANEL_POWER_RESET;
800 I915_WRITE(PCH_PP_CONTROL, pp);
801 POSTING_READ(PCH_PP_CONTROL);
802
Jesse Barnes9934c132010-07-22 13:18:19 -0700803 pp &= ~POWER_TARGET_ON;
804 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes9934c132010-07-22 13:18:19 -0700805
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +0100807 DRM_ERROR("panel off wait timed out: 0x%08x\n",
808 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700809
810 /* Make sure VDD is enabled so DP AUX will work */
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700811 pp |= EDP_FORCE_VDD | PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700812 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700813 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700814}
815
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500816static void ironlake_edp_backlight_on (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800817{
818 struct drm_i915_private *dev_priv = dev->dev_private;
819 u32 pp;
820
Zhao Yakui28c97732009-10-09 11:39:41 +0800821 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800822 pp = I915_READ(PCH_PP_CONTROL);
823 pp |= EDP_BLC_ENABLE;
824 I915_WRITE(PCH_PP_CONTROL, pp);
825}
826
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500827static void ironlake_edp_backlight_off (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800828{
829 struct drm_i915_private *dev_priv = dev->dev_private;
830 u32 pp;
831
Zhao Yakui28c97732009-10-09 11:39:41 +0800832 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800833 pp = I915_READ(PCH_PP_CONTROL);
834 pp &= ~EDP_BLC_ENABLE;
835 I915_WRITE(PCH_PP_CONTROL, pp);
836}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700837
Jesse Barnesd240f202010-08-13 15:43:26 -0700838static void ironlake_edp_pll_on(struct drm_encoder *encoder)
839{
840 struct drm_device *dev = encoder->dev;
841 struct drm_i915_private *dev_priv = dev->dev_private;
842 u32 dpa_ctl;
843
844 DRM_DEBUG_KMS("\n");
845 dpa_ctl = I915_READ(DP_A);
846 dpa_ctl &= ~DP_PLL_ENABLE;
847 I915_WRITE(DP_A, dpa_ctl);
848}
849
850static void ironlake_edp_pll_off(struct drm_encoder *encoder)
851{
852 struct drm_device *dev = encoder->dev;
853 struct drm_i915_private *dev_priv = dev->dev_private;
854 u32 dpa_ctl;
855
856 dpa_ctl = I915_READ(DP_A);
857 dpa_ctl |= DP_PLL_ENABLE;
858 I915_WRITE(DP_A, dpa_ctl);
859 udelay(200);
860}
861
862static void intel_dp_prepare(struct drm_encoder *encoder)
863{
864 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
865 struct drm_device *dev = encoder->dev;
866 struct drm_i915_private *dev_priv = dev->dev_private;
867 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
868
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700869 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Jesse Barnesd240f202010-08-13 15:43:26 -0700870 ironlake_edp_backlight_off(dev);
871 ironlake_edp_panel_on(dev);
872 ironlake_edp_pll_on(encoder);
873 }
874 if (dp_reg & DP_PORT_EN)
875 intel_dp_link_down(intel_dp);
876}
877
878static void intel_dp_commit(struct drm_encoder *encoder)
879{
880 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
881 struct drm_device *dev = encoder->dev;
882 struct drm_i915_private *dev_priv = dev->dev_private;
883 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
884
885 if (!(dp_reg & DP_PORT_EN)) {
886 intel_dp_link_train(intel_dp);
887 }
888 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
889 ironlake_edp_backlight_on(dev);
890}
891
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892static void
893intel_dp_dpms(struct drm_encoder *encoder, int mode)
894{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100895 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800896 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100898 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899
900 if (mode != DRM_MODE_DPMS_ON) {
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700901 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
902 ironlake_edp_backlight_off(dev);
903 ironlake_edp_panel_off(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800904 }
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700905 if (dp_reg & DP_PORT_EN)
906 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -0700907 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
908 ironlake_edp_pll_off(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700909 } else {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800910 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700911 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
Jesse Barnes9934c132010-07-22 13:18:19 -0700912 ironlake_edp_panel_on(dev);
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700913 intel_dp_link_train(intel_dp);
914 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500915 ironlake_edp_backlight_on(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800916 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100918 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919}
920
921/*
922 * Fetch AUX CH registers 0x202 - 0x207 which contain
923 * link status information
924 */
925static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100926intel_dp_get_link_status(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700927 uint8_t link_status[DP_LINK_STATUS_SIZE])
928{
929 int ret;
930
Chris Wilsonea5b2132010-08-04 13:50:23 +0100931 ret = intel_dp_aux_native_read(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700932 DP_LANE0_1_STATUS,
933 link_status, DP_LINK_STATUS_SIZE);
934 if (ret != DP_LINK_STATUS_SIZE)
935 return false;
936 return true;
937}
938
939static uint8_t
940intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
941 int r)
942{
943 return link_status[r - DP_LANE0_1_STATUS];
944}
945
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946static uint8_t
947intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
948 int lane)
949{
950 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
951 int s = ((lane & 1) ?
952 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
953 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
954 uint8_t l = intel_dp_link_status(link_status, i);
955
956 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
957}
958
959static uint8_t
960intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
961 int lane)
962{
963 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
964 int s = ((lane & 1) ?
965 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
966 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
967 uint8_t l = intel_dp_link_status(link_status, i);
968
969 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
970}
971
972
973#if 0
974static char *voltage_names[] = {
975 "0.4V", "0.6V", "0.8V", "1.2V"
976};
977static char *pre_emph_names[] = {
978 "0dB", "3.5dB", "6dB", "9.5dB"
979};
980static char *link_train_names[] = {
981 "pattern 1", "pattern 2", "idle", "off"
982};
983#endif
984
985/*
986 * These are source-specific values; current Intel hardware supports
987 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
988 */
989#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
990
991static uint8_t
992intel_dp_pre_emphasis_max(uint8_t voltage_swing)
993{
994 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
995 case DP_TRAIN_VOLTAGE_SWING_400:
996 return DP_TRAIN_PRE_EMPHASIS_6;
997 case DP_TRAIN_VOLTAGE_SWING_600:
998 return DP_TRAIN_PRE_EMPHASIS_6;
999 case DP_TRAIN_VOLTAGE_SWING_800:
1000 return DP_TRAIN_PRE_EMPHASIS_3_5;
1001 case DP_TRAIN_VOLTAGE_SWING_1200:
1002 default:
1003 return DP_TRAIN_PRE_EMPHASIS_0;
1004 }
1005}
1006
1007static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001008intel_get_adjust_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009 uint8_t link_status[DP_LINK_STATUS_SIZE],
1010 int lane_count,
1011 uint8_t train_set[4])
1012{
1013 uint8_t v = 0;
1014 uint8_t p = 0;
1015 int lane;
1016
1017 for (lane = 0; lane < lane_count; lane++) {
1018 uint8_t this_v = intel_get_adjust_request_voltage(link_status, lane);
1019 uint8_t this_p = intel_get_adjust_request_pre_emphasis(link_status, lane);
1020
1021 if (this_v > v)
1022 v = this_v;
1023 if (this_p > p)
1024 p = this_p;
1025 }
1026
1027 if (v >= I830_DP_VOLTAGE_MAX)
1028 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1029
1030 if (p >= intel_dp_pre_emphasis_max(v))
1031 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1032
1033 for (lane = 0; lane < 4; lane++)
1034 train_set[lane] = v | p;
1035}
1036
1037static uint32_t
1038intel_dp_signal_levels(uint8_t train_set, int lane_count)
1039{
1040 uint32_t signal_levels = 0;
1041
1042 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1043 case DP_TRAIN_VOLTAGE_SWING_400:
1044 default:
1045 signal_levels |= DP_VOLTAGE_0_4;
1046 break;
1047 case DP_TRAIN_VOLTAGE_SWING_600:
1048 signal_levels |= DP_VOLTAGE_0_6;
1049 break;
1050 case DP_TRAIN_VOLTAGE_SWING_800:
1051 signal_levels |= DP_VOLTAGE_0_8;
1052 break;
1053 case DP_TRAIN_VOLTAGE_SWING_1200:
1054 signal_levels |= DP_VOLTAGE_1_2;
1055 break;
1056 }
1057 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1058 case DP_TRAIN_PRE_EMPHASIS_0:
1059 default:
1060 signal_levels |= DP_PRE_EMPHASIS_0;
1061 break;
1062 case DP_TRAIN_PRE_EMPHASIS_3_5:
1063 signal_levels |= DP_PRE_EMPHASIS_3_5;
1064 break;
1065 case DP_TRAIN_PRE_EMPHASIS_6:
1066 signal_levels |= DP_PRE_EMPHASIS_6;
1067 break;
1068 case DP_TRAIN_PRE_EMPHASIS_9_5:
1069 signal_levels |= DP_PRE_EMPHASIS_9_5;
1070 break;
1071 }
1072 return signal_levels;
1073}
1074
Zhenyu Wange3421a12010-04-08 09:43:27 +08001075/* Gen6's DP voltage swing and pre-emphasis control */
1076static uint32_t
1077intel_gen6_edp_signal_levels(uint8_t train_set)
1078{
1079 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
1080 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1081 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1082 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1083 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
1084 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1085 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
1086 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1087 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
1088 default:
1089 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
1090 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1091 }
1092}
1093
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001094static uint8_t
1095intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1096 int lane)
1097{
1098 int i = DP_LANE0_1_STATUS + (lane >> 1);
1099 int s = (lane & 1) * 4;
1100 uint8_t l = intel_dp_link_status(link_status, i);
1101
1102 return (l >> s) & 0xf;
1103}
1104
1105/* Check for clock recovery is done on all channels */
1106static bool
1107intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1108{
1109 int lane;
1110 uint8_t lane_status;
1111
1112 for (lane = 0; lane < lane_count; lane++) {
1113 lane_status = intel_get_lane_status(link_status, lane);
1114 if ((lane_status & DP_LANE_CR_DONE) == 0)
1115 return false;
1116 }
1117 return true;
1118}
1119
1120/* Check to see if channel eq is done on all channels */
1121#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1122 DP_LANE_CHANNEL_EQ_DONE|\
1123 DP_LANE_SYMBOL_LOCKED)
1124static bool
1125intel_channel_eq_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1126{
1127 uint8_t lane_align;
1128 uint8_t lane_status;
1129 int lane;
1130
1131 lane_align = intel_dp_link_status(link_status,
1132 DP_LANE_ALIGN_STATUS_UPDATED);
1133 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1134 return false;
1135 for (lane = 0; lane < lane_count; lane++) {
1136 lane_status = intel_get_lane_status(link_status, lane);
1137 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1138 return false;
1139 }
1140 return true;
1141}
1142
1143static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001144intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001145 uint32_t dp_reg_value,
1146 uint8_t dp_train_pat,
1147 uint8_t train_set[4],
1148 bool first)
1149{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001150 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001151 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001152 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.enc.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001153 int ret;
1154
Chris Wilsonea5b2132010-08-04 13:50:23 +01001155 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1156 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001157 if (first)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001158 intel_wait_for_vblank(dev, intel_crtc->pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001159
Chris Wilsonea5b2132010-08-04 13:50:23 +01001160 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001161 DP_TRAINING_PATTERN_SET,
1162 dp_train_pat);
1163
Chris Wilsonea5b2132010-08-04 13:50:23 +01001164 ret = intel_dp_aux_native_write(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001165 DP_TRAINING_LANE0_SET, train_set, 4);
1166 if (ret != 4)
1167 return false;
1168
1169 return true;
1170}
1171
1172static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001173intel_dp_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001174{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001175 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001176 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001177 uint8_t train_set[4];
1178 uint8_t link_status[DP_LINK_STATUS_SIZE];
1179 int i;
1180 uint8_t voltage;
1181 bool clock_recovery = false;
1182 bool channel_eq = false;
1183 bool first = true;
1184 int tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001185 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001186 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001187
1188 /* Write the link configuration data */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001189 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1190 intel_dp->link_configuration,
1191 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001192
1193 DP |= DP_PORT_EN;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001194 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001195 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1196 else
1197 DP &= ~DP_LINK_TRAIN_MASK;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001198 memset(train_set, 0, 4);
1199 voltage = 0xff;
1200 tries = 0;
1201 clock_recovery = false;
1202 for (;;) {
1203 /* Use train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001204 uint32_t signal_levels;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001205 if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001206 signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
1207 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1208 } else {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001209 signal_levels = intel_dp_signal_levels(train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001210 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1211 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212
Chris Wilsonea5b2132010-08-04 13:50:23 +01001213 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001214 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1215 else
1216 reg = DP | DP_LINK_TRAIN_PAT_1;
1217
Chris Wilsonea5b2132010-08-04 13:50:23 +01001218 if (!intel_dp_set_link_train(intel_dp, reg,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001219 DP_TRAINING_PATTERN_1, train_set, first))
1220 break;
1221 first = false;
1222 /* Set training pattern 1 */
1223
1224 udelay(100);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001225 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226 break;
1227
Chris Wilsonea5b2132010-08-04 13:50:23 +01001228 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001229 clock_recovery = true;
1230 break;
1231 }
1232
1233 /* Check to see if we've tried the max voltage */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001234 for (i = 0; i < intel_dp->lane_count; i++)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001235 if ((train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1236 break;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001237 if (i == intel_dp->lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001238 break;
1239
1240 /* Check to see if we've tried the same voltage 5 times */
1241 if ((train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1242 ++tries;
1243 if (tries == 5)
1244 break;
1245 } else
1246 tries = 0;
1247 voltage = train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1248
1249 /* Compute new train_set as requested by target */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001250 intel_get_adjust_train(intel_dp, link_status, intel_dp->lane_count, train_set);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001251 }
1252
1253 /* channel equalization */
1254 tries = 0;
1255 channel_eq = false;
1256 for (;;) {
1257 /* Use train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001258 uint32_t signal_levels;
1259
Chris Wilsonea5b2132010-08-04 13:50:23 +01001260 if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001261 signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
1262 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1263 } else {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001264 signal_levels = intel_dp_signal_levels(train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001265 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1266 }
1267
Chris Wilsonea5b2132010-08-04 13:50:23 +01001268 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001269 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1270 else
1271 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001272
1273 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001274 if (!intel_dp_set_link_train(intel_dp, reg,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001275 DP_TRAINING_PATTERN_2, train_set,
1276 false))
1277 break;
1278
1279 udelay(400);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001280 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001281 break;
1282
Chris Wilsonea5b2132010-08-04 13:50:23 +01001283 if (intel_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001284 channel_eq = true;
1285 break;
1286 }
1287
1288 /* Try 5 times */
1289 if (tries > 5)
1290 break;
1291
1292 /* Compute new train_set as requested by target */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001293 intel_get_adjust_train(intel_dp, link_status, intel_dp->lane_count, train_set);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001294 ++tries;
1295 }
1296
Chris Wilsonea5b2132010-08-04 13:50:23 +01001297 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001298 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1299 else
1300 reg = DP | DP_LINK_TRAIN_OFF;
1301
Chris Wilsonea5b2132010-08-04 13:50:23 +01001302 I915_WRITE(intel_dp->output_reg, reg);
1303 POSTING_READ(intel_dp->output_reg);
1304 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001305 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1306}
1307
1308static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001309intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001310{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001311 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001312 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001313 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001314
Zhao Yakui28c97732009-10-09 11:39:41 +08001315 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001316
Chris Wilsonea5b2132010-08-04 13:50:23 +01001317 if (IS_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001318 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001319 I915_WRITE(intel_dp->output_reg, DP);
1320 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001321 udelay(100);
1322 }
1323
Chris Wilsonea5b2132010-08-04 13:50:23 +01001324 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001325 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001326 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1327 POSTING_READ(intel_dp->output_reg);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001328 } else {
1329 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001330 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1331 POSTING_READ(intel_dp->output_reg);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001332 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001333
1334 udelay(17000);
1335
Chris Wilsonea5b2132010-08-04 13:50:23 +01001336 if (IS_eDP(intel_dp))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001337 DP |= DP_LINK_TRAIN_OFF;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001338 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1339 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001340}
1341
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001342/*
1343 * According to DP spec
1344 * 5.1.2:
1345 * 1. Read DPCD
1346 * 2. Configure link according to Receiver Capabilities
1347 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1348 * 4. Check link status on receipt of hot-plug interrupt
1349 */
1350
1351static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001352intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001353{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001354 uint8_t link_status[DP_LINK_STATUS_SIZE];
1355
Chris Wilsonea5b2132010-08-04 13:50:23 +01001356 if (!intel_dp->base.enc.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001357 return;
1358
Chris Wilsonea5b2132010-08-04 13:50:23 +01001359 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1360 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001361 return;
1362 }
1363
Chris Wilsonea5b2132010-08-04 13:50:23 +01001364 if (!intel_channel_eq_ok(link_status, intel_dp->lane_count))
1365 intel_dp_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001366}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001367
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001368static enum drm_connector_status
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001369ironlake_dp_detect(struct drm_connector *connector)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001370{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001371 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001372 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001373 enum drm_connector_status status;
Jesse Barnes7eaf5542010-09-08 12:41:59 -07001374 bool was_on = false;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001375
Jesse Barnes7eaf5542010-09-08 12:41:59 -07001376 /* Panel needs power for AUX to work */
1377 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
1378 was_on = ironlake_edp_panel_on(connector->dev);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001379 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001380 if (intel_dp_aux_native_read(intel_dp,
1381 0x000, intel_dp->dpcd,
1382 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001383 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001384 if (intel_dp->dpcd[0] != 0)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001385 status = connector_status_connected;
1386 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001387 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1388 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
Jesse Barnes7eaf5542010-09-08 12:41:59 -07001389 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) && !was_on)
1390 ironlake_edp_panel_off(connector->dev);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001391 return status;
1392}
1393
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001394/**
1395 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1396 *
1397 * \return true if DP port is connected.
1398 * \return false if DP port is disconnected.
1399 */
1400static enum drm_connector_status
1401intel_dp_detect(struct drm_connector *connector)
1402{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001403 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001404 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1405 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001406 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001407 uint32_t temp, bit;
1408 enum drm_connector_status status;
1409
Chris Wilsonea5b2132010-08-04 13:50:23 +01001410 intel_dp->has_audio = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001411
Eric Anholtc619eed2010-01-28 16:45:52 -08001412 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001413 return ironlake_dp_detect(connector);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001414
Chris Wilsonea5b2132010-08-04 13:50:23 +01001415 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001416 case DP_B:
1417 bit = DPB_HOTPLUG_INT_STATUS;
1418 break;
1419 case DP_C:
1420 bit = DPC_HOTPLUG_INT_STATUS;
1421 break;
1422 case DP_D:
1423 bit = DPD_HOTPLUG_INT_STATUS;
1424 break;
1425 default:
1426 return connector_status_unknown;
1427 }
1428
1429 temp = I915_READ(PORT_HOTPLUG_STAT);
1430
1431 if ((temp & bit) == 0)
1432 return connector_status_disconnected;
1433
1434 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001435 if (intel_dp_aux_native_read(intel_dp,
1436 0x000, intel_dp->dpcd,
1437 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001438 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001439 if (intel_dp->dpcd[0] != 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001440 status = connector_status_connected;
1441 }
1442 return status;
1443}
1444
1445static int intel_dp_get_modes(struct drm_connector *connector)
1446{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001447 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001448 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1449 struct drm_device *dev = intel_dp->base.enc.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001450 struct drm_i915_private *dev_priv = dev->dev_private;
1451 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001452
1453 /* We should parse the EDID data and find out if it has an audio sink
1454 */
1455
Chris Wilsonea5b2132010-08-04 13:50:23 +01001456 ret = intel_ddc_get_modes(connector, intel_dp->base.ddc_bus);
Zhao Yakuib9efc482010-07-19 09:43:11 +01001457 if (ret) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001458 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakuib9efc482010-07-19 09:43:11 +01001459 !dev_priv->panel_fixed_mode) {
1460 struct drm_display_mode *newmode;
1461 list_for_each_entry(newmode, &connector->probed_modes,
1462 head) {
1463 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1464 dev_priv->panel_fixed_mode =
1465 drm_mode_duplicate(dev, newmode);
1466 break;
1467 }
1468 }
1469 }
1470
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001471 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01001472 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001473
1474 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001475 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001476 if (dev_priv->panel_fixed_mode != NULL) {
1477 struct drm_display_mode *mode;
1478 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1479 drm_mode_probed_add(connector, mode);
1480 return 1;
1481 }
1482 }
1483 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001484}
1485
1486static void
1487intel_dp_destroy (struct drm_connector *connector)
1488{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001489 drm_sysfs_connector_remove(connector);
1490 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001491 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001492}
1493
Daniel Vetter24d05922010-08-20 18:08:28 +02001494static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1495{
1496 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1497
1498 i2c_del_adapter(&intel_dp->adapter);
1499 drm_encoder_cleanup(encoder);
1500 kfree(intel_dp);
1501}
1502
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001503static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1504 .dpms = intel_dp_dpms,
1505 .mode_fixup = intel_dp_mode_fixup,
Jesse Barnesd240f202010-08-13 15:43:26 -07001506 .prepare = intel_dp_prepare,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507 .mode_set = intel_dp_mode_set,
Jesse Barnesd240f202010-08-13 15:43:26 -07001508 .commit = intel_dp_commit,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001509};
1510
1511static const struct drm_connector_funcs intel_dp_connector_funcs = {
1512 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001513 .detect = intel_dp_detect,
1514 .fill_modes = drm_helper_probe_single_connector_modes,
1515 .destroy = intel_dp_destroy,
1516};
1517
1518static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1519 .get_modes = intel_dp_get_modes,
1520 .mode_valid = intel_dp_mode_valid,
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001521 .best_encoder = intel_attached_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001522};
1523
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02001525 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526};
1527
Chris Wilson995b6762010-08-20 13:23:26 +01001528static void
Eric Anholt21d40d32010-03-25 11:11:14 -07001529intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07001530{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001531 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07001532
Chris Wilsonea5b2132010-08-04 13:50:23 +01001533 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1534 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07001535}
1536
Zhenyu Wange3421a12010-04-08 09:43:27 +08001537/* Return which DP Port should be selected for Transcoder DP control */
1538int
1539intel_trans_dp_port_sel (struct drm_crtc *crtc)
1540{
1541 struct drm_device *dev = crtc->dev;
1542 struct drm_mode_config *mode_config = &dev->mode_config;
1543 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001544
1545 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001546 struct intel_dp *intel_dp;
1547
Dan Carpenterd8201ab2010-05-07 10:39:00 +02001548 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08001549 continue;
1550
Chris Wilsonea5b2132010-08-04 13:50:23 +01001551 intel_dp = enc_to_intel_dp(encoder);
1552 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1553 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001554 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001555
Zhenyu Wange3421a12010-04-08 09:43:27 +08001556 return -1;
1557}
1558
Zhao Yakui36e83a12010-06-12 14:32:21 +08001559/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04001560bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08001561{
1562 struct drm_i915_private *dev_priv = dev->dev_private;
1563 struct child_device_config *p_child;
1564 int i;
1565
1566 if (!dev_priv->child_dev_num)
1567 return false;
1568
1569 for (i = 0; i < dev_priv->child_dev_num; i++) {
1570 p_child = dev_priv->child_dev + i;
1571
1572 if (p_child->dvo_port == PORT_IDPD &&
1573 p_child->device_type == DEVICE_TYPE_eDP)
1574 return true;
1575 }
1576 return false;
1577}
1578
Keith Packardc8110e52009-05-06 11:51:10 -07001579void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001580intel_dp_init(struct drm_device *dev, int output_reg)
1581{
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001584 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07001585 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001586 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001587 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04001588 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001589
Chris Wilsonea5b2132010-08-04 13:50:23 +01001590 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1591 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001592 return;
1593
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001594 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1595 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001596 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001597 return;
1598 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001599 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001600
Chris Wilsonea5b2132010-08-04 13:50:23 +01001601 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04001602 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01001603 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04001604
Chris Wilsonea5b2132010-08-04 13:50:23 +01001605 if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04001606 type = DRM_MODE_CONNECTOR_eDP;
1607 intel_encoder->type = INTEL_OUTPUT_EDP;
1608 } else {
1609 type = DRM_MODE_CONNECTOR_DisplayPort;
1610 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1611 }
1612
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001613 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04001614 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001615 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1616
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001617 connector->polled = DRM_CONNECTOR_POLL_HPD;
1618
Zhao Yakui652af9d2009-12-02 10:03:33 +08001619 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07001620 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001621 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07001622 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001623 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07001624 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08001625
Chris Wilsonea5b2132010-08-04 13:50:23 +01001626 if (IS_eDP(intel_dp))
Eric Anholt21d40d32010-03-25 11:11:14 -07001627 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08001628
Eric Anholt21d40d32010-03-25 11:11:14 -07001629 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001630 connector->interlace_allowed = true;
1631 connector->doublescan_allowed = 0;
1632
Chris Wilsonea5b2132010-08-04 13:50:23 +01001633 intel_dp->output_reg = output_reg;
1634 intel_dp->has_audio = false;
1635 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001636
Eric Anholt21d40d32010-03-25 11:11:14 -07001637 drm_encoder_init(dev, &intel_encoder->enc, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001638 DRM_MODE_ENCODER_TMDS);
Eric Anholt21d40d32010-03-25 11:11:14 -07001639 drm_encoder_helper_add(&intel_encoder->enc, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001640
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001641 drm_mode_connector_attach_encoder(&intel_connector->base,
Eric Anholt21d40d32010-03-25 11:11:14 -07001642 &intel_encoder->enc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001643 drm_sysfs_connector_add(connector);
1644
1645 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001646 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001647 case DP_A:
1648 name = "DPDDC-A";
1649 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001650 case DP_B:
1651 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001652 dev_priv->hotplug_supported_mask |=
1653 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001654 name = "DPDDC-B";
1655 break;
1656 case DP_C:
1657 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001658 dev_priv->hotplug_supported_mask |=
1659 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001660 name = "DPDDC-C";
1661 break;
1662 case DP_D:
1663 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001664 dev_priv->hotplug_supported_mask |=
1665 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001666 name = "DPDDC-D";
1667 break;
1668 }
1669
Chris Wilsonea5b2132010-08-04 13:50:23 +01001670 intel_dp_i2c_init(intel_dp, intel_connector, name);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001671
Chris Wilsonea5b2132010-08-04 13:50:23 +01001672 intel_encoder->ddc_bus = &intel_dp->adapter;
Eric Anholt21d40d32010-03-25 11:11:14 -07001673 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001674
Chris Wilsonea5b2132010-08-04 13:50:23 +01001675 if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001676 /* initialize panel mode from VBT if available for eDP */
1677 if (dev_priv->lfp_lvds_vbt_mode) {
1678 dev_priv->panel_fixed_mode =
1679 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1680 if (dev_priv->panel_fixed_mode) {
1681 dev_priv->panel_fixed_mode->type |=
1682 DRM_MODE_TYPE_PREFERRED;
1683 }
1684 }
1685 }
1686
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1688 * 0xd. Failure to do so will result in spurious interrupts being
1689 * generated on the port when a cable is not attached.
1690 */
1691 if (IS_G4X(dev) && !IS_GM45(dev)) {
1692 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1693 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1694 }
1695}