blob: 8061a48804a31cbb8fe550c1a07538ac514fa94e [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070030#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Zhao Yakuiae266c92009-11-24 09:48:46 +080039
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
Chris Wilsonea5b2132010-08-04 13:50:23 +010045#define IS_eDP(i) ((i)->base.type == INTEL_OUTPUT_EDP)
46#define IS_PCH_eDP(i) ((i)->is_pch_edp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080047
Chris Wilsonea5b2132010-08-04 13:50:23 +010048struct intel_dp {
49 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 uint32_t output_reg;
51 uint32_t DP;
52 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070053 bool has_audio;
Keith Packardc8110e52009-05-06 11:51:10 -070054 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070055 uint8_t link_bw;
56 uint8_t lane_count;
57 uint8_t dpcd[4];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070058 struct i2c_adapter adapter;
59 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040060 bool is_pch_edp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070061};
62
Chris Wilsonea5b2132010-08-04 13:50:23 +010063static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
64{
65 return container_of(enc_to_intel_encoder(encoder), struct intel_dp, base);
66}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070067
Chris Wilsonea5b2132010-08-04 13:50:23 +010068static void intel_dp_link_train(struct intel_dp *intel_dp);
69static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070070
Zhenyu Wang32f9d652009-07-24 01:00:32 +080071void
Eric Anholt21d40d32010-03-25 11:11:14 -070072intel_edp_link_config (struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +010073 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080074{
Chris Wilsonea5b2132010-08-04 13:50:23 +010075 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +080076
Chris Wilsonea5b2132010-08-04 13:50:23 +010077 *lane_num = intel_dp->lane_count;
78 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080079 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +010080 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080081 *link_bw = 270000;
82}
83
Keith Packarda4fc5ed2009-04-07 16:16:42 -070084static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010085intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070086{
Keith Packarda4fc5ed2009-04-07 16:16:42 -070087 int max_lane_count = 4;
88
Chris Wilsonea5b2132010-08-04 13:50:23 +010089 if (intel_dp->dpcd[0] >= 0x11) {
90 max_lane_count = intel_dp->dpcd[2] & 0x1f;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091 switch (max_lane_count) {
92 case 1: case 2: case 4:
93 break;
94 default:
95 max_lane_count = 4;
96 }
97 }
98 return max_lane_count;
99}
100
101static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100102intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100104 int max_link_bw = intel_dp->dpcd[1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700105
106 switch (max_link_bw) {
107 case DP_LINK_BW_1_62:
108 case DP_LINK_BW_2_7:
109 break;
110 default:
111 max_link_bw = DP_LINK_BW_1_62;
112 break;
113 }
114 return max_link_bw;
115}
116
117static int
118intel_dp_link_clock(uint8_t link_bw)
119{
120 if (link_bw == DP_LINK_BW_2_7)
121 return 270000;
122 else
123 return 162000;
124}
125
126/* I think this is a fiction */
127static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100128intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700129{
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800130 struct drm_i915_private *dev_priv = dev->dev_private;
131
Chris Wilsonea5b2132010-08-04 13:50:23 +0100132 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800133 return (pixel_clock * dev_priv->edp_bpp) / 8;
134 else
135 return pixel_clock * 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136}
137
138static int
Dave Airliefe27d532010-06-30 11:46:17 +1000139intel_dp_max_data_rate(int max_link_clock, int max_lanes)
140{
141 return (max_link_clock * max_lanes * 8) / 10;
142}
143
144static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145intel_dp_mode_valid(struct drm_connector *connector,
146 struct drm_display_mode *mode)
147{
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800148 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100149 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhao Yakui7de56f42010-07-19 09:43:14 +0100150 struct drm_device *dev = connector->dev;
151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100152 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
153 int max_lanes = intel_dp_max_lane_count(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Chris Wilsonea5b2132010-08-04 13:50:23 +0100155 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakui7de56f42010-07-19 09:43:14 +0100156 dev_priv->panel_fixed_mode) {
157 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
158 return MODE_PANEL;
159
160 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
161 return MODE_PANEL;
162 }
163
Dave Airliefe27d532010-06-30 11:46:17 +1000164 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
165 which are outside spec tolerances but somehow work by magic */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100166 if (!IS_eDP(intel_dp) &&
167 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
Dave Airliefe27d532010-06-30 11:46:17 +1000168 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700169 return MODE_CLOCK_HIGH;
170
171 if (mode->clock < 10000)
172 return MODE_CLOCK_LOW;
173
174 return MODE_OK;
175}
176
177static uint32_t
178pack_aux(uint8_t *src, int src_bytes)
179{
180 int i;
181 uint32_t v = 0;
182
183 if (src_bytes > 4)
184 src_bytes = 4;
185 for (i = 0; i < src_bytes; i++)
186 v |= ((uint32_t) src[i]) << ((3-i) * 8);
187 return v;
188}
189
190static void
191unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
192{
193 int i;
194 if (dst_bytes > 4)
195 dst_bytes = 4;
196 for (i = 0; i < dst_bytes; i++)
197 dst[i] = src >> ((3-i) * 8);
198}
199
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700200/* hrawclock is 1/4 the FSB frequency */
201static int
202intel_hrawclk(struct drm_device *dev)
203{
204 struct drm_i915_private *dev_priv = dev->dev_private;
205 uint32_t clkcfg;
206
207 clkcfg = I915_READ(CLKCFG);
208 switch (clkcfg & CLKCFG_FSB_MASK) {
209 case CLKCFG_FSB_400:
210 return 100;
211 case CLKCFG_FSB_533:
212 return 133;
213 case CLKCFG_FSB_667:
214 return 166;
215 case CLKCFG_FSB_800:
216 return 200;
217 case CLKCFG_FSB_1067:
218 return 266;
219 case CLKCFG_FSB_1333:
220 return 333;
221 /* these two are just a guess; one of them might be right */
222 case CLKCFG_FSB_1600:
223 case CLKCFG_FSB_1600_ALT:
224 return 400;
225 default:
226 return 133;
227 }
228}
229
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100231intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232 uint8_t *send, int send_bytes,
233 uint8_t *recv, int recv_size)
234{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235 uint32_t output_reg = intel_dp->output_reg;
236 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 struct drm_i915_private *dev_priv = dev->dev_private;
238 uint32_t ch_ctl = output_reg + 0x10;
239 uint32_t ch_data = ch_ctl + 4;
240 int i;
241 int recv_bytes;
242 uint32_t ctl;
243 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700244 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800245 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700246
247 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700248 * and would like to run at 2MHz. So, take the
249 * hrawclk value and divide by 2 and use that
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700250 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100251 if (IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +0800252 if (IS_GEN6(dev))
253 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
254 else
255 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
256 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800258 else
259 aux_clock_divider = intel_hrawclk(dev) / 2;
260
Zhenyu Wange3421a12010-04-08 09:43:27 +0800261 if (IS_GEN6(dev))
262 precharge = 3;
263 else
264 precharge = 5;
265
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700266 /* Must try at least 3 times according to DP spec */
267 for (try = 0; try < 5; try++) {
268 /* Load the send data into the aux channel data registers */
269 for (i = 0; i < send_bytes; i += 4) {
Joe Perchesa419aef2009-08-18 11:18:35 -0700270 uint32_t d = pack_aux(send + i, send_bytes - i);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700271
272 I915_WRITE(ch_data + i, d);
273 }
274
275 ctl = (DP_AUX_CH_CTL_SEND_BUSY |
276 DP_AUX_CH_CTL_TIME_OUT_400us |
277 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Zhenyu Wange3421a12010-04-08 09:43:27 +0800278 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700279 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
280 DP_AUX_CH_CTL_DONE |
281 DP_AUX_CH_CTL_TIME_OUT_ERROR |
282 DP_AUX_CH_CTL_RECEIVE_ERROR);
283
284 /* Send the command and wait for it to complete */
285 I915_WRITE(ch_ctl, ctl);
286 (void) I915_READ(ch_ctl);
287 for (;;) {
288 udelay(100);
289 status = I915_READ(ch_ctl);
290 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
291 break;
292 }
293
294 /* Clear done status and any errors */
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800295 I915_WRITE(ch_ctl, (status |
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700296 DP_AUX_CH_CTL_DONE |
297 DP_AUX_CH_CTL_TIME_OUT_ERROR |
298 DP_AUX_CH_CTL_RECEIVE_ERROR));
299 (void) I915_READ(ch_ctl);
300 if ((status & DP_AUX_CH_CTL_TIME_OUT_ERROR) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700301 break;
302 }
303
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700304 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700305 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700306 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700307 }
308
309 /* Check for timeout or receive error.
310 * Timeouts occur when the sink is not connected
311 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700312 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700313 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700314 return -EIO;
315 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700316
317 /* Timeouts occur when the device isn't connected, so they're
318 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700319 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800320 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700321 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700322 }
323
324 /* Unload any bytes sent back from the other side */
325 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
326 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
327
328 if (recv_bytes > recv_size)
329 recv_bytes = recv_size;
330
331 for (i = 0; i < recv_bytes; i += 4) {
332 uint32_t d = I915_READ(ch_data + i);
333
334 unpack_aux(d, recv + i, recv_bytes - i);
335 }
336
337 return recv_bytes;
338}
339
340/* Write data to the aux channel in native mode */
341static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100342intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700343 uint16_t address, uint8_t *send, int send_bytes)
344{
345 int ret;
346 uint8_t msg[20];
347 int msg_bytes;
348 uint8_t ack;
349
350 if (send_bytes > 16)
351 return -1;
352 msg[0] = AUX_NATIVE_WRITE << 4;
353 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800354 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700355 msg[3] = send_bytes - 1;
356 memcpy(&msg[4], send, send_bytes);
357 msg_bytes = send_bytes + 4;
358 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100359 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700360 if (ret < 0)
361 return ret;
362 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
363 break;
364 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
365 udelay(100);
366 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700367 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700368 }
369 return send_bytes;
370}
371
372/* Write a single byte to the aux channel in native mode */
373static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100374intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375 uint16_t address, uint8_t byte)
376{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100377 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700378}
379
380/* read bytes from a native aux channel */
381static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100382intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700383 uint16_t address, uint8_t *recv, int recv_bytes)
384{
385 uint8_t msg[4];
386 int msg_bytes;
387 uint8_t reply[20];
388 int reply_bytes;
389 uint8_t ack;
390 int ret;
391
392 msg[0] = AUX_NATIVE_READ << 4;
393 msg[1] = address >> 8;
394 msg[2] = address & 0xff;
395 msg[3] = recv_bytes - 1;
396
397 msg_bytes = 4;
398 reply_bytes = recv_bytes + 1;
399
400 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100401 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700403 if (ret == 0)
404 return -EPROTO;
405 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700406 return ret;
407 ack = reply[0];
408 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
409 memcpy(recv, reply + 1, ret - 1);
410 return ret - 1;
411 }
412 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
413 udelay(100);
414 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700415 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700416 }
417}
418
419static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000420intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
421 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700422{
Dave Airlieab2c0672009-12-04 10:55:24 +1000423 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100424 struct intel_dp *intel_dp = container_of(adapter,
425 struct intel_dp,
426 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000427 uint16_t address = algo_data->address;
428 uint8_t msg[5];
429 uint8_t reply[2];
430 int msg_bytes;
431 int reply_bytes;
432 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700433
Dave Airlieab2c0672009-12-04 10:55:24 +1000434 /* Set up the command byte */
435 if (mode & MODE_I2C_READ)
436 msg[0] = AUX_I2C_READ << 4;
437 else
438 msg[0] = AUX_I2C_WRITE << 4;
439
440 if (!(mode & MODE_I2C_STOP))
441 msg[0] |= AUX_I2C_MOT << 4;
442
443 msg[1] = address >> 8;
444 msg[2] = address;
445
446 switch (mode) {
447 case MODE_I2C_WRITE:
448 msg[3] = 0;
449 msg[4] = write_byte;
450 msg_bytes = 5;
451 reply_bytes = 1;
452 break;
453 case MODE_I2C_READ:
454 msg[3] = 0;
455 msg_bytes = 4;
456 reply_bytes = 2;
457 break;
458 default:
459 msg_bytes = 3;
460 reply_bytes = 1;
461 break;
462 }
463
464 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100465 ret = intel_dp_aux_ch(intel_dp,
Dave Airlieab2c0672009-12-04 10:55:24 +1000466 msg, msg_bytes,
467 reply, reply_bytes);
468 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000469 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000470 return ret;
471 }
472 switch (reply[0] & AUX_I2C_REPLY_MASK) {
473 case AUX_I2C_REPLY_ACK:
474 if (mode == MODE_I2C_READ) {
475 *read_byte = reply[1];
476 }
477 return reply_bytes - 1;
478 case AUX_I2C_REPLY_NACK:
Dave Airlie3ff99162009-12-08 14:03:47 +1000479 DRM_DEBUG_KMS("aux_ch nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000480 return -EREMOTEIO;
481 case AUX_I2C_REPLY_DEFER:
Dave Airlie3ff99162009-12-08 14:03:47 +1000482 DRM_DEBUG_KMS("aux_ch defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000483 udelay(100);
484 break;
485 default:
486 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
487 return -EREMOTEIO;
488 }
489 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490}
491
492static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100493intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800494 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495{
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800496 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100497 intel_dp->algo.running = false;
498 intel_dp->algo.address = 0;
499 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700500
Chris Wilsonea5b2132010-08-04 13:50:23 +0100501 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
502 intel_dp->adapter.owner = THIS_MODULE;
503 intel_dp->adapter.class = I2C_CLASS_DDC;
504 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
505 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
506 intel_dp->adapter.algo_data = &intel_dp->algo;
507 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
508
509 return i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510}
511
512static bool
513intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
514 struct drm_display_mode *adjusted_mode)
515{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100516 struct drm_device *dev = encoder->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100518 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700519 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100520 int max_lane_count = intel_dp_max_lane_count(intel_dp);
521 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
523
Chris Wilsonea5b2132010-08-04 13:50:23 +0100524 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100525 dev_priv->panel_fixed_mode) {
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100526 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
527 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
528 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100529 /*
530 * the mode->clock is used to calculate the Data&Link M/N
531 * of the pipe. For the eDP the fixed clock should be used.
532 */
533 mode->clock = dev_priv->panel_fixed_mode->clock;
534 }
535
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700536 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
537 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000538 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700539
Chris Wilsonea5b2132010-08-04 13:50:23 +0100540 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800541 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100542 intel_dp->link_bw = bws[clock];
543 intel_dp->lane_count = lane_count;
544 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800545 DRM_DEBUG_KMS("Display port link bw %02x lane "
546 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100547 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548 adjusted_mode->clock);
549 return true;
550 }
551 }
552 }
Dave Airliefe27d532010-06-30 11:46:17 +1000553
Chris Wilsonea5b2132010-08-04 13:50:23 +0100554 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Dave Airliefe27d532010-06-30 11:46:17 +1000555 /* okay we failed just pick the highest */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100556 intel_dp->lane_count = max_lane_count;
557 intel_dp->link_bw = bws[max_clock];
558 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Dave Airliefe27d532010-06-30 11:46:17 +1000559 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
560 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100561 intel_dp->link_bw, intel_dp->lane_count,
Dave Airliefe27d532010-06-30 11:46:17 +1000562 adjusted_mode->clock);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100563
Dave Airliefe27d532010-06-30 11:46:17 +1000564 return true;
565 }
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100566
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700567 return false;
568}
569
570struct intel_dp_m_n {
571 uint32_t tu;
572 uint32_t gmch_m;
573 uint32_t gmch_n;
574 uint32_t link_m;
575 uint32_t link_n;
576};
577
578static void
579intel_reduce_ratio(uint32_t *num, uint32_t *den)
580{
581 while (*num > 0xffffff || *den > 0xffffff) {
582 *num >>= 1;
583 *den >>= 1;
584 }
585}
586
587static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800588intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700589 int nlanes,
590 int pixel_clock,
591 int link_clock,
592 struct intel_dp_m_n *m_n)
593{
594 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800595 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700596 m_n->gmch_n = link_clock * nlanes;
597 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
598 m_n->link_m = pixel_clock;
599 m_n->link_n = link_clock;
600 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
601}
602
Zhao Yakui36e83a12010-06-12 14:32:21 +0800603bool intel_pch_has_edp(struct drm_crtc *crtc)
604{
605 struct drm_device *dev = crtc->dev;
606 struct drm_mode_config *mode_config = &dev->mode_config;
607 struct drm_encoder *encoder;
608
609 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100610 struct intel_dp *intel_dp;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800611
Chris Wilsonea5b2132010-08-04 13:50:23 +0100612 if (encoder->crtc != crtc)
Zhao Yakui36e83a12010-06-12 14:32:21 +0800613 continue;
614
Chris Wilsonea5b2132010-08-04 13:50:23 +0100615 intel_dp = enc_to_intel_dp(encoder);
616 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
617 return intel_dp->is_pch_edp;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800618 }
619 return false;
620}
621
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700622void
623intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
624 struct drm_display_mode *adjusted_mode)
625{
626 struct drm_device *dev = crtc->dev;
627 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800628 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700629 struct drm_i915_private *dev_priv = dev->dev_private;
630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Zhao Yakui36e83a12010-06-12 14:32:21 +0800631 int lane_count = 4, bpp = 24;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700632 struct intel_dp_m_n m_n;
633
634 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700635 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800637 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100638 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700639
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200640 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641 continue;
642
Chris Wilsonea5b2132010-08-04 13:50:23 +0100643 intel_dp = enc_to_intel_dp(encoder);
644 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
645 lane_count = intel_dp->lane_count;
646 if (IS_PCH_eDP(intel_dp))
Zhao Yakui36e83a12010-06-12 14:32:21 +0800647 bpp = dev_priv->edp_bpp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648 break;
649 }
650 }
651
652 /*
653 * Compute the GMCH and Link ratios. The '3' here is
654 * the number of bytes_per_pixel post-LUT, which we always
655 * set up for 8-bits of R/G/B, or 3 bytes total.
656 */
Zhao Yakui36e83a12010-06-12 14:32:21 +0800657 intel_dp_compute_m_n(bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658 mode->clock, adjusted_mode->clock, &m_n);
659
Eric Anholtc619eed2010-01-28 16:45:52 -0800660 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800661 if (intel_crtc->pipe == 0) {
662 I915_WRITE(TRANSA_DATA_M1,
663 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
664 m_n.gmch_m);
665 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
666 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
667 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
668 } else {
669 I915_WRITE(TRANSB_DATA_M1,
670 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
671 m_n.gmch_m);
672 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
673 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
674 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
675 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700676 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800677 if (intel_crtc->pipe == 0) {
678 I915_WRITE(PIPEA_GMCH_DATA_M,
679 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
680 m_n.gmch_m);
681 I915_WRITE(PIPEA_GMCH_DATA_N,
682 m_n.gmch_n);
683 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
684 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
685 } else {
686 I915_WRITE(PIPEB_GMCH_DATA_M,
687 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
688 m_n.gmch_m);
689 I915_WRITE(PIPEB_GMCH_DATA_N,
690 m_n.gmch_n);
691 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
692 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
693 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 }
695}
696
697static void
698intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
699 struct drm_display_mode *adjusted_mode)
700{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800701 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100702 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
703 struct drm_crtc *crtc = intel_dp->base.enc.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
705
Chris Wilsonea5b2132010-08-04 13:50:23 +0100706 intel_dp->DP = (DP_VOLTAGE_0_4 |
Adam Jackson9c9e7922010-04-05 17:57:59 -0400707 DP_PRE_EMPHASIS_0);
708
709 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710 intel_dp->DP |= DP_SYNC_HS_HIGH;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400711 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100712 intel_dp->DP |= DP_SYNC_VS_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700713
Chris Wilsonea5b2132010-08-04 13:50:23 +0100714 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
715 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800716 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100717 intel_dp->DP |= DP_LINK_TRAIN_OFF;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700718
Chris Wilsonea5b2132010-08-04 13:50:23 +0100719 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100721 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700722 break;
723 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700725 break;
726 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100727 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728 break;
729 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100730 if (intel_dp->has_audio)
731 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700732
Chris Wilsonea5b2132010-08-04 13:50:23 +0100733 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
734 intel_dp->link_configuration[0] = intel_dp->link_bw;
735 intel_dp->link_configuration[1] = intel_dp->lane_count;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736
737 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400738 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700739 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100740 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
741 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
742 intel_dp->DP |= DP_ENHANCED_FRAMING;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700743 }
744
Zhenyu Wange3421a12010-04-08 09:43:27 +0800745 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
746 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100747 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800748
Chris Wilsonea5b2132010-08-04 13:50:23 +0100749 if (IS_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800750 /* don't miss out required setting for eDP */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100751 intel_dp->DP |= DP_PLL_ENABLE;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800752 if (adjusted_mode->clock < 200000)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100753 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800754 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100755 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800756 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757}
758
Jesse Barnes9934c132010-07-22 13:18:19 -0700759static void ironlake_edp_panel_on (struct drm_device *dev)
760{
761 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson913d8d12010-08-07 11:01:35 +0100762 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -0700763
Chris Wilson913d8d12010-08-07 11:01:35 +0100764 if (I915_READ(PCH_PP_STATUS) & PP_ON)
Jesse Barnes9934c132010-07-22 13:18:19 -0700765 return;
766
767 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700768
769 /* ILK workaround: disable reset around power sequence */
770 pp &= ~PANEL_POWER_RESET;
771 I915_WRITE(PCH_PP_CONTROL, pp);
772 POSTING_READ(PCH_PP_CONTROL);
773
Jesse Barnes9934c132010-07-22 13:18:19 -0700774 pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
775 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes9934c132010-07-22 13:18:19 -0700776
Chris Wilson913d8d12010-08-07 11:01:35 +0100777 if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000, 10))
778 DRM_ERROR("panel on wait timed out: 0x%08x\n",
779 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700780
781 pp &= ~(PANEL_UNLOCK_REGS | EDP_FORCE_VDD);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700782 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700783 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700784 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700785}
786
787static void ironlake_edp_panel_off (struct drm_device *dev)
788{
789 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson913d8d12010-08-07 11:01:35 +0100790 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -0700791
792 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700793
794 /* ILK workaround: disable reset around power sequence */
795 pp &= ~PANEL_POWER_RESET;
796 I915_WRITE(PCH_PP_CONTROL, pp);
797 POSTING_READ(PCH_PP_CONTROL);
798
Jesse Barnes9934c132010-07-22 13:18:19 -0700799 pp &= ~POWER_TARGET_ON;
800 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes9934c132010-07-22 13:18:19 -0700801
Chris Wilson913d8d12010-08-07 11:01:35 +0100802 if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000, 10))
803 DRM_ERROR("panel off wait timed out: 0x%08x\n",
804 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700805
806 /* Make sure VDD is enabled so DP AUX will work */
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700807 pp |= EDP_FORCE_VDD | PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700808 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700809 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700810}
811
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500812static void ironlake_edp_backlight_on (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 pp;
816
Zhao Yakui28c97732009-10-09 11:39:41 +0800817 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800818 pp = I915_READ(PCH_PP_CONTROL);
819 pp |= EDP_BLC_ENABLE;
820 I915_WRITE(PCH_PP_CONTROL, pp);
821}
822
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500823static void ironlake_edp_backlight_off (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800824{
825 struct drm_i915_private *dev_priv = dev->dev_private;
826 u32 pp;
827
Zhao Yakui28c97732009-10-09 11:39:41 +0800828 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800829 pp = I915_READ(PCH_PP_CONTROL);
830 pp &= ~EDP_BLC_ENABLE;
831 I915_WRITE(PCH_PP_CONTROL, pp);
832}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
834static void
835intel_dp_dpms(struct drm_encoder *encoder, int mode)
836{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100837 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800838 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100840 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841
842 if (mode != DRM_MODE_DPMS_ON) {
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700843 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
844 ironlake_edp_backlight_off(dev);
845 ironlake_edp_panel_off(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800846 }
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700847 if (dp_reg & DP_PORT_EN)
848 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849 } else {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800850 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700851 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
Jesse Barnes9934c132010-07-22 13:18:19 -0700852 ironlake_edp_panel_on(dev);
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700853 intel_dp_link_train(intel_dp);
854 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500855 ironlake_edp_backlight_on(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800856 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100858 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700859}
860
861/*
862 * Fetch AUX CH registers 0x202 - 0x207 which contain
863 * link status information
864 */
865static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100866intel_dp_get_link_status(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700867 uint8_t link_status[DP_LINK_STATUS_SIZE])
868{
869 int ret;
870
Chris Wilsonea5b2132010-08-04 13:50:23 +0100871 ret = intel_dp_aux_native_read(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700872 DP_LANE0_1_STATUS,
873 link_status, DP_LINK_STATUS_SIZE);
874 if (ret != DP_LINK_STATUS_SIZE)
875 return false;
876 return true;
877}
878
879static uint8_t
880intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
881 int r)
882{
883 return link_status[r - DP_LANE0_1_STATUS];
884}
885
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886static uint8_t
887intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
888 int lane)
889{
890 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
891 int s = ((lane & 1) ?
892 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
893 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
894 uint8_t l = intel_dp_link_status(link_status, i);
895
896 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
897}
898
899static uint8_t
900intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
901 int lane)
902{
903 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
904 int s = ((lane & 1) ?
905 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
906 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
907 uint8_t l = intel_dp_link_status(link_status, i);
908
909 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
910}
911
912
913#if 0
914static char *voltage_names[] = {
915 "0.4V", "0.6V", "0.8V", "1.2V"
916};
917static char *pre_emph_names[] = {
918 "0dB", "3.5dB", "6dB", "9.5dB"
919};
920static char *link_train_names[] = {
921 "pattern 1", "pattern 2", "idle", "off"
922};
923#endif
924
925/*
926 * These are source-specific values; current Intel hardware supports
927 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
928 */
929#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
930
931static uint8_t
932intel_dp_pre_emphasis_max(uint8_t voltage_swing)
933{
934 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
935 case DP_TRAIN_VOLTAGE_SWING_400:
936 return DP_TRAIN_PRE_EMPHASIS_6;
937 case DP_TRAIN_VOLTAGE_SWING_600:
938 return DP_TRAIN_PRE_EMPHASIS_6;
939 case DP_TRAIN_VOLTAGE_SWING_800:
940 return DP_TRAIN_PRE_EMPHASIS_3_5;
941 case DP_TRAIN_VOLTAGE_SWING_1200:
942 default:
943 return DP_TRAIN_PRE_EMPHASIS_0;
944 }
945}
946
947static void
Chris Wilsonea5b2132010-08-04 13:50:23 +0100948intel_get_adjust_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 uint8_t link_status[DP_LINK_STATUS_SIZE],
950 int lane_count,
951 uint8_t train_set[4])
952{
953 uint8_t v = 0;
954 uint8_t p = 0;
955 int lane;
956
957 for (lane = 0; lane < lane_count; lane++) {
958 uint8_t this_v = intel_get_adjust_request_voltage(link_status, lane);
959 uint8_t this_p = intel_get_adjust_request_pre_emphasis(link_status, lane);
960
961 if (this_v > v)
962 v = this_v;
963 if (this_p > p)
964 p = this_p;
965 }
966
967 if (v >= I830_DP_VOLTAGE_MAX)
968 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
969
970 if (p >= intel_dp_pre_emphasis_max(v))
971 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
972
973 for (lane = 0; lane < 4; lane++)
974 train_set[lane] = v | p;
975}
976
977static uint32_t
978intel_dp_signal_levels(uint8_t train_set, int lane_count)
979{
980 uint32_t signal_levels = 0;
981
982 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
983 case DP_TRAIN_VOLTAGE_SWING_400:
984 default:
985 signal_levels |= DP_VOLTAGE_0_4;
986 break;
987 case DP_TRAIN_VOLTAGE_SWING_600:
988 signal_levels |= DP_VOLTAGE_0_6;
989 break;
990 case DP_TRAIN_VOLTAGE_SWING_800:
991 signal_levels |= DP_VOLTAGE_0_8;
992 break;
993 case DP_TRAIN_VOLTAGE_SWING_1200:
994 signal_levels |= DP_VOLTAGE_1_2;
995 break;
996 }
997 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
998 case DP_TRAIN_PRE_EMPHASIS_0:
999 default:
1000 signal_levels |= DP_PRE_EMPHASIS_0;
1001 break;
1002 case DP_TRAIN_PRE_EMPHASIS_3_5:
1003 signal_levels |= DP_PRE_EMPHASIS_3_5;
1004 break;
1005 case DP_TRAIN_PRE_EMPHASIS_6:
1006 signal_levels |= DP_PRE_EMPHASIS_6;
1007 break;
1008 case DP_TRAIN_PRE_EMPHASIS_9_5:
1009 signal_levels |= DP_PRE_EMPHASIS_9_5;
1010 break;
1011 }
1012 return signal_levels;
1013}
1014
Zhenyu Wange3421a12010-04-08 09:43:27 +08001015/* Gen6's DP voltage swing and pre-emphasis control */
1016static uint32_t
1017intel_gen6_edp_signal_levels(uint8_t train_set)
1018{
1019 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
1020 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1021 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1022 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1023 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
1024 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1025 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
1026 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1027 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
1028 default:
1029 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
1030 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1031 }
1032}
1033
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001034static uint8_t
1035intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1036 int lane)
1037{
1038 int i = DP_LANE0_1_STATUS + (lane >> 1);
1039 int s = (lane & 1) * 4;
1040 uint8_t l = intel_dp_link_status(link_status, i);
1041
1042 return (l >> s) & 0xf;
1043}
1044
1045/* Check for clock recovery is done on all channels */
1046static bool
1047intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1048{
1049 int lane;
1050 uint8_t lane_status;
1051
1052 for (lane = 0; lane < lane_count; lane++) {
1053 lane_status = intel_get_lane_status(link_status, lane);
1054 if ((lane_status & DP_LANE_CR_DONE) == 0)
1055 return false;
1056 }
1057 return true;
1058}
1059
1060/* Check to see if channel eq is done on all channels */
1061#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1062 DP_LANE_CHANNEL_EQ_DONE|\
1063 DP_LANE_SYMBOL_LOCKED)
1064static bool
1065intel_channel_eq_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1066{
1067 uint8_t lane_align;
1068 uint8_t lane_status;
1069 int lane;
1070
1071 lane_align = intel_dp_link_status(link_status,
1072 DP_LANE_ALIGN_STATUS_UPDATED);
1073 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1074 return false;
1075 for (lane = 0; lane < lane_count; lane++) {
1076 lane_status = intel_get_lane_status(link_status, lane);
1077 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1078 return false;
1079 }
1080 return true;
1081}
1082
1083static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001084intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001085 uint32_t dp_reg_value,
1086 uint8_t dp_train_pat,
1087 uint8_t train_set[4],
1088 bool first)
1089{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001090 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001091 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001092 int ret;
1093
Chris Wilsonea5b2132010-08-04 13:50:23 +01001094 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1095 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001096 if (first)
1097 intel_wait_for_vblank(dev);
1098
Chris Wilsonea5b2132010-08-04 13:50:23 +01001099 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001100 DP_TRAINING_PATTERN_SET,
1101 dp_train_pat);
1102
Chris Wilsonea5b2132010-08-04 13:50:23 +01001103 ret = intel_dp_aux_native_write(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001104 DP_TRAINING_LANE0_SET, train_set, 4);
1105 if (ret != 4)
1106 return false;
1107
1108 return true;
1109}
1110
1111static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001112intel_dp_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001113{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001114 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001115 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001116 uint8_t train_set[4];
1117 uint8_t link_status[DP_LINK_STATUS_SIZE];
1118 int i;
1119 uint8_t voltage;
1120 bool clock_recovery = false;
1121 bool channel_eq = false;
1122 bool first = true;
1123 int tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001124 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001125 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001126
1127 /* Write the link configuration data */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001128 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1129 intel_dp->link_configuration,
1130 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001131
1132 DP |= DP_PORT_EN;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001133 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001134 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1135 else
1136 DP &= ~DP_LINK_TRAIN_MASK;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001137 memset(train_set, 0, 4);
1138 voltage = 0xff;
1139 tries = 0;
1140 clock_recovery = false;
1141 for (;;) {
1142 /* Use train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001143 uint32_t signal_levels;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001144 if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001145 signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
1146 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1147 } else {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001148 signal_levels = intel_dp_signal_levels(train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001149 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1150 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001151
Chris Wilsonea5b2132010-08-04 13:50:23 +01001152 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001153 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1154 else
1155 reg = DP | DP_LINK_TRAIN_PAT_1;
1156
Chris Wilsonea5b2132010-08-04 13:50:23 +01001157 if (!intel_dp_set_link_train(intel_dp, reg,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001158 DP_TRAINING_PATTERN_1, train_set, first))
1159 break;
1160 first = false;
1161 /* Set training pattern 1 */
1162
1163 udelay(100);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001164 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001165 break;
1166
Chris Wilsonea5b2132010-08-04 13:50:23 +01001167 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001168 clock_recovery = true;
1169 break;
1170 }
1171
1172 /* Check to see if we've tried the max voltage */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001173 for (i = 0; i < intel_dp->lane_count; i++)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001174 if ((train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1175 break;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001176 if (i == intel_dp->lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001177 break;
1178
1179 /* Check to see if we've tried the same voltage 5 times */
1180 if ((train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1181 ++tries;
1182 if (tries == 5)
1183 break;
1184 } else
1185 tries = 0;
1186 voltage = train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1187
1188 /* Compute new train_set as requested by target */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001189 intel_get_adjust_train(intel_dp, link_status, intel_dp->lane_count, train_set);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001190 }
1191
1192 /* channel equalization */
1193 tries = 0;
1194 channel_eq = false;
1195 for (;;) {
1196 /* Use train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001197 uint32_t signal_levels;
1198
Chris Wilsonea5b2132010-08-04 13:50:23 +01001199 if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001200 signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
1201 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1202 } else {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001203 signal_levels = intel_dp_signal_levels(train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001204 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1205 }
1206
Chris Wilsonea5b2132010-08-04 13:50:23 +01001207 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001208 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1209 else
1210 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001211
1212 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001213 if (!intel_dp_set_link_train(intel_dp, reg,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001214 DP_TRAINING_PATTERN_2, train_set,
1215 false))
1216 break;
1217
1218 udelay(400);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001219 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001220 break;
1221
Chris Wilsonea5b2132010-08-04 13:50:23 +01001222 if (intel_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001223 channel_eq = true;
1224 break;
1225 }
1226
1227 /* Try 5 times */
1228 if (tries > 5)
1229 break;
1230
1231 /* Compute new train_set as requested by target */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001232 intel_get_adjust_train(intel_dp, link_status, intel_dp->lane_count, train_set);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001233 ++tries;
1234 }
1235
Chris Wilsonea5b2132010-08-04 13:50:23 +01001236 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001237 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1238 else
1239 reg = DP | DP_LINK_TRAIN_OFF;
1240
Chris Wilsonea5b2132010-08-04 13:50:23 +01001241 I915_WRITE(intel_dp->output_reg, reg);
1242 POSTING_READ(intel_dp->output_reg);
1243 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1245}
1246
1247static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001248intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001249{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001250 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001251 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001252 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001253
Zhao Yakui28c97732009-10-09 11:39:41 +08001254 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001255
Chris Wilsonea5b2132010-08-04 13:50:23 +01001256 if (IS_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001257 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001258 I915_WRITE(intel_dp->output_reg, DP);
1259 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001260 udelay(100);
1261 }
1262
Chris Wilsonea5b2132010-08-04 13:50:23 +01001263 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001264 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001265 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1266 POSTING_READ(intel_dp->output_reg);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001267 } else {
1268 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001269 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1270 POSTING_READ(intel_dp->output_reg);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001271 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001272
1273 udelay(17000);
1274
Chris Wilsonea5b2132010-08-04 13:50:23 +01001275 if (IS_eDP(intel_dp))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001276 DP |= DP_LINK_TRAIN_OFF;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001277 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1278 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001279}
1280
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001281/*
1282 * According to DP spec
1283 * 5.1.2:
1284 * 1. Read DPCD
1285 * 2. Configure link according to Receiver Capabilities
1286 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1287 * 4. Check link status on receipt of hot-plug interrupt
1288 */
1289
1290static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001291intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001292{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293 uint8_t link_status[DP_LINK_STATUS_SIZE];
1294
Chris Wilsonea5b2132010-08-04 13:50:23 +01001295 if (!intel_dp->base.enc.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001296 return;
1297
Chris Wilsonea5b2132010-08-04 13:50:23 +01001298 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1299 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001300 return;
1301 }
1302
Chris Wilsonea5b2132010-08-04 13:50:23 +01001303 if (!intel_channel_eq_ok(link_status, intel_dp->lane_count))
1304 intel_dp_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001305}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001306
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001307static enum drm_connector_status
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001308ironlake_dp_detect(struct drm_connector *connector)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001309{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001310 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001311 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001312 enum drm_connector_status status;
1313
1314 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001315 if (intel_dp_aux_native_read(intel_dp,
1316 0x000, intel_dp->dpcd,
1317 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001318 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001319 if (intel_dp->dpcd[0] != 0)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001320 status = connector_status_connected;
1321 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001322 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1323 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001324 return status;
1325}
1326
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001327/**
1328 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1329 *
1330 * \return true if DP port is connected.
1331 * \return false if DP port is disconnected.
1332 */
1333static enum drm_connector_status
1334intel_dp_detect(struct drm_connector *connector)
1335{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001336 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001337 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1338 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001339 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001340 uint32_t temp, bit;
1341 enum drm_connector_status status;
1342
Chris Wilsonea5b2132010-08-04 13:50:23 +01001343 intel_dp->has_audio = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001344
Eric Anholtc619eed2010-01-28 16:45:52 -08001345 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001346 return ironlake_dp_detect(connector);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001347
Chris Wilsonea5b2132010-08-04 13:50:23 +01001348 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001349 case DP_B:
1350 bit = DPB_HOTPLUG_INT_STATUS;
1351 break;
1352 case DP_C:
1353 bit = DPC_HOTPLUG_INT_STATUS;
1354 break;
1355 case DP_D:
1356 bit = DPD_HOTPLUG_INT_STATUS;
1357 break;
1358 default:
1359 return connector_status_unknown;
1360 }
1361
1362 temp = I915_READ(PORT_HOTPLUG_STAT);
1363
1364 if ((temp & bit) == 0)
1365 return connector_status_disconnected;
1366
1367 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001368 if (intel_dp_aux_native_read(intel_dp,
1369 0x000, intel_dp->dpcd,
1370 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001371 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001372 if (intel_dp->dpcd[0] != 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001373 status = connector_status_connected;
1374 }
1375 return status;
1376}
1377
1378static int intel_dp_get_modes(struct drm_connector *connector)
1379{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001380 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001381 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1382 struct drm_device *dev = intel_dp->base.enc.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001383 struct drm_i915_private *dev_priv = dev->dev_private;
1384 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001385
1386 /* We should parse the EDID data and find out if it has an audio sink
1387 */
1388
Chris Wilsonea5b2132010-08-04 13:50:23 +01001389 ret = intel_ddc_get_modes(connector, intel_dp->base.ddc_bus);
Zhao Yakuib9efc482010-07-19 09:43:11 +01001390 if (ret) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001391 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakuib9efc482010-07-19 09:43:11 +01001392 !dev_priv->panel_fixed_mode) {
1393 struct drm_display_mode *newmode;
1394 list_for_each_entry(newmode, &connector->probed_modes,
1395 head) {
1396 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1397 dev_priv->panel_fixed_mode =
1398 drm_mode_duplicate(dev, newmode);
1399 break;
1400 }
1401 }
1402 }
1403
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001404 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01001405 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001406
1407 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001408 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001409 if (dev_priv->panel_fixed_mode != NULL) {
1410 struct drm_display_mode *mode;
1411 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1412 drm_mode_probed_add(connector, mode);
1413 return 1;
1414 }
1415 }
1416 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001417}
1418
1419static void
1420intel_dp_destroy (struct drm_connector *connector)
1421{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001422 drm_sysfs_connector_remove(connector);
1423 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001424 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001425}
1426
1427static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1428 .dpms = intel_dp_dpms,
1429 .mode_fixup = intel_dp_mode_fixup,
1430 .prepare = intel_encoder_prepare,
1431 .mode_set = intel_dp_mode_set,
1432 .commit = intel_encoder_commit,
1433};
1434
1435static const struct drm_connector_funcs intel_dp_connector_funcs = {
1436 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001437 .detect = intel_dp_detect,
1438 .fill_modes = drm_helper_probe_single_connector_modes,
1439 .destroy = intel_dp_destroy,
1440};
1441
1442static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1443 .get_modes = intel_dp_get_modes,
1444 .mode_valid = intel_dp_mode_valid,
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001445 .best_encoder = intel_attached_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446};
1447
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001449 .destroy = intel_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001450};
1451
1452void
Eric Anholt21d40d32010-03-25 11:11:14 -07001453intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07001454{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001455 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07001456
Chris Wilsonea5b2132010-08-04 13:50:23 +01001457 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1458 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07001459}
1460
Zhenyu Wange3421a12010-04-08 09:43:27 +08001461/* Return which DP Port should be selected for Transcoder DP control */
1462int
1463intel_trans_dp_port_sel (struct drm_crtc *crtc)
1464{
1465 struct drm_device *dev = crtc->dev;
1466 struct drm_mode_config *mode_config = &dev->mode_config;
1467 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001468
1469 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001470 struct intel_dp *intel_dp;
1471
Dan Carpenterd8201ab2010-05-07 10:39:00 +02001472 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08001473 continue;
1474
Chris Wilsonea5b2132010-08-04 13:50:23 +01001475 intel_dp = enc_to_intel_dp(encoder);
1476 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1477 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001478 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001479
Zhenyu Wange3421a12010-04-08 09:43:27 +08001480 return -1;
1481}
1482
Zhao Yakui36e83a12010-06-12 14:32:21 +08001483/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04001484bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08001485{
1486 struct drm_i915_private *dev_priv = dev->dev_private;
1487 struct child_device_config *p_child;
1488 int i;
1489
1490 if (!dev_priv->child_dev_num)
1491 return false;
1492
1493 for (i = 0; i < dev_priv->child_dev_num; i++) {
1494 p_child = dev_priv->child_dev + i;
1495
1496 if (p_child->dvo_port == PORT_IDPD &&
1497 p_child->device_type == DEVICE_TYPE_eDP)
1498 return true;
1499 }
1500 return false;
1501}
1502
Keith Packardc8110e52009-05-06 11:51:10 -07001503void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001504intel_dp_init(struct drm_device *dev, int output_reg)
1505{
1506 struct drm_i915_private *dev_priv = dev->dev_private;
1507 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001508 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07001509 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001510 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001511 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04001512 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001513
Chris Wilsonea5b2132010-08-04 13:50:23 +01001514 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1515 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516 return;
1517
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001518 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1519 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001520 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001521 return;
1522 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001523 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001524
Chris Wilsonea5b2132010-08-04 13:50:23 +01001525 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04001526 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01001527 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04001528
Chris Wilsonea5b2132010-08-04 13:50:23 +01001529 if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04001530 type = DRM_MODE_CONNECTOR_eDP;
1531 intel_encoder->type = INTEL_OUTPUT_EDP;
1532 } else {
1533 type = DRM_MODE_CONNECTOR_DisplayPort;
1534 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1535 }
1536
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001537 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04001538 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001539 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1540
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001541 connector->polled = DRM_CONNECTOR_POLL_HPD;
1542
Zhao Yakui652af9d2009-12-02 10:03:33 +08001543 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07001544 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001545 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07001546 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001547 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07001548 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08001549
Chris Wilsonea5b2132010-08-04 13:50:23 +01001550 if (IS_eDP(intel_dp))
Eric Anholt21d40d32010-03-25 11:11:14 -07001551 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08001552
Eric Anholt21d40d32010-03-25 11:11:14 -07001553 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001554 connector->interlace_allowed = true;
1555 connector->doublescan_allowed = 0;
1556
Chris Wilsonea5b2132010-08-04 13:50:23 +01001557 intel_dp->output_reg = output_reg;
1558 intel_dp->has_audio = false;
1559 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001560
Eric Anholt21d40d32010-03-25 11:11:14 -07001561 drm_encoder_init(dev, &intel_encoder->enc, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001562 DRM_MODE_ENCODER_TMDS);
Eric Anholt21d40d32010-03-25 11:11:14 -07001563 drm_encoder_helper_add(&intel_encoder->enc, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001564
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001565 drm_mode_connector_attach_encoder(&intel_connector->base,
Eric Anholt21d40d32010-03-25 11:11:14 -07001566 &intel_encoder->enc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001567 drm_sysfs_connector_add(connector);
1568
1569 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001570 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001571 case DP_A:
1572 name = "DPDDC-A";
1573 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001574 case DP_B:
1575 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001576 dev_priv->hotplug_supported_mask |=
1577 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001578 name = "DPDDC-B";
1579 break;
1580 case DP_C:
1581 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001582 dev_priv->hotplug_supported_mask |=
1583 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001584 name = "DPDDC-C";
1585 break;
1586 case DP_D:
1587 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001588 dev_priv->hotplug_supported_mask |=
1589 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001590 name = "DPDDC-D";
1591 break;
1592 }
1593
Chris Wilsonea5b2132010-08-04 13:50:23 +01001594 intel_dp_i2c_init(intel_dp, intel_connector, name);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001595
Chris Wilsonea5b2132010-08-04 13:50:23 +01001596 intel_encoder->ddc_bus = &intel_dp->adapter;
Eric Anholt21d40d32010-03-25 11:11:14 -07001597 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001598
Chris Wilsonea5b2132010-08-04 13:50:23 +01001599 if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001600 /* initialize panel mode from VBT if available for eDP */
1601 if (dev_priv->lfp_lvds_vbt_mode) {
1602 dev_priv->panel_fixed_mode =
1603 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1604 if (dev_priv->panel_fixed_mode) {
1605 dev_priv->panel_fixed_mode->type |=
1606 DRM_MODE_TYPE_PREFERRED;
1607 }
1608 }
1609 }
1610
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001611 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1612 * 0xd. Failure to do so will result in spurious interrupts being
1613 * generated on the port when a cable is not attached.
1614 */
1615 if (IS_G4X(dev) && !IS_GM45(dev)) {
1616 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1617 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1618 }
1619}