blob: da06f741d2a61008af15a8bb395833086b8df1ae [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020012#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050027#include <asm/mwait.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080028#include <asm/i387.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080029#include <asm/fpu-internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053030#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020031#include <asm/nmi.h>
32
Thomas Gleixner45046892012-05-03 09:03:01 +000033/*
34 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
35 * no more per-task TSS's. The TSS size is kept cacheline-aligned
36 * so they are allowed to end up in the .data..cacheline_aligned
37 * section. Since TSS's are completely CPU-local, we want them
38 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
39 */
Andi Kleen277d5b42013-08-05 15:02:43 -070040__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
Thomas Gleixner45046892012-05-03 09:03:01 +000041
Richard Weinberger90e24012012-03-25 23:00:04 +020042#ifdef CONFIG_X86_64
43static DEFINE_PER_CPU(unsigned char, is_idle);
44static ATOMIC_NOTIFIER_HEAD(idle_notifier);
45
46void idle_notifier_register(struct notifier_block *n)
47{
48 atomic_notifier_chain_register(&idle_notifier, n);
49}
50EXPORT_SYMBOL_GPL(idle_notifier_register);
51
52void idle_notifier_unregister(struct notifier_block *n)
53{
54 atomic_notifier_chain_unregister(&idle_notifier, n);
55}
56EXPORT_SYMBOL_GPL(idle_notifier_unregister);
57#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080058
Suresh Siddhaaa283f42008-03-10 15:28:05 -070059struct kmem_cache *task_xstate_cachep;
Sheng Yang5ee481d2010-05-17 17:22:23 +080060EXPORT_SYMBOL_GPL(task_xstate_cachep);
Suresh Siddha61c46282008-03-10 15:28:04 -070061
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070062/*
63 * this gets called so that we can store lazy state into memory and copy the
64 * current task into the new thread.
65 */
Suresh Siddha61c46282008-03-10 15:28:04 -070066int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
67{
68 *dst = *src;
Oleg Nesterovf1853502014-09-02 19:57:23 +020069
Oleg Nesterovdc56c0f92014-09-02 19:57:30 +020070 dst->thread.fpu_counter = 0;
Oleg Nesterov5e23fee2014-09-02 19:57:27 +020071 dst->thread.fpu.has_fpu = 0;
72 dst->thread.fpu.last_cpu = ~0;
73 dst->thread.fpu.state = NULL;
Oleg Nesterovf1853502014-09-02 19:57:23 +020074 if (tsk_used_math(src)) {
75 int err = fpu_alloc(&dst->thread.fpu);
76 if (err)
77 return err;
Suresh Siddha304bced2012-08-24 14:13:02 -070078 fpu_copy(dst, src);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070079 }
Suresh Siddha61c46282008-03-10 15:28:04 -070080 return 0;
81}
82
Suresh Siddhaaa283f42008-03-10 15:28:05 -070083void free_thread_xstate(struct task_struct *tsk)
84{
Avi Kivity86603282010-05-06 11:45:46 +030085 fpu_free(&tsk->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070086}
87
Thomas Gleixner38e7c572012-05-05 15:05:42 +000088void arch_release_task_struct(struct task_struct *tsk)
Suresh Siddha61c46282008-03-10 15:28:04 -070089{
Thomas Gleixner38e7c572012-05-05 15:05:42 +000090 free_thread_xstate(tsk);
Suresh Siddha61c46282008-03-10 15:28:04 -070091}
92
93void arch_task_cache_init(void)
94{
95 task_xstate_cachep =
96 kmem_cache_create("task_xstate", xstate_size,
97 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +020098 SLAB_PANIC | SLAB_NOTRACK, NULL);
Fenghua Yu7496d642014-05-29 11:12:44 -070099 setup_xstate_comp();
Suresh Siddha61c46282008-03-10 15:28:04 -0700100}
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200101
Thomas Gleixner00dba562008-06-09 18:35:28 +0200102/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800103 * Free current thread data structures etc..
104 */
105void exit_thread(void)
106{
107 struct task_struct *me = current;
108 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100109 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800110
Thomas Gleixner250981e2009-03-16 13:07:21 +0100111 if (bp) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800112 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
113
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800114 t->io_bitmap_ptr = NULL;
115 clear_thread_flag(TIF_IO_BITMAP);
116 /*
117 * Careful, clear this in the TSS too:
118 */
119 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
120 t->io_bitmap_max = 0;
121 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100122 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800123 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700124
125 drop_fpu(me);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800126}
127
128void flush_thread(void)
129{
130 struct task_struct *tsk = current;
131
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200132 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800133 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Suresh Siddha304bced2012-08-24 14:13:02 -0700134 drop_init_fpu(tsk);
135 /*
136 * Free the FPU state for non xsave platforms. They get reallocated
137 * lazily at the first use.
138 */
Suresh Siddha5d2bd702012-09-06 14:58:52 -0700139 if (!use_eager_fpu())
Suresh Siddha304bced2012-08-24 14:13:02 -0700140 free_thread_xstate(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800141}
142
143static void hard_disable_TSC(void)
144{
145 write_cr4(read_cr4() | X86_CR4_TSD);
146}
147
148void disable_TSC(void)
149{
150 preempt_disable();
151 if (!test_and_set_thread_flag(TIF_NOTSC))
152 /*
153 * Must flip the CPU state synchronously with
154 * TIF_NOTSC in the current running context.
155 */
156 hard_disable_TSC();
157 preempt_enable();
158}
159
160static void hard_enable_TSC(void)
161{
162 write_cr4(read_cr4() & ~X86_CR4_TSD);
163}
164
165static void enable_TSC(void)
166{
167 preempt_disable();
168 if (test_and_clear_thread_flag(TIF_NOTSC))
169 /*
170 * Must flip the CPU state synchronously with
171 * TIF_NOTSC in the current running context.
172 */
173 hard_enable_TSC();
174 preempt_enable();
175}
176
177int get_tsc_mode(unsigned long adr)
178{
179 unsigned int val;
180
181 if (test_thread_flag(TIF_NOTSC))
182 val = PR_TSC_SIGSEGV;
183 else
184 val = PR_TSC_ENABLE;
185
186 return put_user(val, (unsigned int __user *)adr);
187}
188
189int set_tsc_mode(unsigned int val)
190{
191 if (val == PR_TSC_SIGSEGV)
192 disable_TSC();
193 else if (val == PR_TSC_ENABLE)
194 enable_TSC();
195 else
196 return -EINVAL;
197
198 return 0;
199}
200
201void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
202 struct tss_struct *tss)
203{
204 struct thread_struct *prev, *next;
205
206 prev = &prev_p->thread;
207 next = &next_p->thread;
208
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100209 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
210 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
211 unsigned long debugctl = get_debugctlmsr();
212
213 debugctl &= ~DEBUGCTLMSR_BTF;
214 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
215 debugctl |= DEBUGCTLMSR_BTF;
216
217 update_debugctlmsr(debugctl);
218 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800219
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800220 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
221 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
222 /* prev and next are different */
223 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
224 hard_disable_TSC();
225 else
226 hard_enable_TSC();
227 }
228
229 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
230 /*
231 * Copy the relevant range of the IO bitmap.
232 * Normally this is 128 bytes or less:
233 */
234 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
235 max(prev->io_bitmap_max, next->io_bitmap_max));
236 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
237 /*
238 * Clear any possible leftover bits:
239 */
240 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
241 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300242 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800243}
244
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500245/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200246 * Idle related variables and functions
247 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100248unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200249EXPORT_SYMBOL(boot_option_idle_override);
250
Len Browna476bda2013-02-09 21:45:03 -0500251static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200252
Richard Weinberger90e24012012-03-25 23:00:04 +0200253#ifndef CONFIG_SMP
254static inline void play_dead(void)
255{
256 BUG();
257}
258#endif
259
260#ifdef CONFIG_X86_64
261void enter_idle(void)
262{
Alex Shic6ae41e2012-05-11 15:35:27 +0800263 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200264 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
265}
266
267static void __exit_idle(void)
268{
269 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
270 return;
271 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
272}
273
274/* Called from interrupts to signify idle end */
275void exit_idle(void)
276{
277 /* idle loop has pid 0 */
278 if (current->pid)
279 return;
280 __exit_idle();
281}
282#endif
283
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100284void arch_cpu_idle_enter(void)
285{
286 local_touch_nmi();
287 enter_idle();
288}
Richard Weinberger90e24012012-03-25 23:00:04 +0200289
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100290void arch_cpu_idle_exit(void)
291{
292 __exit_idle();
293}
Richard Weinberger90e24012012-03-25 23:00:04 +0200294
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100295void arch_cpu_idle_dead(void)
296{
297 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200298}
299
Thomas Gleixner00dba562008-06-09 18:35:28 +0200300/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100301 * Called from the generic idle code.
302 */
303void arch_cpu_idle(void)
304{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500305 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100306}
307
308/*
309 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200310 */
311void default_idle(void)
312{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200313 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100314 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200315 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200316}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700317#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200318EXPORT_SYMBOL(default_idle);
319#endif
320
Len Brown6a377dd2013-02-09 23:08:07 -0500321#ifdef CONFIG_XEN
322bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500323{
Len Browna476bda2013-02-09 21:45:03 -0500324 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500325
Len Browna476bda2013-02-09 21:45:03 -0500326 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500327
328 return ret;
329}
Len Brown6a377dd2013-02-09 23:08:07 -0500330#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100331void stop_this_cpu(void *dummy)
332{
333 local_irq_disable();
334 /*
335 * Remove this CPU:
336 */
Rusty Russell4f062892009-03-13 14:49:54 +1030337 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100338 disable_local_APIC();
339
Len Brown27be4572013-02-10 02:28:46 -0500340 for (;;)
341 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200342}
343
Len Brown02c68a02011-04-01 16:59:53 -0400344bool amd_e400_c1e_detected;
345EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200346
Len Brown02c68a02011-04-01 16:59:53 -0400347static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200348
Len Brown02c68a02011-04-01 16:59:53 -0400349void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200350{
Len Brown02c68a02011-04-01 16:59:53 -0400351 if (amd_e400_c1e_mask != NULL)
352 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200353}
354
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200355/*
Len Brown02c68a02011-04-01 16:59:53 -0400356 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200357 * pending message MSR. If we detect C1E, then we handle it the same
358 * way as C3 power states (local apic timer and TSC stop)
359 */
Len Brown02c68a02011-04-01 16:59:53 -0400360static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200361{
Len Brown02c68a02011-04-01 16:59:53 -0400362 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200363 u32 lo, hi;
364
365 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200366
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200367 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400368 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800369 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200370 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700371 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200372 }
373 }
374
Len Brown02c68a02011-04-01 16:59:53 -0400375 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200376 int cpu = smp_processor_id();
377
Len Brown02c68a02011-04-01 16:59:53 -0400378 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
379 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200380 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700381 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200382 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200383 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
384 &cpu);
Joe Perchesc767a542012-05-21 19:50:07 -0700385 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200386 }
387 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200388
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200389 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200390
391 /*
392 * The switch back from broadcast mode needs to be
393 * called with interrupts disabled.
394 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200395 local_irq_disable();
396 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
397 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200398 } else
399 default_idle();
400}
401
Len Brownb2531492014-01-15 00:37:34 -0500402/*
403 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
404 * We can't rely on cpuidle installing MWAIT, because it will not load
405 * on systems that support only C1 -- so the boot default must be MWAIT.
406 *
407 * Some AMD machines are the opposite, they depend on using HALT.
408 *
409 * So for default C1, which is used during boot until cpuidle loads,
410 * use MWAIT-C1 on Intel HW that has it, else use HALT.
411 */
412static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
413{
414 if (c->x86_vendor != X86_VENDOR_INTEL)
415 return 0;
416
417 if (!cpu_has(c, X86_FEATURE_MWAIT))
418 return 0;
419
420 return 1;
421}
422
423/*
424 * MONITOR/MWAIT with no hints, used for default default C1 state.
425 * This invokes MWAIT with interrutps enabled and no flags,
426 * which is backwards compatible with the original MWAIT implementation.
427 */
428
429static void mwait_idle(void)
430{
431 if (!need_resched()) {
432 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR))
433 clflush((void *)&current_thread_info()->flags);
434
435 __monitor((void *)&current_thread_info()->flags, 0, 0);
436 smp_mb();
437 if (!need_resched())
438 __sti_mwait(0, 0);
439 else
440 local_irq_enable();
441 } else
442 local_irq_enable();
443}
444
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400445void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200446{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100447#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100448 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700449 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200450#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100451 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200452 return;
453
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100454 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200455 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700456 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500457 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500458 } else if (prefer_mwait_c1_over_halt(c)) {
459 pr_info("using mwait in idle threads\n");
460 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200461 } else
Len Browna476bda2013-02-09 21:45:03 -0500462 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200463}
464
Len Brown02c68a02011-04-01 16:59:53 -0400465void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030466{
Len Brown02c68a02011-04-01 16:59:53 -0400467 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500468 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400469 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030470}
471
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200472static int __init idle_setup(char *str)
473{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400474 if (!str)
475 return -EINVAL;
476
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200477 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700478 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100479 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100480 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100481 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800482 /*
483 * When the boot option of idle=halt is added, halt is
484 * forced to be used for CPU idle. In such case CPU C2/C3
485 * won't be used again.
486 * To continue to load the CPU idle driver, don't touch
487 * the boot_option_idle_override.
488 */
Len Browna476bda2013-02-09 21:45:03 -0500489 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100490 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800491 } else if (!strcmp(str, "nomwait")) {
492 /*
493 * If the boot option of "idle=nomwait" is added,
494 * it means that mwait will be disabled for CPU C2/C3
495 * states. In such case it won't touch the variable
496 * of boot_option_idle_override.
497 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100498 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800499 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200500 return -1;
501
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200502 return 0;
503}
504early_param("idle", idle_setup);
505
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400506unsigned long arch_align_stack(unsigned long sp)
507{
508 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
509 sp -= get_random_int() % 8192;
510 return sp & ~0xf;
511}
512
513unsigned long arch_randomize_brk(struct mm_struct *mm)
514{
515 unsigned long range_end = mm->brk + 0x02000000;
516 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
517}
518