blob: 2994690b26e9b18ffc6223df4db9d8d489924079 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl>,
3 Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
4 <mdsxyz123@yahoo.com>
Jean Delvare7c81c602014-01-29 20:40:08 +01005 Copyright (C) 2007 - 2012 Jean Delvare <jdelvare@suse.de>
David Woodhouse0cd96eb2010-10-31 21:06:59 +01006 Copyright (C) 2010 Intel Corporation,
7 David Woodhouse <dwmw2@infradead.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
18
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
21 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22*/
23
24/*
Jean Delvarece316112014-07-17 15:03:24 +020025 * Supports the following Intel I/O Controller Hubs (ICH):
26 *
27 * I/O Block I2C
28 * region SMBus Block proc. block
29 * Chip name PCI ID size PEC buffer call read
30 * ---------------------------------------------------------------------------
31 * 82801AA (ICH) 0x2413 16 no no no no
32 * 82801AB (ICH0) 0x2423 16 no no no no
33 * 82801BA (ICH2) 0x2443 16 no no no no
34 * 82801CA (ICH3) 0x2483 32 soft no no no
35 * 82801DB (ICH4) 0x24c3 32 hard yes no no
36 * 82801E (ICH5) 0x24d3 32 hard yes yes yes
37 * 6300ESB 0x25a4 32 hard yes yes yes
38 * 82801F (ICH6) 0x266a 32 hard yes yes yes
39 * 6310ESB/6320ESB 0x269b 32 hard yes yes yes
40 * 82801G (ICH7) 0x27da 32 hard yes yes yes
41 * 82801H (ICH8) 0x283e 32 hard yes yes yes
42 * 82801I (ICH9) 0x2930 32 hard yes yes yes
43 * EP80579 (Tolapai) 0x5032 32 hard yes yes yes
44 * ICH10 0x3a30 32 hard yes yes yes
45 * ICH10 0x3a60 32 hard yes yes yes
46 * 5/3400 Series (PCH) 0x3b30 32 hard yes yes yes
47 * 6 Series (PCH) 0x1c22 32 hard yes yes yes
48 * Patsburg (PCH) 0x1d22 32 hard yes yes yes
49 * Patsburg (PCH) IDF 0x1d70 32 hard yes yes yes
50 * Patsburg (PCH) IDF 0x1d71 32 hard yes yes yes
51 * Patsburg (PCH) IDF 0x1d72 32 hard yes yes yes
52 * DH89xxCC (PCH) 0x2330 32 hard yes yes yes
53 * Panther Point (PCH) 0x1e22 32 hard yes yes yes
54 * Lynx Point (PCH) 0x8c22 32 hard yes yes yes
55 * Lynx Point-LP (PCH) 0x9c22 32 hard yes yes yes
56 * Avoton (SOC) 0x1f3c 32 hard yes yes yes
57 * Wellsburg (PCH) 0x8d22 32 hard yes yes yes
58 * Wellsburg (PCH) MS 0x8d7d 32 hard yes yes yes
59 * Wellsburg (PCH) MS 0x8d7e 32 hard yes yes yes
60 * Wellsburg (PCH) MS 0x8d7f 32 hard yes yes yes
61 * Coleto Creek (PCH) 0x23b0 32 hard yes yes yes
Jean Delvareb299de82014-07-17 15:04:41 +020062 * Wildcat Point (PCH) 0x8ca2 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020063 * Wildcat Point-LP (PCH) 0x9ca2 32 hard yes yes yes
64 * BayTrail (SOC) 0x0f12 32 hard yes yes yes
65 *
66 * Features supported by this driver:
67 * Software PEC no
68 * Hardware PEC yes
69 * Block buffer yes
70 * Block process call transaction no
71 * I2C block read transaction yes (doesn't use the block buffer)
72 * Slave mode no
73 * Interrupt processing yes
74 *
75 * See the file Documentation/i2c/busses/i2c-i801 for details.
76 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Daniel Kurtz636752b2012-07-24 14:13:58 +020078#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#include <linux/module.h>
80#include <linux/pci.h>
81#include <linux/kernel.h>
82#include <linux/stddef.h>
83#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#include <linux/ioport.h>
85#include <linux/init.h>
86#include <linux/i2c.h>
Jean Delvare54fb4a052008-07-14 22:38:33 +020087#include <linux/acpi.h>
Jean Delvare1561bfe2009-01-07 14:29:17 +010088#include <linux/io.h>
Hans de Goedefa5bfab2009-03-30 21:46:44 +020089#include <linux/dmi.h>
Ben Hutchings665a96b2011-01-10 22:11:22 +010090#include <linux/slab.h>
Daniel Kurtz636752b2012-07-24 14:13:58 +020091#include <linux/wait.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +020092#include <linux/err.h>
93
Jean Delvare79e3e5b2012-10-28 21:37:01 +010094#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
95 defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +020096#include <linux/gpio.h>
97#include <linux/i2c-mux-gpio.h>
98#include <linux/platform_device.h>
99#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/* I801 SMBus address offsets */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100102#define SMBHSTSTS(p) (0 + (p)->smba)
103#define SMBHSTCNT(p) (2 + (p)->smba)
104#define SMBHSTCMD(p) (3 + (p)->smba)
105#define SMBHSTADD(p) (4 + (p)->smba)
106#define SMBHSTDAT0(p) (5 + (p)->smba)
107#define SMBHSTDAT1(p) (6 + (p)->smba)
108#define SMBBLKDAT(p) (7 + (p)->smba)
109#define SMBPEC(p) (8 + (p)->smba) /* ICH3 and later */
110#define SMBAUXSTS(p) (12 + (p)->smba) /* ICH4 and later */
111#define SMBAUXCTL(p) (13 + (p)->smba) /* ICH4 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113/* PCI Address Constants */
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200114#define SMBBAR 4
Daniel Kurtz636752b2012-07-24 14:13:58 +0200115#define SMBPCISTS 0x006
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#define SMBHSTCFG 0x040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Daniel Kurtz636752b2012-07-24 14:13:58 +0200118/* Host status bits for SMBPCISTS */
119#define SMBPCISTS_INTS 0x08
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121/* Host configuration bits for SMBHSTCFG */
122#define SMBHSTCFG_HST_EN 1
123#define SMBHSTCFG_SMB_SMI_EN 2
124#define SMBHSTCFG_I2C_EN 4
125
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300126/* Auxiliary control register bits, ICH4+ only */
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200127#define SMBAUXCTL_CRC 1
128#define SMBAUXCTL_E32B 2
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130/* Other settings */
Jean Delvare84c1af42012-03-26 21:47:19 +0200131#define MAX_RETRIES 400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
133/* I801 command constants */
134#define I801_QUICK 0x00
135#define I801_BYTE 0x04
136#define I801_BYTE_DATA 0x08
137#define I801_WORD_DATA 0x0C
Jean Delvareae7b0492008-01-27 18:14:49 +0100138#define I801_PROC_CALL 0x10 /* unimplemented */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139#define I801_BLOCK_DATA 0x14
Jean Delvare63420642008-01-27 18:14:50 +0100140#define I801_I2C_BLOCK_DATA 0x18 /* ICH5 and later */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200141
142/* I801 Host Control register bits */
143#define SMBHSTCNT_INTREN 0x01
144#define SMBHSTCNT_KILL 0x02
145#define SMBHSTCNT_LAST_BYTE 0x20
146#define SMBHSTCNT_START 0x40
147#define SMBHSTCNT_PEC_EN 0x80 /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200149/* I801 Hosts Status register bits */
150#define SMBHSTSTS_BYTE_DONE 0x80
151#define SMBHSTSTS_INUSE_STS 0x40
152#define SMBHSTSTS_SMBALERT_STS 0x20
153#define SMBHSTSTS_FAILED 0x10
154#define SMBHSTSTS_BUS_ERR 0x08
155#define SMBHSTSTS_DEV_ERR 0x04
156#define SMBHSTSTS_INTR 0x02
157#define SMBHSTSTS_HOST_BUSY 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Daniel Kurtz70a1cc12012-07-24 14:13:58 +0200159#define STATUS_ERROR_FLAGS (SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
160 SMBHSTSTS_DEV_ERR)
161
162#define STATUS_FLAGS (SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
163 STATUS_ERROR_FLAGS)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200164
Jean Delvarea6e5e2b2011-05-01 18:18:49 +0200165/* Older devices have their ID defined in <linux/pci_ids.h> */
Jean Delvarece316112014-07-17 15:03:24 +0200166#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS 0x0f12
167#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS 0x1c22
168#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS 0x1d22
David Woodhouse55fee8d2010-10-31 21:07:00 +0100169/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
Jean Delvarece316112014-07-17 15:03:24 +0200170#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0 0x1d70
171#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1 0x1d71
172#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2 0x1d72
173#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS 0x1e22
174#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS 0x1f3c
175#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS 0x2330
176#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS 0x23b0
177#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS 0x3b30
178#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS 0x8c22
Jean Delvareb299de82014-07-17 15:04:41 +0200179#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS 0x8ca2
Jean Delvarece316112014-07-17 15:03:24 +0200180#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS 0x8d22
181#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0 0x8d7d
182#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1 0x8d7e
183#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2 0x8d7f
184#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS 0x9c22
James Ralstonafc65922013-11-04 09:29:48 -0800185#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS 0x9ca2
David Woodhouse55fee8d2010-10-31 21:07:00 +0100186
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200187struct i801_mux_config {
188 char *gpio_chip;
189 unsigned values[3];
190 int n_values;
191 unsigned classes[3];
192 unsigned gpios[2]; /* Relative to gpio_chip->base */
193 int n_gpios;
194};
195
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100196struct i801_priv {
197 struct i2c_adapter adapter;
198 unsigned long smba;
199 unsigned char original_hstcfg;
200 struct pci_dev *pci_dev;
201 unsigned int features;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200202
203 /* isr processing */
204 wait_queue_head_t waitq;
205 u8 status;
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200206
207 /* Command state used by isr for byte-by-byte block transactions */
208 u8 cmd;
209 bool is_read;
210 int count;
211 int len;
212 u8 *data;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200213
Jean Delvare79e3e5b2012-10-28 21:37:01 +0100214#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
215 defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200216 const struct i801_mux_config *mux_drvdata;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200217 struct platform_device *mux_pdev;
218#endif
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100219};
220
Jean Delvared6072f82005-09-25 16:37:04 +0200221static struct pci_driver i801_driver;
Jean Delvare369f6f42008-01-27 18:14:50 +0100222
223#define FEATURE_SMBUS_PEC (1 << 0)
224#define FEATURE_BLOCK_BUFFER (1 << 1)
225#define FEATURE_BLOCK_PROC (1 << 2)
226#define FEATURE_I2C_BLOCK_READ (1 << 3)
Daniel Kurtz636752b2012-07-24 14:13:58 +0200227#define FEATURE_IRQ (1 << 4)
Jean Delvaree7198fb2011-05-24 20:58:49 +0200228/* Not really a feature, but it's convenient to handle it as such */
229#define FEATURE_IDF (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Jean Delvareadff6872010-05-21 18:40:54 +0200231static const char *i801_feature_names[] = {
232 "SMBus PEC",
233 "Block buffer",
234 "Block process call",
235 "I2C block read",
Daniel Kurtz636752b2012-07-24 14:13:58 +0200236 "Interrupt",
Jean Delvareadff6872010-05-21 18:40:54 +0200237};
238
239static unsigned int disable_features;
240module_param(disable_features, uint, S_IRUGO | S_IWUSR);
Jean Delvare53229342013-05-15 02:44:10 +0000241MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
242 "\t\t 0x01 disable SMBus PEC\n"
243 "\t\t 0x02 disable the block buffer\n"
244 "\t\t 0x08 disable the I2C block read functionality\n"
245 "\t\t 0x10 don't use interrupts ");
Jean Delvareadff6872010-05-21 18:40:54 +0200246
Jean Delvarecf898dc2008-07-14 22:38:33 +0200247/* Make sure the SMBus host is ready to start transmitting.
248 Return 0 if it is, -EBUSY if it is not. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100249static int i801_check_pre(struct i801_priv *priv)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200250{
251 int status;
252
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100253 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200254 if (status & SMBHSTSTS_HOST_BUSY) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100255 dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200256 return -EBUSY;
257 }
258
259 status &= STATUS_FLAGS;
260 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100261 dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
Jean Delvarecf898dc2008-07-14 22:38:33 +0200262 status);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100263 outb_p(status, SMBHSTSTS(priv));
264 status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200265 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100266 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200267 "Failed clearing status flags (%02x)\n",
268 status);
269 return -EBUSY;
270 }
271 }
272
273 return 0;
274}
275
Jean Delvare6cad93c2012-07-24 14:13:58 +0200276/*
277 * Convert the status register to an error code, and clear it.
278 * Note that status only contains the bits we want to clear, not the
279 * actual register value.
280 */
281static int i801_check_post(struct i801_priv *priv, int status)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200282{
283 int result = 0;
284
Daniel Kurtz636752b2012-07-24 14:13:58 +0200285 /*
286 * If the SMBus is still busy, we give up
287 * Note: This timeout condition only happens when using polling
288 * transactions. For interrupt operation, NAK/timeout is indicated by
289 * DEV_ERR.
290 */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200291 if (unlikely(status < 0)) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100292 dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200293 /* try to stop the current command */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100294 dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
295 outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
296 SMBHSTCNT(priv));
Jean Delvare84c1af42012-03-26 21:47:19 +0200297 usleep_range(1000, 2000);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100298 outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
299 SMBHSTCNT(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200300
301 /* Check if it worked */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100302 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200303 if ((status & SMBHSTSTS_HOST_BUSY) ||
304 !(status & SMBHSTSTS_FAILED))
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100305 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200306 "Failed terminating the transaction\n");
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100307 outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200308 return -ETIMEDOUT;
309 }
310
311 if (status & SMBHSTSTS_FAILED) {
312 result = -EIO;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100313 dev_err(&priv->pci_dev->dev, "Transaction failed\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200314 }
315 if (status & SMBHSTSTS_DEV_ERR) {
316 result = -ENXIO;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100317 dev_dbg(&priv->pci_dev->dev, "No response\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200318 }
319 if (status & SMBHSTSTS_BUS_ERR) {
320 result = -EAGAIN;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100321 dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200322 }
323
Jean Delvare6cad93c2012-07-24 14:13:58 +0200324 /* Clear status flags except BYTE_DONE, to be cleared by caller */
325 outb_p(status, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200326
327 return result;
328}
329
Jean Delvare6cad93c2012-07-24 14:13:58 +0200330/* Wait for BUSY being cleared and either INTR or an error flag being set */
331static int i801_wait_intr(struct i801_priv *priv)
332{
333 int timeout = 0;
334 int status;
335
336 /* We will always wait for a fraction of a second! */
337 do {
338 usleep_range(250, 500);
339 status = inb_p(SMBHSTSTS(priv));
340 } while (((status & SMBHSTSTS_HOST_BUSY) ||
341 !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
342 (timeout++ < MAX_RETRIES));
343
344 if (timeout > MAX_RETRIES) {
345 dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
346 return -ETIMEDOUT;
347 }
348 return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
349}
350
351/* Wait for either BYTE_DONE or an error flag being set */
352static int i801_wait_byte_done(struct i801_priv *priv)
353{
354 int timeout = 0;
355 int status;
356
357 /* We will always wait for a fraction of a second! */
358 do {
359 usleep_range(250, 500);
360 status = inb_p(SMBHSTSTS(priv));
361 } while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
362 (timeout++ < MAX_RETRIES));
363
364 if (timeout > MAX_RETRIES) {
365 dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
366 return -ETIMEDOUT;
367 }
368 return status & STATUS_ERROR_FLAGS;
369}
370
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100371static int i801_transaction(struct i801_priv *priv, int xact)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372{
Jean Delvare2b738092008-07-14 22:38:32 +0200373 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200374 int result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100376 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200377 if (result < 0)
378 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Daniel Kurtz636752b2012-07-24 14:13:58 +0200380 if (priv->features & FEATURE_IRQ) {
381 outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
382 SMBHSTCNT(priv));
383 wait_event(priv->waitq, (status = priv->status));
384 priv->status = 0;
385 return i801_check_post(priv, status);
386 }
387
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200388 /* the current contents of SMBHSTCNT can be overwritten, since PEC,
Daniel Kurtz37af8712012-07-24 14:13:58 +0200389 * SMBSCMD are passed in xact */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200390 outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Jean Delvare6cad93c2012-07-24 14:13:58 +0200392 status = i801_wait_intr(priv);
393 return i801_check_post(priv, status);
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200394}
395
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100396static int i801_block_transaction_by_block(struct i801_priv *priv,
397 union i2c_smbus_data *data,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200398 char read_write, int hwpec)
399{
400 int i, len;
David Brownell97140342008-07-14 22:38:25 +0200401 int status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200402
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100403 inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200404
405 /* Use 32-byte buffer to process this transaction */
406 if (read_write == I2C_SMBUS_WRITE) {
407 len = data->block[0];
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100408 outb_p(len, SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200409 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100410 outb_p(data->block[i+1], SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200411 }
412
Daniel Kurtz37af8712012-07-24 14:13:58 +0200413 status = i801_transaction(priv, I801_BLOCK_DATA |
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200414 (hwpec ? SMBHSTCNT_PEC_EN : 0));
David Brownell97140342008-07-14 22:38:25 +0200415 if (status)
416 return status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200417
418 if (read_write == I2C_SMBUS_READ) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100419 len = inb_p(SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200420 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
David Brownell97140342008-07-14 22:38:25 +0200421 return -EPROTO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200422
423 data->block[0] = len;
424 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100425 data->block[i + 1] = inb_p(SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200426 }
427 return 0;
428}
429
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200430static void i801_isr_byte_done(struct i801_priv *priv)
431{
432 if (priv->is_read) {
433 /* For SMBus block reads, length is received with first byte */
434 if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
435 (priv->count == 0)) {
436 priv->len = inb_p(SMBHSTDAT0(priv));
437 if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
438 dev_err(&priv->pci_dev->dev,
439 "Illegal SMBus block read size %d\n",
440 priv->len);
441 /* FIXME: Recover */
442 priv->len = I2C_SMBUS_BLOCK_MAX;
443 } else {
444 dev_dbg(&priv->pci_dev->dev,
445 "SMBus block read size is %d\n",
446 priv->len);
447 }
448 priv->data[-1] = priv->len;
449 }
450
451 /* Read next byte */
452 if (priv->count < priv->len)
453 priv->data[priv->count++] = inb(SMBBLKDAT(priv));
454 else
455 dev_dbg(&priv->pci_dev->dev,
456 "Discarding extra byte on block read\n");
457
458 /* Set LAST_BYTE for last byte of read transaction */
459 if (priv->count == priv->len - 1)
460 outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
461 SMBHSTCNT(priv));
462 } else if (priv->count < priv->len - 1) {
463 /* Write next byte, except for IRQ after last byte */
464 outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
465 }
466
467 /* Clear BYTE_DONE to continue with next byte */
468 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
469}
470
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200471/*
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200472 * There are two kinds of interrupts:
473 *
474 * 1) i801 signals transaction completion with one of these interrupts:
475 * INTR - Success
476 * DEV_ERR - Invalid command, NAK or communication timeout
477 * BUS_ERR - SMI# transaction collision
478 * FAILED - transaction was canceled due to a KILL request
479 * When any of these occur, update ->status and wake up the waitq.
480 * ->status must be cleared before kicking off the next transaction.
481 *
482 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
483 * occurs for each byte of a byte-by-byte to prepare the next byte.
Daniel Kurtz636752b2012-07-24 14:13:58 +0200484 */
485static irqreturn_t i801_isr(int irq, void *dev_id)
486{
487 struct i801_priv *priv = dev_id;
488 u16 pcists;
489 u8 status;
490
491 /* Confirm this is our interrupt */
492 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
493 if (!(pcists & SMBPCISTS_INTS))
494 return IRQ_NONE;
495
496 status = inb_p(SMBHSTSTS(priv));
497 if (status != 0x42)
498 dev_dbg(&priv->pci_dev->dev, "irq: status = %02x\n", status);
499
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200500 if (status & SMBHSTSTS_BYTE_DONE)
501 i801_isr_byte_done(priv);
502
Daniel Kurtz636752b2012-07-24 14:13:58 +0200503 /*
504 * Clear irq sources and report transaction result.
505 * ->status must be cleared before the next transaction is started.
506 */
507 status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
508 if (status) {
509 outb_p(status, SMBHSTSTS(priv));
510 priv->status |= status;
511 wake_up(&priv->waitq);
512 }
513
514 return IRQ_HANDLED;
515}
516
517/*
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200518 * For "byte-by-byte" block transactions:
519 * I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
520 * I2C read uses cmd=I801_I2C_BLOCK_DATA
521 */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100522static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
523 union i2c_smbus_data *data,
Jean Delvare63420642008-01-27 18:14:50 +0100524 char read_write, int command,
525 int hwpec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
527 int i, len;
528 int smbcmd;
Jean Delvare2b738092008-07-14 22:38:32 +0200529 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200530 int result;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200531
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100532 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200533 if (result < 0)
534 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200536 len = data->block[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
538 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100539 outb_p(len, SMBHSTDAT0(priv));
540 outb_p(data->block[1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 }
542
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200543 if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
544 read_write == I2C_SMBUS_READ)
545 smbcmd = I801_I2C_BLOCK_DATA;
546 else
547 smbcmd = I801_BLOCK_DATA;
548
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200549 if (priv->features & FEATURE_IRQ) {
550 priv->is_read = (read_write == I2C_SMBUS_READ);
551 if (len == 1 && priv->is_read)
552 smbcmd |= SMBHSTCNT_LAST_BYTE;
553 priv->cmd = smbcmd | SMBHSTCNT_INTREN;
554 priv->len = len;
555 priv->count = 0;
556 priv->data = &data->block[1];
557
558 outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
559 wait_event(priv->waitq, (status = priv->status));
560 priv->status = 0;
561 return i801_check_post(priv, status);
562 }
563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 for (i = 1; i <= len; i++) {
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200565 if (i == len && read_write == I2C_SMBUS_READ)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200566 smbcmd |= SMBHSTCNT_LAST_BYTE;
Daniel Kurtz37af8712012-07-24 14:13:58 +0200567 outb_p(smbcmd, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 if (i == 1)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200570 outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100571 SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Jean Delvare6cad93c2012-07-24 14:13:58 +0200573 status = i801_wait_byte_done(priv);
574 if (status)
575 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
Jean Delvare63420642008-01-27 18:14:50 +0100577 if (i == 1 && read_write == I2C_SMBUS_READ
578 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100579 len = inb_p(SMBHSTDAT0(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200580 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100581 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200582 "Illegal SMBus block read size %d\n",
583 len);
584 /* Recover */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100585 while (inb_p(SMBHSTSTS(priv)) &
586 SMBHSTSTS_HOST_BUSY)
587 outb_p(SMBHSTSTS_BYTE_DONE,
588 SMBHSTSTS(priv));
589 outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
David Brownell97140342008-07-14 22:38:25 +0200590 return -EPROTO;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200591 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 data->block[0] = len;
593 }
594
595 /* Retrieve/store value in SMBBLKDAT */
596 if (read_write == I2C_SMBUS_READ)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100597 data->block[i] = inb_p(SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100599 outb_p(data->block[i+1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Jean Delvarecf898dc2008-07-14 22:38:33 +0200601 /* signals SMBBLKDAT ready */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200602 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200603 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200604
Jean Delvare6cad93c2012-07-24 14:13:58 +0200605 status = i801_wait_intr(priv);
606exit:
607 return i801_check_post(priv, status);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200608}
609
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100610static int i801_set_block_buffer_mode(struct i801_priv *priv)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200611{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100612 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
613 if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
David Brownell97140342008-07-14 22:38:25 +0200614 return -EIO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200615 return 0;
616}
617
618/* Block transaction function */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100619static int i801_block_transaction(struct i801_priv *priv,
620 union i2c_smbus_data *data, char read_write,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200621 int command, int hwpec)
622{
623 int result = 0;
624 unsigned char hostc;
625
626 if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
627 if (read_write == I2C_SMBUS_WRITE) {
628 /* set I2C_EN bit in configuration register */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100629 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
630 pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200631 hostc | SMBHSTCFG_I2C_EN);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100632 } else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
633 dev_err(&priv->pci_dev->dev,
Jean Delvare63420642008-01-27 18:14:50 +0100634 "I2C block read is unsupported!\n");
David Brownell97140342008-07-14 22:38:25 +0200635 return -EOPNOTSUPP;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200636 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 }
638
Jean Delvare63420642008-01-27 18:14:50 +0100639 if (read_write == I2C_SMBUS_WRITE
640 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200641 if (data->block[0] < 1)
642 data->block[0] = 1;
643 if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
644 data->block[0] = I2C_SMBUS_BLOCK_MAX;
645 } else {
Jean Delvare63420642008-01-27 18:14:50 +0100646 data->block[0] = 32; /* max for SMBus block reads */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200647 }
648
Jean Delvarec074c392010-03-13 20:56:53 +0100649 /* Experience has shown that the block buffer can only be used for
650 SMBus (not I2C) block transactions, even though the datasheet
651 doesn't mention this limitation. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100652 if ((priv->features & FEATURE_BLOCK_BUFFER)
Jean Delvarec074c392010-03-13 20:56:53 +0100653 && command != I2C_SMBUS_I2C_BLOCK_DATA
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100654 && i801_set_block_buffer_mode(priv) == 0)
655 result = i801_block_transaction_by_block(priv, data,
656 read_write, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200657 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100658 result = i801_block_transaction_byte_by_byte(priv, data,
659 read_write,
Jean Delvare63420642008-01-27 18:14:50 +0100660 command, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200661
Jean Delvare63420642008-01-27 18:14:50 +0100662 if (command == I2C_SMBUS_I2C_BLOCK_DATA
663 && read_write == I2C_SMBUS_WRITE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 /* restore saved configuration register value */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100665 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 }
667 return result;
668}
669
David Brownell97140342008-07-14 22:38:25 +0200670/* Return negative errno on error. */
Ivo Manca3fb21c62010-05-21 18:40:55 +0200671static s32 i801_access(struct i2c_adapter *adap, u16 addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 unsigned short flags, char read_write, u8 command,
Ivo Manca3fb21c62010-05-21 18:40:55 +0200673 int size, union i2c_smbus_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674{
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200675 int hwpec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 int block = 0;
677 int ret, xact = 0;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100678 struct i801_priv *priv = i2c_get_adapdata(adap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100680 hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200681 && size != I2C_SMBUS_QUICK
682 && size != I2C_SMBUS_I2C_BLOCK_DATA;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
684 switch (size) {
685 case I2C_SMBUS_QUICK:
686 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100687 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 xact = I801_QUICK;
689 break;
690 case I2C_SMBUS_BYTE:
691 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100692 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100694 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 xact = I801_BYTE;
696 break;
697 case I2C_SMBUS_BYTE_DATA:
698 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100699 SMBHSTADD(priv));
700 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100702 outb_p(data->byte, SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 xact = I801_BYTE_DATA;
704 break;
705 case I2C_SMBUS_WORD_DATA:
706 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100707 SMBHSTADD(priv));
708 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100710 outb_p(data->word & 0xff, SMBHSTDAT0(priv));
711 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 }
713 xact = I801_WORD_DATA;
714 break;
715 case I2C_SMBUS_BLOCK_DATA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100717 SMBHSTADD(priv));
718 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 block = 1;
720 break;
Jean Delvare63420642008-01-27 18:14:50 +0100721 case I2C_SMBUS_I2C_BLOCK_DATA:
722 /* NB: page 240 of ICH5 datasheet shows that the R/#W
723 * bit should be cleared here, even when reading */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100724 outb_p((addr & 0x7f) << 1, SMBHSTADD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100725 if (read_write == I2C_SMBUS_READ) {
726 /* NB: page 240 of ICH5 datasheet also shows
727 * that DATA1 is the cmd field when reading */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100728 outb_p(command, SMBHSTDAT1(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100729 } else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100730 outb_p(command, SMBHSTCMD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100731 block = 1;
732 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100734 dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
735 size);
David Brownell97140342008-07-14 22:38:25 +0200736 return -EOPNOTSUPP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 }
738
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200739 if (hwpec) /* enable/disable hardware PEC */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100740 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200741 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100742 outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
743 SMBAUXCTL(priv));
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200744
Ivo Manca3fb21c62010-05-21 18:40:55 +0200745 if (block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100746 ret = i801_block_transaction(priv, data, read_write, size,
747 hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200748 else
Daniel Kurtz37af8712012-07-24 14:13:58 +0200749 ret = i801_transaction(priv, xact);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Jean Delvarec79cfba2006-04-20 02:43:18 -0700751 /* Some BIOSes don't like it when PEC is enabled at reboot or resume
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200752 time, so we forcibly disable it after every transaction. Turn off
753 E32B for the same reason. */
Jean Delvarea0921b62008-01-27 18:14:50 +0100754 if (hwpec || block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100755 outb_p(inb_p(SMBAUXCTL(priv)) &
756 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarec79cfba2006-04-20 02:43:18 -0700757
Ivo Manca3fb21c62010-05-21 18:40:55 +0200758 if (block)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 return ret;
Ivo Manca3fb21c62010-05-21 18:40:55 +0200760 if (ret)
David Brownell97140342008-07-14 22:38:25 +0200761 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
763 return 0;
764
765 switch (xact & 0x7f) {
766 case I801_BYTE: /* Result put in SMBHSTDAT0 */
767 case I801_BYTE_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100768 data->byte = inb_p(SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 break;
770 case I801_WORD_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100771 data->word = inb_p(SMBHSTDAT0(priv)) +
772 (inb_p(SMBHSTDAT1(priv)) << 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 break;
774 }
775 return 0;
776}
777
778
779static u32 i801_func(struct i2c_adapter *adapter)
780{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100781 struct i801_priv *priv = i2c_get_adapdata(adapter);
782
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
Jean Delvare369f6f42008-01-27 18:14:50 +0100784 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
785 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100786 ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
787 ((priv->features & FEATURE_I2C_BLOCK_READ) ?
Jean Delvare63420642008-01-27 18:14:50 +0100788 I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789}
790
Jean Delvare8f9082c2006-09-03 22:39:46 +0200791static const struct i2c_algorithm smbus_algorithm = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 .smbus_xfer = i801_access,
793 .functionality = i801_func,
794};
795
Jingoo Han392debf2013-12-03 08:11:20 +0900796static const struct pci_device_id i801_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
798 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
799 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
800 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
801 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
802 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
803 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
804 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
805 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
Jason Gastonb0a70b52005-04-16 15:24:45 -0700806 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
Jason Gaston8254fc42006-01-09 10:58:08 -0800807 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
Jason Gastonadbc2a12006-11-22 15:19:12 -0800808 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
Seth Heasleycb04e952010-10-04 13:27:14 -0700809 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
Gaston, Jason Dd28dc712008-02-24 20:03:42 +0100810 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
811 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
Seth Heasleycb04e952010-10-04 13:27:14 -0700812 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
813 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
Seth Heasleye30d9852010-10-31 21:06:59 +0100814 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
David Woodhouse55fee8d2010-10-31 21:07:00 +0100815 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
816 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
817 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
Seth Heasley662cda82011-03-20 14:50:53 +0100818 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
Seth Heasley6e2a8512011-05-24 20:58:49 +0200819 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
Seth Heasley062737f2012-03-26 21:47:19 +0200820 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
James Ralston4a8f1dd2012-09-10 10:14:02 +0200821 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
Seth Heasleyc2db409c2013-01-30 15:25:32 +0000822 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
James Ralstona3fc0ff2013-02-14 09:15:33 +0000823 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
824 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
825 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
826 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
Seth Heasleyf39901c2013-06-19 16:59:57 -0700827 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
Jean Delvareb299de82014-07-17 15:04:41 +0200828 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
James Ralstonafc65922013-11-04 09:29:48 -0800829 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
Chew, Kean ho1b31e9b2014-03-01 00:03:56 +0800830 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 { 0, }
832};
833
Ivo Manca3fb21c62010-05-21 18:40:55 +0200834MODULE_DEVICE_TABLE(pci, i801_ids);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
Jean Delvare8eacfce2011-05-24 20:58:49 +0200836#if defined CONFIG_X86 && defined CONFIG_DMI
Jean Delvare1561bfe2009-01-07 14:29:17 +0100837static unsigned char apanel_addr;
838
839/* Scan the system ROM for the signature "FJKEYINF" */
840static __init const void __iomem *bios_signature(const void __iomem *bios)
841{
842 ssize_t offset;
843 const unsigned char signature[] = "FJKEYINF";
844
845 for (offset = 0; offset < 0x10000; offset += 0x10) {
846 if (check_signature(bios + offset, signature,
847 sizeof(signature)-1))
848 return bios + offset;
849 }
850 return NULL;
851}
852
853static void __init input_apanel_init(void)
854{
855 void __iomem *bios;
856 const void __iomem *p;
857
858 bios = ioremap(0xF0000, 0x10000); /* Can't fail */
859 p = bios_signature(bios);
860 if (p) {
861 /* just use the first address */
862 apanel_addr = readb(p + 8 + 3) >> 1;
863 }
864 iounmap(bios);
865}
Jean Delvare1561bfe2009-01-07 14:29:17 +0100866
Hans de Goedefa5bfab2009-03-30 21:46:44 +0200867struct dmi_onboard_device_info {
868 const char *name;
869 u8 type;
870 unsigned short i2c_addr;
871 const char *i2c_type;
872};
873
Bill Pemberton0b255e92012-11-27 15:59:38 -0500874static const struct dmi_onboard_device_info dmi_devices[] = {
Hans de Goedefa5bfab2009-03-30 21:46:44 +0200875 { "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
876 { "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
877 { "Hades", DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
878};
879
Bill Pemberton0b255e92012-11-27 15:59:38 -0500880static void dmi_check_onboard_device(u8 type, const char *name,
881 struct i2c_adapter *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +0200882{
883 int i;
884 struct i2c_board_info info;
885
886 for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
887 /* & ~0x80, ignore enabled/disabled bit */
888 if ((type & ~0x80) != dmi_devices[i].type)
889 continue;
Jean Delvarefaabd472010-07-09 16:22:51 +0200890 if (strcasecmp(name, dmi_devices[i].name))
Hans de Goedefa5bfab2009-03-30 21:46:44 +0200891 continue;
892
893 memset(&info, 0, sizeof(struct i2c_board_info));
894 info.addr = dmi_devices[i].i2c_addr;
895 strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
896 i2c_new_device(adap, &info);
897 break;
898 }
899}
900
901/* We use our own function to check for onboard devices instead of
902 dmi_find_device() as some buggy BIOS's have the devices we are interested
903 in marked as disabled */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500904static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +0200905{
906 int i, count;
907
908 if (dm->type != 10)
909 return;
910
911 count = (dm->length - sizeof(struct dmi_header)) / 2;
912 for (i = 0; i < count; i++) {
913 const u8 *d = (char *)(dm + 1) + (i * 2);
914 const char *name = ((char *) dm) + dm->length;
915 u8 type = d[0];
916 u8 s = d[1];
917
918 if (!s)
919 continue;
920 s--;
921 while (s > 0 && name[0]) {
922 name += strlen(name) + 1;
923 s--;
924 }
925 if (name[0] == 0) /* Bogus string reference */
926 continue;
927
928 dmi_check_onboard_device(type, name, adap);
929 }
930}
Hans de Goedefa5bfab2009-03-30 21:46:44 +0200931
Jean Delvaree7198fb2011-05-24 20:58:49 +0200932/* Register optional slaves */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500933static void i801_probe_optional_slaves(struct i801_priv *priv)
Jean Delvaree7198fb2011-05-24 20:58:49 +0200934{
935 /* Only register slaves on main SMBus channel */
936 if (priv->features & FEATURE_IDF)
937 return;
938
Jean Delvaree7198fb2011-05-24 20:58:49 +0200939 if (apanel_addr) {
940 struct i2c_board_info info;
941
942 memset(&info, 0, sizeof(struct i2c_board_info));
943 info.addr = apanel_addr;
944 strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
945 i2c_new_device(&priv->adapter, &info);
946 }
Jean Delvare8eacfce2011-05-24 20:58:49 +0200947
Jean Delvaree7198fb2011-05-24 20:58:49 +0200948 if (dmi_name_in_vendors("FUJITSU"))
949 dmi_walk(dmi_check_onboard_devices, &priv->adapter);
Jean Delvaree7198fb2011-05-24 20:58:49 +0200950}
Jean Delvare8eacfce2011-05-24 20:58:49 +0200951#else
952static void __init input_apanel_init(void) {}
Bill Pemberton0b255e92012-11-27 15:59:38 -0500953static void i801_probe_optional_slaves(struct i801_priv *priv) {}
Jean Delvare8eacfce2011-05-24 20:58:49 +0200954#endif /* CONFIG_X86 && CONFIG_DMI */
Jean Delvaree7198fb2011-05-24 20:58:49 +0200955
Jean Delvare79e3e5b2012-10-28 21:37:01 +0100956#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
957 defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200958static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
959 .gpio_chip = "gpio_ich",
960 .values = { 0x02, 0x03 },
961 .n_values = 2,
962 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
963 .gpios = { 52, 53 },
964 .n_gpios = 2,
965};
966
967static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
968 .gpio_chip = "gpio_ich",
969 .values = { 0x02, 0x03, 0x01 },
970 .n_values = 3,
971 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
972 .gpios = { 52, 53 },
973 .n_gpios = 2,
974};
975
Bill Pemberton0b255e92012-11-27 15:59:38 -0500976static const struct dmi_system_id mux_dmi_table[] = {
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200977 {
978 .matches = {
979 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
980 DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
981 },
982 .driver_data = &i801_mux_config_asus_z8_d12,
983 },
984 {
985 .matches = {
986 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
987 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
988 },
989 .driver_data = &i801_mux_config_asus_z8_d12,
990 },
991 {
992 .matches = {
993 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
994 DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
995 },
996 .driver_data = &i801_mux_config_asus_z8_d12,
997 },
998 {
999 .matches = {
1000 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1001 DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
1002 },
1003 .driver_data = &i801_mux_config_asus_z8_d12,
1004 },
1005 {
1006 .matches = {
1007 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1008 DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
1009 },
1010 .driver_data = &i801_mux_config_asus_z8_d12,
1011 },
1012 {
1013 .matches = {
1014 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1015 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
1016 },
1017 .driver_data = &i801_mux_config_asus_z8_d12,
1018 },
1019 {
1020 .matches = {
1021 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1022 DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
1023 },
1024 .driver_data = &i801_mux_config_asus_z8_d18,
1025 },
1026 {
1027 .matches = {
1028 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1029 DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
1030 },
1031 .driver_data = &i801_mux_config_asus_z8_d18,
1032 },
1033 {
1034 .matches = {
1035 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1036 DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
1037 },
1038 .driver_data = &i801_mux_config_asus_z8_d12,
1039 },
1040 { }
1041};
1042
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001043/* Setup multiplexing if needed */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001044static int i801_add_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001045{
1046 struct device *dev = &priv->adapter.dev;
1047 const struct i801_mux_config *mux_config;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001048 struct i2c_mux_gpio_platform_data gpio_data;
Jean Delvaref82b8622012-10-05 22:23:54 +02001049 int err;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001050
1051 if (!priv->mux_drvdata)
1052 return 0;
1053 mux_config = priv->mux_drvdata;
1054
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001055 /* Prepare the platform data */
1056 memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
1057 gpio_data.parent = priv->adapter.nr;
1058 gpio_data.values = mux_config->values;
1059 gpio_data.n_values = mux_config->n_values;
1060 gpio_data.classes = mux_config->classes;
Jean Delvaref82b8622012-10-05 22:23:54 +02001061 gpio_data.gpio_chip = mux_config->gpio_chip;
1062 gpio_data.gpios = mux_config->gpios;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001063 gpio_data.n_gpios = mux_config->n_gpios;
1064 gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;
1065
1066 /* Register the mux device */
1067 priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
Jean Delvaref82b8622012-10-05 22:23:54 +02001068 PLATFORM_DEVID_AUTO, &gpio_data,
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001069 sizeof(struct i2c_mux_gpio_platform_data));
1070 if (IS_ERR(priv->mux_pdev)) {
1071 err = PTR_ERR(priv->mux_pdev);
1072 priv->mux_pdev = NULL;
1073 dev_err(dev, "Failed to register i2c-mux-gpio device\n");
1074 return err;
1075 }
1076
1077 return 0;
1078}
1079
Bill Pemberton0b255e92012-11-27 15:59:38 -05001080static void i801_del_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001081{
1082 if (priv->mux_pdev)
1083 platform_device_unregister(priv->mux_pdev);
1084}
1085
Bill Pemberton0b255e92012-11-27 15:59:38 -05001086static unsigned int i801_get_adapter_class(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001087{
1088 const struct dmi_system_id *id;
1089 const struct i801_mux_config *mux_config;
1090 unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
1091 int i;
1092
1093 id = dmi_first_match(mux_dmi_table);
1094 if (id) {
Jean Delvare28901f52012-10-28 21:37:01 +01001095 /* Remove branch classes from trunk */
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001096 mux_config = id->driver_data;
1097 for (i = 0; i < mux_config->n_values; i++)
1098 class &= ~mux_config->classes[i];
1099
1100 /* Remember for later */
1101 priv->mux_drvdata = mux_config;
1102 }
1103
1104 return class;
1105}
1106#else
1107static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
1108static inline void i801_del_mux(struct i801_priv *priv) { }
1109
1110static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
1111{
1112 return I2C_CLASS_HWMON | I2C_CLASS_SPD;
1113}
1114#endif
1115
Bill Pemberton0b255e92012-11-27 15:59:38 -05001116static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001118 unsigned char temp;
Jean Delvareadff6872010-05-21 18:40:54 +02001119 int err, i;
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001120 struct i801_priv *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001122 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
1123 if (!priv)
1124 return -ENOMEM;
1125
1126 i2c_set_adapdata(&priv->adapter, priv);
1127 priv->adapter.owner = THIS_MODULE;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001128 priv->adapter.class = i801_get_adapter_class(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001129 priv->adapter.algo = &smbus_algorithm;
1130
1131 priv->pci_dev = dev;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001132 switch (dev->device) {
Jean Delvaree7198fb2011-05-24 20:58:49 +02001133 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
1134 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
1135 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
James Ralstona3fc0ff2013-02-14 09:15:33 +00001136 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
1137 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
1138 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
Jean Delvaree7198fb2011-05-24 20:58:49 +02001139 priv->features |= FEATURE_IDF;
1140 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001141 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001142 priv->features |= FEATURE_I2C_BLOCK_READ;
Jean Delvare6676a842012-12-16 21:11:55 +01001143 priv->features |= FEATURE_IRQ;
Jean Delvare63420642008-01-27 18:14:50 +01001144 /* fall through */
1145 case PCI_DEVICE_ID_INTEL_82801DB_3:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001146 priv->features |= FEATURE_SMBUS_PEC;
1147 priv->features |= FEATURE_BLOCK_BUFFER;
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001148 /* fall through */
1149 case PCI_DEVICE_ID_INTEL_82801CA_3:
1150 case PCI_DEVICE_ID_INTEL_82801BA_2:
1151 case PCI_DEVICE_ID_INTEL_82801AB_3:
1152 case PCI_DEVICE_ID_INTEL_82801AA_3:
Jean Delvare250d1bd2006-12-10 21:21:33 +01001153 break;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001154 }
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001155
Jean Delvareadff6872010-05-21 18:40:54 +02001156 /* Disable features on user request */
1157 for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001158 if (priv->features & disable_features & (1 << i))
Jean Delvareadff6872010-05-21 18:40:54 +02001159 dev_notice(&dev->dev, "%s disabled by user\n",
1160 i801_feature_names[i]);
1161 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001162 priv->features &= ~disable_features;
Jean Delvareadff6872010-05-21 18:40:54 +02001163
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001164 err = pci_enable_device(dev);
1165 if (err) {
1166 dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
1167 err);
1168 goto exit;
1169 }
1170
1171 /* Determine the address of the SMBus area */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001172 priv->smba = pci_resource_start(dev, SMBBAR);
1173 if (!priv->smba) {
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001174 dev_err(&dev->dev, "SMBus base address uninitialized, "
1175 "upgrade BIOS\n");
1176 err = -ENODEV;
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001177 goto exit;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001178 }
1179
Jean Delvare54fb4a052008-07-14 22:38:33 +02001180 err = acpi_check_resource_conflict(&dev->resource[SMBBAR]);
Jean Delvare18669ea2009-10-04 22:53:45 +02001181 if (err) {
1182 err = -ENODEV;
Jean Delvare54fb4a052008-07-14 22:38:33 +02001183 goto exit;
Jean Delvare18669ea2009-10-04 22:53:45 +02001184 }
Jean Delvare54fb4a052008-07-14 22:38:33 +02001185
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001186 err = pci_request_region(dev, SMBBAR, i801_driver.name);
1187 if (err) {
1188 dev_err(&dev->dev, "Failed to request SMBus region "
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001189 "0x%lx-0x%Lx\n", priv->smba,
Andrew Morton598736c2006-06-30 01:56:20 -07001190 (unsigned long long)pci_resource_end(dev, SMBBAR));
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001191 goto exit;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001192 }
1193
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001194 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
1195 priv->original_hstcfg = temp;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001196 temp &= ~SMBHSTCFG_I2C_EN; /* SMBus timing */
1197 if (!(temp & SMBHSTCFG_HST_EN)) {
1198 dev_info(&dev->dev, "Enabling SMBus device\n");
1199 temp |= SMBHSTCFG_HST_EN;
1200 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001201 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001202
Daniel Kurtz636752b2012-07-24 14:13:58 +02001203 if (temp & SMBHSTCFG_SMB_SMI_EN) {
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001204 dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001205 /* Disable SMBus interrupt feature if SMBus using SMI# */
1206 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
Jean Delvarea0921b62008-01-27 18:14:50 +01001209 /* Clear special mode bits */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001210 if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
1211 outb_p(inb_p(SMBAUXCTL(priv)) &
1212 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarea0921b62008-01-27 18:14:50 +01001213
Daniel Kurtz636752b2012-07-24 14:13:58 +02001214 if (priv->features & FEATURE_IRQ) {
1215 init_waitqueue_head(&priv->waitq);
1216
1217 err = request_irq(dev->irq, i801_isr, IRQF_SHARED,
1218 i801_driver.name, priv);
1219 if (err) {
1220 dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
1221 dev->irq, err);
1222 goto exit_release;
1223 }
Jean Delvare29b60852012-07-24 14:13:59 +02001224 dev_info(&dev->dev, "SMBus using PCI Interrupt\n");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001225 }
1226
Robert P. J. Day405ae7d2007-02-17 19:13:42 +01001227 /* set up the sysfs linkage to our parent device */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001228 priv->adapter.dev.parent = &dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Jean Delvare7e2193a2009-12-06 17:06:27 +01001230 /* Retry up to 3 times on lost arbitration */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001231 priv->adapter.retries = 3;
Jean Delvare7e2193a2009-12-06 17:06:27 +01001232
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001233 snprintf(priv->adapter.name, sizeof(priv->adapter.name),
1234 "SMBus I801 adapter at %04lx", priv->smba);
1235 err = i2c_add_adapter(&priv->adapter);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001236 if (err) {
1237 dev_err(&dev->dev, "Failed to add SMBus adapter\n");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001238 goto exit_free_irq;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001239 }
Jean Delvare1561bfe2009-01-07 14:29:17 +01001240
Jean Delvaree7198fb2011-05-24 20:58:49 +02001241 i801_probe_optional_slaves(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001242 /* We ignore errors - multiplexing is optional */
1243 i801_add_mux(priv);
Jean Delvare1561bfe2009-01-07 14:29:17 +01001244
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001245 pci_set_drvdata(dev, priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001246
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001247 return 0;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001248
Daniel Kurtz636752b2012-07-24 14:13:58 +02001249exit_free_irq:
1250 if (priv->features & FEATURE_IRQ)
1251 free_irq(dev->irq, priv);
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001252exit_release:
1253 pci_release_region(dev, SMBBAR);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001254exit:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001255 kfree(priv);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001256 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257}
1258
Bill Pemberton0b255e92012-11-27 15:59:38 -05001259static void i801_remove(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260{
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001261 struct i801_priv *priv = pci_get_drvdata(dev);
1262
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001263 i801_del_mux(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001264 i2c_del_adapter(&priv->adapter);
1265 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001266
1267 if (priv->features & FEATURE_IRQ)
1268 free_irq(dev->irq, priv);
Jean Delvare6dcc19d2006-06-12 21:53:02 +02001269 pci_release_region(dev, SMBBAR);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001270
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001271 kfree(priv);
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001272 /*
1273 * do not call pci_disable_device(dev) since it can cause hard hangs on
1274 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
1275 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276}
1277
Jean Delvarea5aaea32007-03-22 19:49:01 +01001278#ifdef CONFIG_PM
1279static int i801_suspend(struct pci_dev *dev, pm_message_t mesg)
1280{
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001281 struct i801_priv *priv = pci_get_drvdata(dev);
1282
Jean Delvarea5aaea32007-03-22 19:49:01 +01001283 pci_save_state(dev);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001284 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
Jean Delvarea5aaea32007-03-22 19:49:01 +01001285 pci_set_power_state(dev, pci_choose_state(dev, mesg));
1286 return 0;
1287}
1288
1289static int i801_resume(struct pci_dev *dev)
1290{
1291 pci_set_power_state(dev, PCI_D0);
1292 pci_restore_state(dev);
1293 return pci_enable_device(dev);
1294}
1295#else
1296#define i801_suspend NULL
1297#define i801_resume NULL
1298#endif
1299
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300static struct pci_driver i801_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 .name = "i801_smbus",
1302 .id_table = i801_ids,
1303 .probe = i801_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001304 .remove = i801_remove,
Jean Delvarea5aaea32007-03-22 19:49:01 +01001305 .suspend = i801_suspend,
1306 .resume = i801_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307};
1308
1309static int __init i2c_i801_init(void)
1310{
Jean Delvare6aa14642011-05-24 20:58:49 +02001311 if (dmi_name_in_vendors("FUJITSU"))
1312 input_apanel_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 return pci_register_driver(&i801_driver);
1314}
1315
1316static void __exit i2c_i801_exit(void)
1317{
1318 pci_unregister_driver(&i801_driver);
1319}
1320
Jean Delvare7c81c602014-01-29 20:40:08 +01001321MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322MODULE_DESCRIPTION("I801 SMBus driver");
1323MODULE_LICENSE("GPL");
1324
1325module_init(i2c_i801_init);
1326module_exit(i2c_i801_exit);