blob: 72f5475c4b9093d075e608070c4415a4e0ad5afd [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
2 * Copyright(c) 1999 - 2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
22#ifndef _E1000_HW_H_
23#define _E1000_HW_H_
24
Bruce Allanc556d602013-02-05 00:30:59 -080025#include "regs.h"
Bruce Allana9bb6292013-01-12 07:26:22 +000026#include "defines.h"
Auke Kokbc7f75f2007-09-17 12:30:59 -070027
28struct e1000_hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -070029
Auke Kokbc7f75f2007-09-17 12:30:59 -070030#define E1000_DEV_ID_82571EB_COPPER 0x105E
31#define E1000_DEV_ID_82571EB_FIBER 0x105F
32#define E1000_DEV_ID_82571EB_SERDES 0x1060
33#define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
Auke Kok040babf2007-10-31 15:22:05 -070034#define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
Auke Kokbc7f75f2007-09-17 12:30:59 -070035#define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
36#define E1000_DEV_ID_82571EB_QUAD_COPPER_LP 0x10BC
Auke Kok040babf2007-10-31 15:22:05 -070037#define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
38#define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
Auke Kokbc7f75f2007-09-17 12:30:59 -070039#define E1000_DEV_ID_82572EI_COPPER 0x107D
40#define E1000_DEV_ID_82572EI_FIBER 0x107E
41#define E1000_DEV_ID_82572EI_SERDES 0x107F
42#define E1000_DEV_ID_82572EI 0x10B9
43#define E1000_DEV_ID_82573E 0x108B
44#define E1000_DEV_ID_82573E_IAMT 0x108C
45#define E1000_DEV_ID_82573L 0x109A
Bruce Allan4662e822008-08-26 18:37:06 -070046#define E1000_DEV_ID_82574L 0x10D3
Bruce Allanbef28b12009-03-24 23:28:02 -070047#define E1000_DEV_ID_82574LA 0x10F6
Bruce Allana9bb6292013-01-12 07:26:22 +000048#define E1000_DEV_ID_82583V 0x150C
Auke Kokbc7f75f2007-09-17 12:30:59 -070049#define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
50#define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
51#define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
52#define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
Bruce Allan9e135a22009-12-01 15:50:31 +000053#define E1000_DEV_ID_ICH8_82567V_3 0x1501
Auke Kokbc7f75f2007-09-17 12:30:59 -070054#define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
55#define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
56#define E1000_DEV_ID_ICH8_IGP_C 0x104B
57#define E1000_DEV_ID_ICH8_IFE 0x104C
58#define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
59#define E1000_DEV_ID_ICH8_IFE_G 0x10C5
60#define E1000_DEV_ID_ICH8_IGP_M 0x104D
61#define E1000_DEV_ID_ICH9_IGP_AMT 0x10BD
Bruce Allan2f15f9d2008-08-26 18:36:36 -070062#define E1000_DEV_ID_ICH9_BM 0x10E5
Bruce Allan97ac8ca2008-04-29 09:16:05 -070063#define E1000_DEV_ID_ICH9_IGP_M_AMT 0x10F5
64#define E1000_DEV_ID_ICH9_IGP_M 0x10BF
65#define E1000_DEV_ID_ICH9_IGP_M_V 0x10CB
Auke Kokbc7f75f2007-09-17 12:30:59 -070066#define E1000_DEV_ID_ICH9_IGP_C 0x294C
67#define E1000_DEV_ID_ICH9_IFE 0x10C0
68#define E1000_DEV_ID_ICH9_IFE_GT 0x10C3
69#define E1000_DEV_ID_ICH9_IFE_G 0x10C2
Bruce Allan97ac8ca2008-04-29 09:16:05 -070070#define E1000_DEV_ID_ICH10_R_BM_LM 0x10CC
71#define E1000_DEV_ID_ICH10_R_BM_LF 0x10CD
72#define E1000_DEV_ID_ICH10_R_BM_V 0x10CE
Bruce Allanf4187b52008-08-26 18:36:50 -070073#define E1000_DEV_ID_ICH10_D_BM_LM 0x10DE
74#define E1000_DEV_ID_ICH10_D_BM_LF 0x10DF
Bruce Allan10df0b92010-05-10 15:02:52 +000075#define E1000_DEV_ID_ICH10_D_BM_V 0x1525
Bruce Allana4f58f52009-06-02 11:29:18 +000076#define E1000_DEV_ID_PCH_M_HV_LM 0x10EA
77#define E1000_DEV_ID_PCH_M_HV_LC 0x10EB
78#define E1000_DEV_ID_PCH_D_HV_DM 0x10EF
79#define E1000_DEV_ID_PCH_D_HV_DC 0x10F0
Bruce Alland3738bb2010-06-16 13:27:28 +000080#define E1000_DEV_ID_PCH2_LV_LM 0x1502
81#define E1000_DEV_ID_PCH2_LV_V 0x1503
Bruce Allan2fbe4522012-04-19 03:21:47 +000082#define E1000_DEV_ID_PCH_LPT_I217_LM 0x153A
83#define E1000_DEV_ID_PCH_LPT_I217_V 0x153B
Bruce Allan16e310a2012-10-09 01:11:26 +000084#define E1000_DEV_ID_PCH_LPTLP_I218_LM 0x155A
85#define E1000_DEV_ID_PCH_LPTLP_I218_V 0x1559
Bruce Allan91a3d822013-06-29 01:15:16 +000086#define E1000_DEV_ID_PCH_I218_LM2 0x15A0
87#define E1000_DEV_ID_PCH_I218_V2 0x15A1
88#define E1000_DEV_ID_PCH_I218_LM3 0x15A2 /* Wildcat Point PCH */
89#define E1000_DEV_ID_PCH_I218_V3 0x15A3 /* Wildcat Point PCH */
Auke Kokbc7f75f2007-09-17 12:30:59 -070090
Bruce Allana9bb6292013-01-12 07:26:22 +000091#define E1000_REVISION_4 4
Bruce Allan4662e822008-08-26 18:37:06 -070092
Bruce Allana9bb6292013-01-12 07:26:22 +000093#define E1000_FUNC_1 1
Auke Kokbc7f75f2007-09-17 12:30:59 -070094
Bruce Allana9bb6292013-01-12 07:26:22 +000095#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
96#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
Bruce Allan608f8a02010-01-13 02:04:58 +000097
Auke Kokbc7f75f2007-09-17 12:30:59 -070098enum e1000_mac_type {
99 e1000_82571,
100 e1000_82572,
101 e1000_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700102 e1000_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000103 e1000_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700104 e1000_80003es2lan,
105 e1000_ich8lan,
106 e1000_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700107 e1000_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000108 e1000_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000109 e1000_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000110 e1000_pch_lpt,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700111};
112
113enum e1000_media_type {
114 e1000_media_type_unknown = 0,
115 e1000_media_type_copper = 1,
116 e1000_media_type_fiber = 2,
117 e1000_media_type_internal_serdes = 3,
118 e1000_num_media_types
119};
120
121enum e1000_nvm_type {
122 e1000_nvm_unknown = 0,
123 e1000_nvm_none,
124 e1000_nvm_eeprom_spi,
125 e1000_nvm_flash_hw,
126 e1000_nvm_flash_sw
127};
128
129enum e1000_nvm_override {
130 e1000_nvm_override_none = 0,
131 e1000_nvm_override_spi_small,
132 e1000_nvm_override_spi_large
133};
134
135enum e1000_phy_type {
136 e1000_phy_unknown = 0,
137 e1000_phy_none,
138 e1000_phy_m88,
139 e1000_phy_igp,
140 e1000_phy_igp_2,
141 e1000_phy_gg82563,
142 e1000_phy_igp_3,
143 e1000_phy_ife,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700144 e1000_phy_bm,
Bruce Allana4f58f52009-06-02 11:29:18 +0000145 e1000_phy_82578,
146 e1000_phy_82577,
Bruce Alland3738bb2010-06-16 13:27:28 +0000147 e1000_phy_82579,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000148 e1000_phy_i217,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700149};
150
151enum e1000_bus_width {
152 e1000_bus_width_unknown = 0,
153 e1000_bus_width_pcie_x1,
154 e1000_bus_width_pcie_x2,
155 e1000_bus_width_pcie_x4 = 4,
156 e1000_bus_width_32,
157 e1000_bus_width_64,
158 e1000_bus_width_reserved
159};
160
161enum e1000_1000t_rx_status {
162 e1000_1000t_rx_status_not_ok = 0,
163 e1000_1000t_rx_status_ok,
164 e1000_1000t_rx_status_undefined = 0xFF
165};
166
Bruce Allan362e20c2013-02-20 04:05:45 +0000167enum e1000_rev_polarity {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700168 e1000_rev_polarity_normal = 0,
169 e1000_rev_polarity_reversed,
170 e1000_rev_polarity_undefined = 0xFF
171};
172
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800173enum e1000_fc_mode {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700174 e1000_fc_none = 0,
175 e1000_fc_rx_pause,
176 e1000_fc_tx_pause,
177 e1000_fc_full,
178 e1000_fc_default = 0xFF
179};
180
181enum e1000_ms_type {
182 e1000_ms_hw_default = 0,
183 e1000_ms_force_master,
184 e1000_ms_force_slave,
185 e1000_ms_auto
186};
187
188enum e1000_smart_speed {
189 e1000_smart_speed_default = 0,
190 e1000_smart_speed_on,
191 e1000_smart_speed_off
192};
193
dave grahamc9523372009-02-10 12:52:28 +0000194enum e1000_serdes_link_state {
195 e1000_serdes_link_down = 0,
196 e1000_serdes_link_autoneg_progress,
197 e1000_serdes_link_autoneg_complete,
198 e1000_serdes_link_forced_up
199};
200
Auke Kokbc7f75f2007-09-17 12:30:59 -0700201/* Receive Descriptor - Extended */
202union e1000_rx_desc_extended {
203 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000204 __le64 buffer_addr;
205 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700206 } read;
207 struct {
208 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000209 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700210 union {
Al Viroa39fe742007-12-11 19:50:34 +0000211 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700212 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000213 __le16 ip_id; /* IP id */
214 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700215 } csum_ip;
216 } hi_dword;
217 } lower;
218 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000219 __le32 status_error; /* ext status/error */
220 __le16 length;
221 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700222 } upper;
223 } wb; /* writeback */
224};
225
226#define MAX_PS_BUFFERS 4
Wei Yangc96ddb02013-05-25 06:23:45 +0000227
228/* Number of packet split data buffers (not including the header buffer) */
Bruce Allan0cf04592013-08-02 03:33:32 +0000229#define PS_PAGE_BUFFERS (MAX_PS_BUFFERS - 1)
230
Auke Kokbc7f75f2007-09-17 12:30:59 -0700231/* Receive Descriptor - Packet Split */
232union e1000_rx_desc_packet_split {
233 struct {
234 /* one buffer for protocol header(s), three data buffers */
Al Viroa39fe742007-12-11 19:50:34 +0000235 __le64 buffer_addr[MAX_PS_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700236 } read;
237 struct {
238 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000239 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700240 union {
Al Viroa39fe742007-12-11 19:50:34 +0000241 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700242 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000243 __le16 ip_id; /* IP id */
244 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700245 } csum_ip;
246 } hi_dword;
247 } lower;
248 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000249 __le32 status_error; /* ext status/error */
250 __le16 length0; /* length of buffer 0 */
251 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700252 } middle;
253 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000254 __le16 header_status;
Wei Yangc96ddb02013-05-25 06:23:45 +0000255 /* length of buffers 1-3 */
256 __le16 length[PS_PAGE_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700257 } upper;
Al Viroa39fe742007-12-11 19:50:34 +0000258 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700259 } wb; /* writeback */
260};
261
262/* Transmit Descriptor */
263struct e1000_tx_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000264 __le64 buffer_addr; /* Address of the descriptor's data buffer */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700265 union {
Al Viroa39fe742007-12-11 19:50:34 +0000266 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700267 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000268 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700269 u8 cso; /* Checksum offset */
270 u8 cmd; /* Descriptor control */
271 } flags;
272 } lower;
273 union {
Al Viroa39fe742007-12-11 19:50:34 +0000274 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700275 struct {
276 u8 status; /* Descriptor status */
277 u8 css; /* Checksum start */
Al Viroa39fe742007-12-11 19:50:34 +0000278 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700279 } fields;
280 } upper;
281};
282
283/* Offload Context Descriptor */
284struct e1000_context_desc {
285 union {
Al Viroa39fe742007-12-11 19:50:34 +0000286 __le32 ip_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700287 struct {
288 u8 ipcss; /* IP checksum start */
289 u8 ipcso; /* IP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000290 __le16 ipcse; /* IP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700291 } ip_fields;
292 } lower_setup;
293 union {
Al Viroa39fe742007-12-11 19:50:34 +0000294 __le32 tcp_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700295 struct {
296 u8 tucss; /* TCP checksum start */
297 u8 tucso; /* TCP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000298 __le16 tucse; /* TCP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700299 } tcp_fields;
300 } upper_setup;
Al Viroa39fe742007-12-11 19:50:34 +0000301 __le32 cmd_and_length;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700302 union {
Al Viroa39fe742007-12-11 19:50:34 +0000303 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700304 struct {
305 u8 status; /* Descriptor status */
306 u8 hdr_len; /* Header length */
Al Viroa39fe742007-12-11 19:50:34 +0000307 __le16 mss; /* Maximum segment size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700308 } fields;
309 } tcp_seg_setup;
310};
311
312/* Offload data descriptor */
313struct e1000_data_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000314 __le64 buffer_addr; /* Address of the descriptor's buffer address */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700315 union {
Al Viroa39fe742007-12-11 19:50:34 +0000316 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700317 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000318 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700319 u8 typ_len_ext;
320 u8 cmd;
321 } flags;
322 } lower;
323 union {
Al Viroa39fe742007-12-11 19:50:34 +0000324 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700325 struct {
326 u8 status; /* Descriptor status */
327 u8 popts; /* Packet Options */
Bruce Allana9bb6292013-01-12 07:26:22 +0000328 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700329 } fields;
330 } upper;
331};
332
333/* Statistics counters collected by the MAC */
334struct e1000_hw_stats {
335 u64 crcerrs;
336 u64 algnerrc;
337 u64 symerrs;
338 u64 rxerrc;
339 u64 mpc;
340 u64 scc;
341 u64 ecol;
342 u64 mcc;
343 u64 latecol;
344 u64 colc;
345 u64 dc;
346 u64 tncrs;
347 u64 sec;
348 u64 cexterr;
349 u64 rlec;
350 u64 xonrxc;
351 u64 xontxc;
352 u64 xoffrxc;
353 u64 xofftxc;
354 u64 fcruc;
355 u64 prc64;
356 u64 prc127;
357 u64 prc255;
358 u64 prc511;
359 u64 prc1023;
360 u64 prc1522;
361 u64 gprc;
362 u64 bprc;
363 u64 mprc;
364 u64 gptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700365 u64 gorc;
366 u64 gotc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700367 u64 rnbc;
368 u64 ruc;
369 u64 rfc;
370 u64 roc;
371 u64 rjc;
372 u64 mgprc;
373 u64 mgpdc;
374 u64 mgptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700375 u64 tor;
376 u64 tot;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700377 u64 tpr;
378 u64 tpt;
379 u64 ptc64;
380 u64 ptc127;
381 u64 ptc255;
382 u64 ptc511;
383 u64 ptc1023;
384 u64 ptc1522;
385 u64 mptc;
386 u64 bptc;
387 u64 tsctc;
388 u64 tsctfc;
389 u64 iac;
390 u64 icrxptc;
391 u64 icrxatc;
392 u64 ictxptc;
393 u64 ictxatc;
394 u64 ictxqec;
395 u64 ictxqmtc;
396 u64 icrxdmtc;
397 u64 icrxoc;
398};
399
400struct e1000_phy_stats {
401 u32 idle_errors;
402 u32 receive_errors;
403};
404
405struct e1000_host_mng_dhcp_cookie {
406 u32 signature;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000407 u8 status;
408 u8 reserved0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700409 u16 vlan_id;
410 u32 reserved1;
411 u16 reserved2;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000412 u8 reserved3;
413 u8 checksum;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700414};
415
416/* Host Interface "Rev 1" */
417struct e1000_host_command_header {
418 u8 command_id;
419 u8 command_length;
420 u8 command_options;
421 u8 checksum;
422};
423
Bruce Allana9bb6292013-01-12 07:26:22 +0000424#define E1000_HI_MAX_DATA_LENGTH 252
Auke Kokbc7f75f2007-09-17 12:30:59 -0700425struct e1000_host_command_info {
426 struct e1000_host_command_header command_header;
427 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
428};
429
430/* Host Interface "Rev 2" */
431struct e1000_host_mng_command_header {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000432 u8 command_id;
433 u8 checksum;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700434 u16 reserved1;
435 u16 reserved2;
436 u16 command_length;
437};
438
Bruce Allana9bb6292013-01-12 07:26:22 +0000439#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
Auke Kokbc7f75f2007-09-17 12:30:59 -0700440struct e1000_host_mng_command_info {
441 struct e1000_host_mng_command_header command_header;
442 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
443};
444
Bruce Allanbdfe2da2013-01-22 08:44:19 +0000445#include "mac.h"
Bruce Allan93b9f8b2013-01-22 08:44:25 +0000446#include "phy.h"
Bruce Alland2263112013-01-22 08:44:30 +0000447#include "nvm.h"
Bruce Allan948f97a2013-01-22 08:44:35 +0000448#include "manage.h"
Bruce Allanbdfe2da2013-01-22 08:44:19 +0000449
Bruce Allana9bb6292013-01-12 07:26:22 +0000450/* Function pointers for the MAC. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700451struct e1000_mac_operations {
Bruce Allana4f58f52009-06-02 11:29:18 +0000452 s32 (*id_led_init)(struct e1000_hw *);
Bruce Allandbf80dc2011-04-16 00:34:40 +0000453 s32 (*blink_led)(struct e1000_hw *);
Bruce Allan4662e822008-08-26 18:37:06 -0700454 bool (*check_mng_mode)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700455 s32 (*check_for_link)(struct e1000_hw *);
456 s32 (*cleanup_led)(struct e1000_hw *);
457 void (*clear_hw_cntrs)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000458 void (*clear_vfta)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700459 s32 (*get_bus_info)(struct e1000_hw *);
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000460 void (*set_lan_id)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700461 s32 (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *);
462 s32 (*led_on)(struct e1000_hw *);
463 s32 (*led_off)(struct e1000_hw *);
Bruce Allanab8932f2010-01-13 02:05:38 +0000464 void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700465 s32 (*reset_hw)(struct e1000_hw *);
466 s32 (*init_hw)(struct e1000_hw *);
467 s32 (*setup_link)(struct e1000_hw *);
468 s32 (*setup_physical_interface)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000469 s32 (*setup_led)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000470 void (*write_vfta)(struct e1000_hw *, u32, u32);
Bruce Allan57cde762012-02-22 09:02:58 +0000471 void (*config_collision_dist)(struct e1000_hw *);
David Ertmanb3e5bf12014-05-06 03:50:17 +0000472 int (*rar_set)(struct e1000_hw *, u8 *, u32);
Bruce Allan608f8a02010-01-13 02:04:58 +0000473 s32 (*read_mac_addr)(struct e1000_hw *);
David Ertmanb3e5bf12014-05-06 03:50:17 +0000474 u32 (*rar_get_count)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700475};
476
Bruce Allane921eb12012-11-28 09:28:37 +0000477/* When to use various PHY register access functions:
Bruce Allan2b6b1682011-05-13 07:20:09 +0000478 *
479 * Func Caller
480 * Function Does Does When to use
481 * ~~~~~~~~~~~~ ~~~~~ ~~~~~~ ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
482 * X_reg L,P,A n/a for simple PHY reg accesses
483 * X_reg_locked P,A L for multiple accesses of different regs
484 * on different pages
485 * X_reg_page A L,P for multiple accesses of different regs
486 * on the same page
487 *
488 * Where X=[read|write], L=locking, P=sets page, A=register access
489 *
490 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700491struct e1000_phy_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000492 s32 (*acquire)(struct e1000_hw *);
493 s32 (*cfg_on_link_up)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000494 s32 (*check_polarity)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700495 s32 (*check_reset_block)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000496 s32 (*commit)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700497 s32 (*force_speed_duplex)(struct e1000_hw *);
498 s32 (*get_cfg_done)(struct e1000_hw *hw);
499 s32 (*get_cable_length)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000500 s32 (*get_info)(struct e1000_hw *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000501 s32 (*set_page)(struct e1000_hw *, u16);
Bruce Allan94d81862009-11-20 23:25:26 +0000502 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
503 s32 (*read_reg_locked)(struct e1000_hw *, u32, u16 *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000504 s32 (*read_reg_page)(struct e1000_hw *, u32, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000505 void (*release)(struct e1000_hw *);
506 s32 (*reset)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700507 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
508 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
Bruce Allan94d81862009-11-20 23:25:26 +0000509 s32 (*write_reg)(struct e1000_hw *, u32, u16);
510 s32 (*write_reg_locked)(struct e1000_hw *, u32, u16);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000511 s32 (*write_reg_page)(struct e1000_hw *, u32, u16);
Bruce Allan17f208d2009-12-01 15:47:22 +0000512 void (*power_up)(struct e1000_hw *);
513 void (*power_down)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700514};
515
516/* Function pointers for the NVM. */
517struct e1000_nvm_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000518 s32 (*acquire)(struct e1000_hw *);
519 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
520 void (*release)(struct e1000_hw *);
Bruce Allane85e3632012-02-22 09:03:14 +0000521 void (*reload)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000522 s32 (*update)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700523 s32 (*valid_led_default)(struct e1000_hw *, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000524 s32 (*validate)(struct e1000_hw *);
525 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700526};
527
528struct e1000_mac_info {
529 struct e1000_mac_operations ops;
Bruce Alland8d5f8a2011-02-25 07:09:37 +0000530 u8 addr[ETH_ALEN];
531 u8 perm_addr[ETH_ALEN];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700532
533 enum e1000_mac_type type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700534
535 u32 collision_delta;
536 u32 ledctl_default;
537 u32 ledctl_mode1;
538 u32 ledctl_mode2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700539 u32 mc_filter_type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700540 u32 tx_packet_delta;
541 u32 txcw;
542
543 u16 current_ifs_val;
544 u16 ifs_max_val;
545 u16 ifs_min_val;
546 u16 ifs_ratio;
547 u16 ifs_step_size;
548 u16 mta_reg_count;
Bruce Allanab8932f2010-01-13 02:05:38 +0000549
550 /* Maximum size of the MTA register table in all supported adapters */
Bruce Allanf0ff4392013-02-20 04:05:39 +0000551#define MAX_MTA_REG 128
Bruce Allanab8932f2010-01-13 02:05:38 +0000552 u32 mta_shadow[MAX_MTA_REG];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700553 u16 rar_entry_count;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700554
Bruce Allane80bd1d2013-05-01 01:19:46 +0000555 u8 forced_speed_duplex;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700556
Bruce Allanf464ba82010-01-07 16:31:35 +0000557 bool adaptive_ifs;
Bruce Allana65a4a02010-05-10 15:01:51 +0000558 bool has_fwsm;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700559 bool arc_subsystem_valid;
560 bool autoneg;
561 bool autoneg_failed;
562 bool get_link_status;
563 bool in_ifs_mode;
564 bool serdes_has_link;
565 bool tx_pkt_filtering;
dave grahamc9523372009-02-10 12:52:28 +0000566 enum e1000_serdes_link_state serdes_link_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700567};
568
569struct e1000_phy_info {
570 struct e1000_phy_operations ops;
571
572 enum e1000_phy_type type;
573
574 enum e1000_1000t_rx_status local_rx;
575 enum e1000_1000t_rx_status remote_rx;
576 enum e1000_ms_type ms_type;
577 enum e1000_ms_type original_ms_type;
578 enum e1000_rev_polarity cable_polarity;
579 enum e1000_smart_speed smart_speed;
580
581 u32 addr;
582 u32 id;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000583 u32 reset_delay_us; /* in usec */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700584 u32 revision;
585
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700586 enum e1000_media_type media_type;
587
Auke Kokbc7f75f2007-09-17 12:30:59 -0700588 u16 autoneg_advertised;
589 u16 autoneg_mask;
590 u16 cable_length;
591 u16 max_cable_length;
592 u16 min_cable_length;
593
594 u8 mdix;
595
596 bool disable_polarity_correction;
597 bool is_mdix;
598 bool polarity_correction;
599 bool speed_downgraded;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700600 bool autoneg_wait_to_complete;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700601};
602
603struct e1000_nvm_info {
604 struct e1000_nvm_operations ops;
605
606 enum e1000_nvm_type type;
607 enum e1000_nvm_override override;
608
609 u32 flash_bank_size;
610 u32 flash_base_addr;
611
612 u16 word_size;
613 u16 delay_usec;
614 u16 address_bits;
615 u16 opcode_bits;
616 u16 page_size;
617};
618
619struct e1000_bus_info {
620 enum e1000_bus_width width;
621
622 u16 func;
623};
624
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700625struct e1000_fc_info {
626 u32 high_water; /* Flow control high-water mark */
627 u32 low_water; /* Flow control low-water mark */
628 u16 pause_time; /* Flow control pause timer */
Bruce Allana3055952010-05-10 15:02:12 +0000629 u16 refresh_time; /* Flow control refresh timer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700630 bool send_xon; /* Flow control send XON */
631 bool strict_ieee; /* Strict IEEE mode */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800632 enum e1000_fc_mode current_mode; /* FC mode in effect */
633 enum e1000_fc_mode requested_mode; /* FC mode requested by caller */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700634};
635
Auke Kokbc7f75f2007-09-17 12:30:59 -0700636struct e1000_dev_spec_82571 {
637 bool laa_is_present;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000638 u32 smb_counter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700639};
640
Bruce Allan3421eec2009-12-08 07:28:20 +0000641struct e1000_dev_spec_80003es2lan {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000642 bool mdic_wa_enable;
Bruce Allan3421eec2009-12-08 07:28:20 +0000643};
644
Auke Kokbc7f75f2007-09-17 12:30:59 -0700645struct e1000_shadow_ram {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000646 u16 value;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700647 bool modified;
648};
649
650#define E1000_ICH8_SHADOW_RAM_WORDS 2048
651
David Ertman74f350e2014-02-22 03:15:17 +0000652/* I218 PHY Ultra Low Power (ULP) states */
653enum e1000_ulp_state {
654 e1000_ulp_state_unknown,
655 e1000_ulp_state_off,
656 e1000_ulp_state_on,
657};
658
Auke Kokbc7f75f2007-09-17 12:30:59 -0700659struct e1000_dev_spec_ich8lan {
660 bool kmrn_lock_loss_workaround_enabled;
661 struct e1000_shadow_ram shadow_ram[E1000_ICH8_SHADOW_RAM_WORDS];
Bruce Allan1d5846b2009-10-29 13:46:05 +0000662 bool nvm_k1_enabled;
Bruce Allane52997f2010-06-16 13:27:49 +0000663 bool eee_disable;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000664 u16 eee_lp_ability;
David Ertman74f350e2014-02-22 03:15:17 +0000665 enum e1000_ulp_state ulp_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700666};
667
668struct e1000_hw {
669 struct e1000_adapter *adapter;
670
Bruce Allanc5083cf2011-12-16 00:45:40 +0000671 void __iomem *hw_addr;
672 void __iomem *flash_address;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700673
Bruce Allane80bd1d2013-05-01 01:19:46 +0000674 struct e1000_mac_info mac;
675 struct e1000_fc_info fc;
676 struct e1000_phy_info phy;
677 struct e1000_nvm_info nvm;
678 struct e1000_bus_info bus;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700679 struct e1000_host_mng_dhcp_cookie mng_cookie;
680
681 union {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000682 struct e1000_dev_spec_82571 e82571;
Bruce Allan3421eec2009-12-08 07:28:20 +0000683 struct e1000_dev_spec_80003es2lan e80003es2lan;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000684 struct e1000_dev_spec_ich8lan ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700685 } dev_spec;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700686};
687
Bruce Allanf25701d2013-01-22 08:44:04 +0000688#include "82571.h"
Bruce Allan21b5a6f2013-01-22 08:44:09 +0000689#include "80003es2lan.h"
Bruce Allan1b41db32013-01-22 08:44:14 +0000690#include "ich8lan.h"
Bruce Allanf25701d2013-01-22 08:44:04 +0000691
Auke Kokbc7f75f2007-09-17 12:30:59 -0700692#endif