blob: 9e0aa3c7b4d1df4d4a35cc6f18c8c0f078425b12 [file] [log] [blame]
Jassi Brar230d42d2009-11-30 07:39:42 +00001/* linux/drivers/spi/spi_s3c64xx.c
2 *
3 * Copyright (C) 2009 Samsung Electronics Ltd.
4 * Jaswinder Singh <jassi.brar@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#include <linux/init.h>
22#include <linux/module.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/clk.h>
26#include <linux/dma-mapping.h>
27#include <linux/platform_device.h>
28#include <linux/spi/spi.h>
29
30#include <mach/dma.h>
Jassi Brare6b873c2010-01-20 13:49:45 -070031#include <plat/s3c64xx-spi.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000032
33/* Registers and bit-fields */
34
35#define S3C64XX_SPI_CH_CFG 0x00
36#define S3C64XX_SPI_CLK_CFG 0x04
37#define S3C64XX_SPI_MODE_CFG 0x08
38#define S3C64XX_SPI_SLAVE_SEL 0x0C
39#define S3C64XX_SPI_INT_EN 0x10
40#define S3C64XX_SPI_STATUS 0x14
41#define S3C64XX_SPI_TX_DATA 0x18
42#define S3C64XX_SPI_RX_DATA 0x1C
43#define S3C64XX_SPI_PACKET_CNT 0x20
44#define S3C64XX_SPI_PENDING_CLR 0x24
45#define S3C64XX_SPI_SWAP_CFG 0x28
46#define S3C64XX_SPI_FB_CLK 0x2C
47
48#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
49#define S3C64XX_SPI_CH_SW_RST (1<<5)
50#define S3C64XX_SPI_CH_SLAVE (1<<4)
51#define S3C64XX_SPI_CPOL_L (1<<3)
52#define S3C64XX_SPI_CPHA_B (1<<2)
53#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
54#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
55
56#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
57#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
58#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
59#define S3C64XX_SPI_PSR_MASK 0xff
60
61#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
62#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
63#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
64#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
65#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
66#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
67#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
68#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
69#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
70#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
71#define S3C64XX_SPI_MODE_4BURST (1<<0)
72
73#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
74#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
75
76#define S3C64XX_SPI_ACT(c) writel(0, (c)->regs + S3C64XX_SPI_SLAVE_SEL)
77
78#define S3C64XX_SPI_DEACT(c) writel(S3C64XX_SPI_SLAVE_SIG_INACT, \
79 (c)->regs + S3C64XX_SPI_SLAVE_SEL)
80
81#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
82#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
83#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
84#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
85#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
86#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
87#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
88
89#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
90#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
91#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
92#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
93#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
94#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
95
96#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
97
98#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
99#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
100#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
101#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
102#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
103
104#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
105#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
106#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
107#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
108#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
109#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
110#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
111#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
112
113#define S3C64XX_SPI_FBCLK_MSK (3<<0)
114
115#define S3C64XX_SPI_ST_TRLCNTZ(v, i) ((((v) >> (i)->rx_lvl_offset) & \
116 (((i)->fifo_lvl_mask + 1))) \
117 ? 1 : 0)
118
119#define S3C64XX_SPI_ST_TX_DONE(v, i) ((((v) >> (i)->rx_lvl_offset) & \
120 (((i)->fifo_lvl_mask + 1) << 1)) \
121 ? 1 : 0)
122#define TX_FIFO_LVL(v, i) (((v) >> 6) & (i)->fifo_lvl_mask)
123#define RX_FIFO_LVL(v, i) (((v) >> (i)->rx_lvl_offset) & (i)->fifo_lvl_mask)
124
125#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
126#define S3C64XX_SPI_TRAILCNT_OFF 19
127
128#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
129
130#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
131
132#define SUSPND (1<<0)
133#define SPIBUSY (1<<1)
134#define RXBUSY (1<<2)
135#define TXBUSY (1<<3)
136
137/**
138 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
139 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700140 * @src_clk: Pointer to the clock used to generate SPI signals.
Jassi Brar230d42d2009-11-30 07:39:42 +0000141 * @master: Pointer to the SPI Protocol master.
142 * @workqueue: Work queue for the SPI xfer requests.
143 * @cntrlr_info: Platform specific data for the controller this driver manages.
144 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
145 * @work: Work
146 * @queue: To log SPI xfer requests.
147 * @lock: Controller specific lock.
148 * @state: Set of FLAGS to indicate status.
149 * @rx_dmach: Controller's DMA channel for Rx.
150 * @tx_dmach: Controller's DMA channel for Tx.
151 * @sfr_start: BUS address of SPI controller regs.
152 * @regs: Pointer to ioremap'ed controller registers.
153 * @xfer_completion: To indicate completion of xfer task.
154 * @cur_mode: Stores the active configuration of the controller.
155 * @cur_bpw: Stores the active bits per word settings.
156 * @cur_speed: Stores the active xfer clock speed.
157 */
158struct s3c64xx_spi_driver_data {
159 void __iomem *regs;
160 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700161 struct clk *src_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000162 struct platform_device *pdev;
163 struct spi_master *master;
164 struct workqueue_struct *workqueue;
Jassi Brarad7de722010-01-20 13:49:44 -0700165 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000166 struct spi_device *tgl_spi;
167 struct work_struct work;
168 struct list_head queue;
169 spinlock_t lock;
170 enum dma_ch rx_dmach;
171 enum dma_ch tx_dmach;
172 unsigned long sfr_start;
173 struct completion xfer_completion;
174 unsigned state;
175 unsigned cur_mode, cur_bpw;
176 unsigned cur_speed;
177};
178
179static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
180 .name = "samsung-spi-dma",
181};
182
183static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
184{
Jassi Brarad7de722010-01-20 13:49:44 -0700185 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000186 void __iomem *regs = sdd->regs;
187 unsigned long loops;
188 u32 val;
189
190 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
191
192 val = readl(regs + S3C64XX_SPI_CH_CFG);
193 val |= S3C64XX_SPI_CH_SW_RST;
194 val &= ~S3C64XX_SPI_CH_HS_EN;
195 writel(val, regs + S3C64XX_SPI_CH_CFG);
196
197 /* Flush TxFIFO*/
198 loops = msecs_to_loops(1);
199 do {
200 val = readl(regs + S3C64XX_SPI_STATUS);
201 } while (TX_FIFO_LVL(val, sci) && loops--);
202
Mark Brownbe7852a2010-08-23 17:40:56 +0100203 if (loops == 0)
204 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
205
Jassi Brar230d42d2009-11-30 07:39:42 +0000206 /* Flush RxFIFO*/
207 loops = msecs_to_loops(1);
208 do {
209 val = readl(regs + S3C64XX_SPI_STATUS);
210 if (RX_FIFO_LVL(val, sci))
211 readl(regs + S3C64XX_SPI_RX_DATA);
212 else
213 break;
214 } while (loops--);
215
Mark Brownbe7852a2010-08-23 17:40:56 +0100216 if (loops == 0)
217 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
218
Jassi Brar230d42d2009-11-30 07:39:42 +0000219 val = readl(regs + S3C64XX_SPI_CH_CFG);
220 val &= ~S3C64XX_SPI_CH_SW_RST;
221 writel(val, regs + S3C64XX_SPI_CH_CFG);
222
223 val = readl(regs + S3C64XX_SPI_MODE_CFG);
224 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
225 writel(val, regs + S3C64XX_SPI_MODE_CFG);
226
227 val = readl(regs + S3C64XX_SPI_CH_CFG);
228 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
229 writel(val, regs + S3C64XX_SPI_CH_CFG);
230}
231
232static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
233 struct spi_device *spi,
234 struct spi_transfer *xfer, int dma_mode)
235{
Jassi Brarad7de722010-01-20 13:49:44 -0700236 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000237 void __iomem *regs = sdd->regs;
238 u32 modecfg, chcfg;
239
240 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
241 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
242
243 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
244 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
245
246 if (dma_mode) {
247 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
248 } else {
249 /* Always shift in data in FIFO, even if xfer is Tx only,
250 * this helps setting PCKT_CNT value for generating clocks
251 * as exactly needed.
252 */
253 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
254 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
255 | S3C64XX_SPI_PACKET_CNT_EN,
256 regs + S3C64XX_SPI_PACKET_CNT);
257 }
258
259 if (xfer->tx_buf != NULL) {
260 sdd->state |= TXBUSY;
261 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
262 if (dma_mode) {
263 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
264 s3c2410_dma_config(sdd->tx_dmach, 1);
265 s3c2410_dma_enqueue(sdd->tx_dmach, (void *)sdd,
266 xfer->tx_dma, xfer->len);
267 s3c2410_dma_ctrl(sdd->tx_dmach, S3C2410_DMAOP_START);
268 } else {
269 unsigned char *buf = (unsigned char *) xfer->tx_buf;
270 int i = 0;
271 while (i < xfer->len)
272 writeb(buf[i++], regs + S3C64XX_SPI_TX_DATA);
273 }
274 }
275
276 if (xfer->rx_buf != NULL) {
277 sdd->state |= RXBUSY;
278
279 if (sci->high_speed && sdd->cur_speed >= 30000000UL
280 && !(sdd->cur_mode & SPI_CPHA))
281 chcfg |= S3C64XX_SPI_CH_HS_EN;
282
283 if (dma_mode) {
284 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
285 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
286 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
287 | S3C64XX_SPI_PACKET_CNT_EN,
288 regs + S3C64XX_SPI_PACKET_CNT);
289 s3c2410_dma_config(sdd->rx_dmach, 1);
290 s3c2410_dma_enqueue(sdd->rx_dmach, (void *)sdd,
291 xfer->rx_dma, xfer->len);
292 s3c2410_dma_ctrl(sdd->rx_dmach, S3C2410_DMAOP_START);
293 }
294 }
295
296 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
297 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
298}
299
300static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
301 struct spi_device *spi)
302{
303 struct s3c64xx_spi_csinfo *cs;
304
305 if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
306 if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
307 /* Deselect the last toggled device */
308 cs = sdd->tgl_spi->controller_data;
Jassi Brarfa0fcde2010-01-20 13:49:45 -0700309 cs->set_level(cs->line,
310 spi->mode & SPI_CS_HIGH ? 0 : 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000311 }
312 sdd->tgl_spi = NULL;
313 }
314
315 cs = spi->controller_data;
Jassi Brarfa0fcde2010-01-20 13:49:45 -0700316 cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
Jassi Brar230d42d2009-11-30 07:39:42 +0000317}
318
319static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
320 struct spi_transfer *xfer, int dma_mode)
321{
Jassi Brarad7de722010-01-20 13:49:44 -0700322 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000323 void __iomem *regs = sdd->regs;
324 unsigned long val;
325 int ms;
326
327 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
328 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100329 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000330
331 if (dma_mode) {
332 val = msecs_to_jiffies(ms) + 10;
333 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
334 } else {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900335 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000336 val = msecs_to_loops(ms);
337 do {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900338 status = readl(regs + S3C64XX_SPI_STATUS);
339 } while (RX_FIFO_LVL(status, sci) < xfer->len && --val);
Jassi Brar230d42d2009-11-30 07:39:42 +0000340 }
341
342 if (!val)
343 return -EIO;
344
345 if (dma_mode) {
346 u32 status;
347
348 /*
349 * DmaTx returns after simply writing data in the FIFO,
350 * w/o waiting for real transmission on the bus to finish.
351 * DmaRx returns only after Dma read data from FIFO which
352 * needs bus transmission to finish, so we don't worry if
353 * Xfer involved Rx(with or without Tx).
354 */
355 if (xfer->rx_buf == NULL) {
356 val = msecs_to_loops(10);
357 status = readl(regs + S3C64XX_SPI_STATUS);
358 while ((TX_FIFO_LVL(status, sci)
359 || !S3C64XX_SPI_ST_TX_DONE(status, sci))
360 && --val) {
361 cpu_relax();
362 status = readl(regs + S3C64XX_SPI_STATUS);
363 }
364
365 if (!val)
366 return -EIO;
367 }
368 } else {
369 unsigned char *buf;
370 int i;
371
372 /* If it was only Tx */
373 if (xfer->rx_buf == NULL) {
374 sdd->state &= ~TXBUSY;
375 return 0;
376 }
377
378 i = 0;
379 buf = xfer->rx_buf;
380 while (i < xfer->len)
381 buf[i++] = readb(regs + S3C64XX_SPI_RX_DATA);
382
383 sdd->state &= ~RXBUSY;
384 }
385
386 return 0;
387}
388
389static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
390 struct spi_device *spi)
391{
392 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
393
394 if (sdd->tgl_spi == spi)
395 sdd->tgl_spi = NULL;
396
Jassi Brarfa0fcde2010-01-20 13:49:45 -0700397 cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000398}
399
400static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
401{
Jassi Brarb42a81c2010-09-29 17:31:33 +0900402 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000403 void __iomem *regs = sdd->regs;
404 u32 val;
405
406 /* Disable Clock */
Jassi Brarb42a81c2010-09-29 17:31:33 +0900407 if (sci->clk_from_cmu) {
408 clk_disable(sdd->src_clk);
409 } else {
410 val = readl(regs + S3C64XX_SPI_CLK_CFG);
411 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
412 writel(val, regs + S3C64XX_SPI_CLK_CFG);
413 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000414
415 /* Set Polarity and Phase */
416 val = readl(regs + S3C64XX_SPI_CH_CFG);
417 val &= ~(S3C64XX_SPI_CH_SLAVE |
418 S3C64XX_SPI_CPOL_L |
419 S3C64XX_SPI_CPHA_B);
420
421 if (sdd->cur_mode & SPI_CPOL)
422 val |= S3C64XX_SPI_CPOL_L;
423
424 if (sdd->cur_mode & SPI_CPHA)
425 val |= S3C64XX_SPI_CPHA_B;
426
427 writel(val, regs + S3C64XX_SPI_CH_CFG);
428
429 /* Set Channel & DMA Mode */
430 val = readl(regs + S3C64XX_SPI_MODE_CFG);
431 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
432 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
433
434 switch (sdd->cur_bpw) {
435 case 32:
436 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
437 break;
438 case 16:
439 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
440 break;
441 default:
442 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
443 break;
444 }
445 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE; /* Always 8bits wide */
446
447 writel(val, regs + S3C64XX_SPI_MODE_CFG);
448
Jassi Brarb42a81c2010-09-29 17:31:33 +0900449 if (sci->clk_from_cmu) {
450 /* Configure Clock */
451 /* There is half-multiplier before the SPI */
452 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
453 /* Enable Clock */
454 clk_enable(sdd->src_clk);
455 } else {
456 /* Configure Clock */
457 val = readl(regs + S3C64XX_SPI_CLK_CFG);
458 val &= ~S3C64XX_SPI_PSR_MASK;
459 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
460 & S3C64XX_SPI_PSR_MASK);
461 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000462
Jassi Brarb42a81c2010-09-29 17:31:33 +0900463 /* Enable Clock */
464 val = readl(regs + S3C64XX_SPI_CLK_CFG);
465 val |= S3C64XX_SPI_ENCLK_ENABLE;
466 writel(val, regs + S3C64XX_SPI_CLK_CFG);
467 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000468}
469
Mark Brown8944f4f2010-09-01 08:55:23 -0600470static void s3c64xx_spi_dma_rxcb(struct s3c2410_dma_chan *chan, void *buf_id,
471 int size, enum s3c2410_dma_buffresult res)
Jassi Brar230d42d2009-11-30 07:39:42 +0000472{
473 struct s3c64xx_spi_driver_data *sdd = buf_id;
474 unsigned long flags;
475
476 spin_lock_irqsave(&sdd->lock, flags);
477
478 if (res == S3C2410_RES_OK)
479 sdd->state &= ~RXBUSY;
480 else
481 dev_err(&sdd->pdev->dev, "DmaAbrtRx-%d\n", size);
482
483 /* If the other done */
484 if (!(sdd->state & TXBUSY))
485 complete(&sdd->xfer_completion);
486
487 spin_unlock_irqrestore(&sdd->lock, flags);
488}
489
Mark Brown8944f4f2010-09-01 08:55:23 -0600490static void s3c64xx_spi_dma_txcb(struct s3c2410_dma_chan *chan, void *buf_id,
491 int size, enum s3c2410_dma_buffresult res)
Jassi Brar230d42d2009-11-30 07:39:42 +0000492{
493 struct s3c64xx_spi_driver_data *sdd = buf_id;
494 unsigned long flags;
495
496 spin_lock_irqsave(&sdd->lock, flags);
497
498 if (res == S3C2410_RES_OK)
499 sdd->state &= ~TXBUSY;
500 else
501 dev_err(&sdd->pdev->dev, "DmaAbrtTx-%d \n", size);
502
503 /* If the other done */
504 if (!(sdd->state & RXBUSY))
505 complete(&sdd->xfer_completion);
506
507 spin_unlock_irqrestore(&sdd->lock, flags);
508}
509
510#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
511
512static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
513 struct spi_message *msg)
514{
Jassi Brare02ddd42010-09-29 17:31:31 +0900515 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000516 struct device *dev = &sdd->pdev->dev;
517 struct spi_transfer *xfer;
518
519 if (msg->is_dma_mapped)
520 return 0;
521
522 /* First mark all xfer unmapped */
523 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
524 xfer->rx_dma = XFER_DMAADDR_INVALID;
525 xfer->tx_dma = XFER_DMAADDR_INVALID;
526 }
527
528 /* Map until end or first fail */
529 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
530
Jassi Brare02ddd42010-09-29 17:31:31 +0900531 if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
532 continue;
533
Jassi Brar230d42d2009-11-30 07:39:42 +0000534 if (xfer->tx_buf != NULL) {
Jassi Brar251ee472010-09-03 10:36:26 +0900535 xfer->tx_dma = dma_map_single(dev,
536 (void *)xfer->tx_buf, xfer->len,
537 DMA_TO_DEVICE);
Jassi Brar230d42d2009-11-30 07:39:42 +0000538 if (dma_mapping_error(dev, xfer->tx_dma)) {
539 dev_err(dev, "dma_map_single Tx failed\n");
540 xfer->tx_dma = XFER_DMAADDR_INVALID;
541 return -ENOMEM;
542 }
543 }
544
545 if (xfer->rx_buf != NULL) {
546 xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
547 xfer->len, DMA_FROM_DEVICE);
548 if (dma_mapping_error(dev, xfer->rx_dma)) {
549 dev_err(dev, "dma_map_single Rx failed\n");
550 dma_unmap_single(dev, xfer->tx_dma,
551 xfer->len, DMA_TO_DEVICE);
552 xfer->tx_dma = XFER_DMAADDR_INVALID;
553 xfer->rx_dma = XFER_DMAADDR_INVALID;
554 return -ENOMEM;
555 }
556 }
557 }
558
559 return 0;
560}
561
562static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
563 struct spi_message *msg)
564{
Jassi Brare02ddd42010-09-29 17:31:31 +0900565 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000566 struct device *dev = &sdd->pdev->dev;
567 struct spi_transfer *xfer;
568
569 if (msg->is_dma_mapped)
570 return;
571
572 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
573
Jassi Brare02ddd42010-09-29 17:31:31 +0900574 if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
575 continue;
576
Jassi Brar230d42d2009-11-30 07:39:42 +0000577 if (xfer->rx_buf != NULL
578 && xfer->rx_dma != XFER_DMAADDR_INVALID)
579 dma_unmap_single(dev, xfer->rx_dma,
580 xfer->len, DMA_FROM_DEVICE);
581
582 if (xfer->tx_buf != NULL
583 && xfer->tx_dma != XFER_DMAADDR_INVALID)
584 dma_unmap_single(dev, xfer->tx_dma,
585 xfer->len, DMA_TO_DEVICE);
586 }
587}
588
589static void handle_msg(struct s3c64xx_spi_driver_data *sdd,
590 struct spi_message *msg)
591{
Jassi Brarad7de722010-01-20 13:49:44 -0700592 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000593 struct spi_device *spi = msg->spi;
594 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
595 struct spi_transfer *xfer;
596 int status = 0, cs_toggle = 0;
597 u32 speed;
598 u8 bpw;
599
600 /* If Master's(controller) state differs from that needed by Slave */
601 if (sdd->cur_speed != spi->max_speed_hz
602 || sdd->cur_mode != spi->mode
603 || sdd->cur_bpw != spi->bits_per_word) {
604 sdd->cur_bpw = spi->bits_per_word;
605 sdd->cur_speed = spi->max_speed_hz;
606 sdd->cur_mode = spi->mode;
607 s3c64xx_spi_config(sdd);
608 }
609
610 /* Map all the transfers if needed */
611 if (s3c64xx_spi_map_mssg(sdd, msg)) {
612 dev_err(&spi->dev,
613 "Xfer: Unable to map message buffers!\n");
614 status = -ENOMEM;
615 goto out;
616 }
617
618 /* Configure feedback delay */
619 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
620
621 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
622
623 unsigned long flags;
624 int use_dma;
625
626 INIT_COMPLETION(sdd->xfer_completion);
627
628 /* Only BPW and Speed may change across transfers */
629 bpw = xfer->bits_per_word ? : spi->bits_per_word;
630 speed = xfer->speed_hz ? : spi->max_speed_hz;
631
632 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
633 sdd->cur_bpw = bpw;
634 sdd->cur_speed = speed;
635 s3c64xx_spi_config(sdd);
636 }
637
638 /* Polling method for xfers not bigger than FIFO capacity */
639 if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
640 use_dma = 0;
641 else
642 use_dma = 1;
643
644 spin_lock_irqsave(&sdd->lock, flags);
645
646 /* Pending only which is to be done */
647 sdd->state &= ~RXBUSY;
648 sdd->state &= ~TXBUSY;
649
650 enable_datapath(sdd, spi, xfer, use_dma);
651
652 /* Slave Select */
653 enable_cs(sdd, spi);
654
655 /* Start the signals */
656 S3C64XX_SPI_ACT(sdd);
657
658 spin_unlock_irqrestore(&sdd->lock, flags);
659
660 status = wait_for_xfer(sdd, xfer, use_dma);
661
662 /* Quiese the signals */
663 S3C64XX_SPI_DEACT(sdd);
664
665 if (status) {
Joe Perches8a349d42010-02-02 07:22:13 +0000666 dev_err(&spi->dev, "I/O Error: "
667 "rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
Jassi Brar230d42d2009-11-30 07:39:42 +0000668 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
669 (sdd->state & RXBUSY) ? 'f' : 'p',
670 (sdd->state & TXBUSY) ? 'f' : 'p',
671 xfer->len);
672
673 if (use_dma) {
674 if (xfer->tx_buf != NULL
675 && (sdd->state & TXBUSY))
676 s3c2410_dma_ctrl(sdd->tx_dmach,
677 S3C2410_DMAOP_FLUSH);
678 if (xfer->rx_buf != NULL
679 && (sdd->state & RXBUSY))
680 s3c2410_dma_ctrl(sdd->rx_dmach,
681 S3C2410_DMAOP_FLUSH);
682 }
683
684 goto out;
685 }
686
687 if (xfer->delay_usecs)
688 udelay(xfer->delay_usecs);
689
690 if (xfer->cs_change) {
691 /* Hint that the next mssg is gonna be
692 for the same device */
693 if (list_is_last(&xfer->transfer_list,
694 &msg->transfers))
695 cs_toggle = 1;
696 else
697 disable_cs(sdd, spi);
698 }
699
700 msg->actual_length += xfer->len;
701
702 flush_fifo(sdd);
703 }
704
705out:
706 if (!cs_toggle || status)
707 disable_cs(sdd, spi);
708 else
709 sdd->tgl_spi = spi;
710
711 s3c64xx_spi_unmap_mssg(sdd, msg);
712
713 msg->status = status;
714
715 if (msg->complete)
716 msg->complete(msg->context);
717}
718
719static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
720{
721 if (s3c2410_dma_request(sdd->rx_dmach,
722 &s3c64xx_spi_dma_client, NULL) < 0) {
723 dev_err(&sdd->pdev->dev, "cannot get RxDMA\n");
724 return 0;
725 }
726 s3c2410_dma_set_buffdone_fn(sdd->rx_dmach, s3c64xx_spi_dma_rxcb);
727 s3c2410_dma_devconfig(sdd->rx_dmach, S3C2410_DMASRC_HW,
728 sdd->sfr_start + S3C64XX_SPI_RX_DATA);
729
730 if (s3c2410_dma_request(sdd->tx_dmach,
731 &s3c64xx_spi_dma_client, NULL) < 0) {
732 dev_err(&sdd->pdev->dev, "cannot get TxDMA\n");
733 s3c2410_dma_free(sdd->rx_dmach, &s3c64xx_spi_dma_client);
734 return 0;
735 }
736 s3c2410_dma_set_buffdone_fn(sdd->tx_dmach, s3c64xx_spi_dma_txcb);
737 s3c2410_dma_devconfig(sdd->tx_dmach, S3C2410_DMASRC_MEM,
738 sdd->sfr_start + S3C64XX_SPI_TX_DATA);
739
740 return 1;
741}
742
743static void s3c64xx_spi_work(struct work_struct *work)
744{
745 struct s3c64xx_spi_driver_data *sdd = container_of(work,
746 struct s3c64xx_spi_driver_data, work);
747 unsigned long flags;
748
749 /* Acquire DMA channels */
750 while (!acquire_dma(sdd))
751 msleep(10);
752
753 spin_lock_irqsave(&sdd->lock, flags);
754
755 while (!list_empty(&sdd->queue)
756 && !(sdd->state & SUSPND)) {
757
758 struct spi_message *msg;
759
760 msg = container_of(sdd->queue.next, struct spi_message, queue);
761
762 list_del_init(&msg->queue);
763
764 /* Set Xfer busy flag */
765 sdd->state |= SPIBUSY;
766
767 spin_unlock_irqrestore(&sdd->lock, flags);
768
769 handle_msg(sdd, msg);
770
771 spin_lock_irqsave(&sdd->lock, flags);
772
773 sdd->state &= ~SPIBUSY;
774 }
775
776 spin_unlock_irqrestore(&sdd->lock, flags);
777
778 /* Free DMA channels */
779 s3c2410_dma_free(sdd->tx_dmach, &s3c64xx_spi_dma_client);
780 s3c2410_dma_free(sdd->rx_dmach, &s3c64xx_spi_dma_client);
781}
782
783static int s3c64xx_spi_transfer(struct spi_device *spi,
784 struct spi_message *msg)
785{
786 struct s3c64xx_spi_driver_data *sdd;
787 unsigned long flags;
788
789 sdd = spi_master_get_devdata(spi->master);
790
791 spin_lock_irqsave(&sdd->lock, flags);
792
793 if (sdd->state & SUSPND) {
794 spin_unlock_irqrestore(&sdd->lock, flags);
795 return -ESHUTDOWN;
796 }
797
798 msg->status = -EINPROGRESS;
799 msg->actual_length = 0;
800
801 list_add_tail(&msg->queue, &sdd->queue);
802
803 queue_work(sdd->workqueue, &sdd->work);
804
805 spin_unlock_irqrestore(&sdd->lock, flags);
806
807 return 0;
808}
809
810/*
811 * Here we only check the validity of requested configuration
812 * and save the configuration in a local data-structure.
813 * The controller is actually configured only just before we
814 * get a message to transfer.
815 */
816static int s3c64xx_spi_setup(struct spi_device *spi)
817{
818 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
819 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -0700820 struct s3c64xx_spi_info *sci;
Jassi Brar230d42d2009-11-30 07:39:42 +0000821 struct spi_message *msg;
Jassi Brar230d42d2009-11-30 07:39:42 +0000822 unsigned long flags;
823 int err = 0;
824
825 if (cs == NULL || cs->set_level == NULL) {
826 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
827 return -ENODEV;
828 }
829
830 sdd = spi_master_get_devdata(spi->master);
831 sci = sdd->cntrlr_info;
832
833 spin_lock_irqsave(&sdd->lock, flags);
834
835 list_for_each_entry(msg, &sdd->queue, queue) {
836 /* Is some mssg is already queued for this device */
837 if (msg->spi == spi) {
838 dev_err(&spi->dev,
839 "setup: attempt while mssg in queue!\n");
840 spin_unlock_irqrestore(&sdd->lock, flags);
841 return -EBUSY;
842 }
843 }
844
845 if (sdd->state & SUSPND) {
846 spin_unlock_irqrestore(&sdd->lock, flags);
847 dev_err(&spi->dev,
848 "setup: SPI-%d not active!\n", spi->master->bus_num);
849 return -ESHUTDOWN;
850 }
851
852 spin_unlock_irqrestore(&sdd->lock, flags);
853
854 if (spi->bits_per_word != 8
855 && spi->bits_per_word != 16
856 && spi->bits_per_word != 32) {
857 dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n",
858 spi->bits_per_word);
859 err = -EINVAL;
860 goto setup_exit;
861 }
862
863 /* Check if we can provide the requested rate */
Jassi Brarb42a81c2010-09-29 17:31:33 +0900864 if (!sci->clk_from_cmu) {
865 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000866
Jassi Brarb42a81c2010-09-29 17:31:33 +0900867 /* Max possible */
868 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000869
Jassi Brarb42a81c2010-09-29 17:31:33 +0900870 if (spi->max_speed_hz > speed)
871 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000872
Jassi Brarb42a81c2010-09-29 17:31:33 +0900873 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
874 psr &= S3C64XX_SPI_PSR_MASK;
875 if (psr == S3C64XX_SPI_PSR_MASK)
876 psr--;
877
878 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
879 if (spi->max_speed_hz < speed) {
880 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
881 psr++;
882 } else {
883 err = -EINVAL;
884 goto setup_exit;
885 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000886 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000887
Jassi Brarb42a81c2010-09-29 17:31:33 +0900888 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
889 if (spi->max_speed_hz >= speed)
890 spi->max_speed_hz = speed;
891 else
892 err = -EINVAL;
893 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000894
895setup_exit:
896
897 /* setup() returns with device de-selected */
898 disable_cs(sdd, spi);
899
900 return err;
901}
902
903static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
904{
Jassi Brarad7de722010-01-20 13:49:44 -0700905 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000906 void __iomem *regs = sdd->regs;
907 unsigned int val;
908
909 sdd->cur_speed = 0;
910
911 S3C64XX_SPI_DEACT(sdd);
912
913 /* Disable Interrupts - we use Polling if not DMA mode */
914 writel(0, regs + S3C64XX_SPI_INT_EN);
915
Jassi Brarb42a81c2010-09-29 17:31:33 +0900916 if (!sci->clk_from_cmu)
917 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +0000918 regs + S3C64XX_SPI_CLK_CFG);
919 writel(0, regs + S3C64XX_SPI_MODE_CFG);
920 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
921
922 /* Clear any irq pending bits */
923 writel(readl(regs + S3C64XX_SPI_PENDING_CLR),
924 regs + S3C64XX_SPI_PENDING_CLR);
925
926 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
927
928 val = readl(regs + S3C64XX_SPI_MODE_CFG);
929 val &= ~S3C64XX_SPI_MODE_4BURST;
930 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
931 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
932 writel(val, regs + S3C64XX_SPI_MODE_CFG);
933
934 flush_fifo(sdd);
935}
936
937static int __init s3c64xx_spi_probe(struct platform_device *pdev)
938{
939 struct resource *mem_res, *dmatx_res, *dmarx_res;
940 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -0700941 struct s3c64xx_spi_info *sci;
Jassi Brar230d42d2009-11-30 07:39:42 +0000942 struct spi_master *master;
943 int ret;
944
945 if (pdev->id < 0) {
946 dev_err(&pdev->dev,
947 "Invalid platform device id-%d\n", pdev->id);
948 return -ENODEV;
949 }
950
951 if (pdev->dev.platform_data == NULL) {
952 dev_err(&pdev->dev, "platform_data missing!\n");
953 return -ENODEV;
954 }
955
Mark Browncc0fc0b2010-09-01 08:55:22 -0600956 sci = pdev->dev.platform_data;
957 if (!sci->src_clk_name) {
958 dev_err(&pdev->dev,
959 "Board init must call s3c64xx_spi_set_info()\n");
960 return -EINVAL;
961 }
962
Jassi Brar230d42d2009-11-30 07:39:42 +0000963 /* Check for availability of necessary resource */
964
965 dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
966 if (dmatx_res == NULL) {
967 dev_err(&pdev->dev, "Unable to get SPI-Tx dma resource\n");
968 return -ENXIO;
969 }
970
971 dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
972 if (dmarx_res == NULL) {
973 dev_err(&pdev->dev, "Unable to get SPI-Rx dma resource\n");
974 return -ENXIO;
975 }
976
977 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
978 if (mem_res == NULL) {
979 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
980 return -ENXIO;
981 }
982
983 master = spi_alloc_master(&pdev->dev,
984 sizeof(struct s3c64xx_spi_driver_data));
985 if (master == NULL) {
986 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
987 return -ENOMEM;
988 }
989
Jassi Brar230d42d2009-11-30 07:39:42 +0000990 platform_set_drvdata(pdev, master);
991
992 sdd = spi_master_get_devdata(master);
993 sdd->master = master;
994 sdd->cntrlr_info = sci;
995 sdd->pdev = pdev;
996 sdd->sfr_start = mem_res->start;
997 sdd->tx_dmach = dmatx_res->start;
998 sdd->rx_dmach = dmarx_res->start;
999
1000 sdd->cur_bpw = 8;
1001
1002 master->bus_num = pdev->id;
1003 master->setup = s3c64xx_spi_setup;
1004 master->transfer = s3c64xx_spi_transfer;
1005 master->num_chipselect = sci->num_cs;
1006 master->dma_alignment = 8;
1007 /* the spi->mode bits understood by this driver: */
1008 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1009
1010 if (request_mem_region(mem_res->start,
1011 resource_size(mem_res), pdev->name) == NULL) {
1012 dev_err(&pdev->dev, "Req mem region failed\n");
1013 ret = -ENXIO;
1014 goto err0;
1015 }
1016
1017 sdd->regs = ioremap(mem_res->start, resource_size(mem_res));
1018 if (sdd->regs == NULL) {
1019 dev_err(&pdev->dev, "Unable to remap IO\n");
1020 ret = -ENXIO;
1021 goto err1;
1022 }
1023
1024 if (sci->cfg_gpio == NULL || sci->cfg_gpio(pdev)) {
1025 dev_err(&pdev->dev, "Unable to config gpio\n");
1026 ret = -EBUSY;
1027 goto err2;
1028 }
1029
1030 /* Setup clocks */
1031 sdd->clk = clk_get(&pdev->dev, "spi");
1032 if (IS_ERR(sdd->clk)) {
1033 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1034 ret = PTR_ERR(sdd->clk);
1035 goto err3;
1036 }
1037
1038 if (clk_enable(sdd->clk)) {
1039 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1040 ret = -EBUSY;
1041 goto err4;
1042 }
1043
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001044 sdd->src_clk = clk_get(&pdev->dev, sci->src_clk_name);
1045 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001046 dev_err(&pdev->dev,
1047 "Unable to acquire clock '%s'\n", sci->src_clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001048 ret = PTR_ERR(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001049 goto err5;
1050 }
1051
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001052 if (clk_enable(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001053 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n",
1054 sci->src_clk_name);
1055 ret = -EBUSY;
1056 goto err6;
1057 }
1058
1059 sdd->workqueue = create_singlethread_workqueue(
1060 dev_name(master->dev.parent));
1061 if (sdd->workqueue == NULL) {
1062 dev_err(&pdev->dev, "Unable to create workqueue\n");
1063 ret = -ENOMEM;
1064 goto err7;
1065 }
1066
1067 /* Setup Deufult Mode */
1068 s3c64xx_spi_hwinit(sdd, pdev->id);
1069
1070 spin_lock_init(&sdd->lock);
1071 init_completion(&sdd->xfer_completion);
1072 INIT_WORK(&sdd->work, s3c64xx_spi_work);
1073 INIT_LIST_HEAD(&sdd->queue);
1074
1075 if (spi_register_master(master)) {
1076 dev_err(&pdev->dev, "cannot register SPI master\n");
1077 ret = -EBUSY;
1078 goto err8;
1079 }
1080
Joe Perches8a349d42010-02-02 07:22:13 +00001081 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d "
1082 "with %d Slaves attached\n",
Jassi Brar230d42d2009-11-30 07:39:42 +00001083 pdev->id, master->num_chipselect);
Joe Perches8a349d42010-02-02 07:22:13 +00001084 dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\tDMA=[Rx-%d, Tx-%d]\n",
Jassi Brar230d42d2009-11-30 07:39:42 +00001085 mem_res->end, mem_res->start,
1086 sdd->rx_dmach, sdd->tx_dmach);
1087
1088 return 0;
1089
1090err8:
1091 destroy_workqueue(sdd->workqueue);
1092err7:
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001093 clk_disable(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001094err6:
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001095 clk_put(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001096err5:
1097 clk_disable(sdd->clk);
1098err4:
1099 clk_put(sdd->clk);
1100err3:
1101err2:
1102 iounmap((void *) sdd->regs);
1103err1:
1104 release_mem_region(mem_res->start, resource_size(mem_res));
1105err0:
1106 platform_set_drvdata(pdev, NULL);
1107 spi_master_put(master);
1108
1109 return ret;
1110}
1111
1112static int s3c64xx_spi_remove(struct platform_device *pdev)
1113{
1114 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1115 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001116 struct resource *mem_res;
1117 unsigned long flags;
1118
1119 spin_lock_irqsave(&sdd->lock, flags);
1120 sdd->state |= SUSPND;
1121 spin_unlock_irqrestore(&sdd->lock, flags);
1122
1123 while (sdd->state & SPIBUSY)
1124 msleep(10);
1125
1126 spi_unregister_master(master);
1127
1128 destroy_workqueue(sdd->workqueue);
1129
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001130 clk_disable(sdd->src_clk);
1131 clk_put(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001132
1133 clk_disable(sdd->clk);
1134 clk_put(sdd->clk);
1135
1136 iounmap((void *) sdd->regs);
1137
1138 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jassi Braref6c6802010-01-20 13:49:44 -07001139 if (mem_res != NULL)
1140 release_mem_region(mem_res->start, resource_size(mem_res));
Jassi Brar230d42d2009-11-30 07:39:42 +00001141
1142 platform_set_drvdata(pdev, NULL);
1143 spi_master_put(master);
1144
1145 return 0;
1146}
1147
1148#ifdef CONFIG_PM
1149static int s3c64xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
1150{
1151 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1152 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001153 unsigned long flags;
1154
1155 spin_lock_irqsave(&sdd->lock, flags);
1156 sdd->state |= SUSPND;
1157 spin_unlock_irqrestore(&sdd->lock, flags);
1158
1159 while (sdd->state & SPIBUSY)
1160 msleep(10);
1161
1162 /* Disable the clock */
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001163 clk_disable(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001164 clk_disable(sdd->clk);
1165
1166 sdd->cur_speed = 0; /* Output Clock is stopped */
1167
1168 return 0;
1169}
1170
1171static int s3c64xx_spi_resume(struct platform_device *pdev)
1172{
1173 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1174 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001175 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001176 unsigned long flags;
1177
1178 sci->cfg_gpio(pdev);
1179
1180 /* Enable the clock */
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001181 clk_enable(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001182 clk_enable(sdd->clk);
1183
1184 s3c64xx_spi_hwinit(sdd, pdev->id);
1185
1186 spin_lock_irqsave(&sdd->lock, flags);
1187 sdd->state &= ~SUSPND;
1188 spin_unlock_irqrestore(&sdd->lock, flags);
1189
1190 return 0;
1191}
1192#else
1193#define s3c64xx_spi_suspend NULL
1194#define s3c64xx_spi_resume NULL
1195#endif /* CONFIG_PM */
1196
1197static struct platform_driver s3c64xx_spi_driver = {
1198 .driver = {
1199 .name = "s3c64xx-spi",
1200 .owner = THIS_MODULE,
1201 },
1202 .remove = s3c64xx_spi_remove,
1203 .suspend = s3c64xx_spi_suspend,
1204 .resume = s3c64xx_spi_resume,
1205};
1206MODULE_ALIAS("platform:s3c64xx-spi");
1207
1208static int __init s3c64xx_spi_init(void)
1209{
1210 return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
1211}
Mark Brownd2a787f2010-09-07 11:29:17 +01001212subsys_initcall(s3c64xx_spi_init);
Jassi Brar230d42d2009-11-30 07:39:42 +00001213
1214static void __exit s3c64xx_spi_exit(void)
1215{
1216 platform_driver_unregister(&s3c64xx_spi_driver);
1217}
1218module_exit(s3c64xx_spi_exit);
1219
1220MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1221MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1222MODULE_LICENSE("GPL");