blob: f419965f3a6daa1fadb062fc106bf2d842f331d2 [file] [log] [blame]
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001/*
Sritej Velaga40839129f2010-12-02 20:41:56 +00002 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2010 QLogic Corporation
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00004 *
Sritej Velaga40839129f2010-12-02 20:41:56 +00005 * See LICENSE.qlcnic for copyright and licensing details.
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00006 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
Anirban Chakrabortyb9796a12011-04-01 14:28:15 +000032#include <linux/bitops.h>
33#include <linux/if_vlan.h>
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000034
35#include "qlcnic_hdr.h"
36
37#define _QLCNIC_LINUX_MAJOR 5
38#define _QLCNIC_LINUX_MINOR 0
Anirban Chakraborty1d5c88e2012-03-23 06:32:34 +000039#define _QLCNIC_LINUX_SUBVERSION 27
40#define QLCNIC_LINUX_VERSIONID "5.0.27"
Sucheta Chakraborty96f81182010-05-13 03:07:47 +000041#define QLCNIC_DRV_IDC_VER 0x01
Sony Chackod4066832010-08-19 05:08:31 +000042#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
43 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000044
45#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
46#define _major(v) (((v) >> 24) & 0xff)
47#define _minor(v) (((v) >> 16) & 0xff)
48#define _build(v) ((v) & 0xffff)
49
50/* version in image has weird encoding:
51 * 7:0 - major
52 * 15:8 - minor
53 * 31:16 - build (little endian)
54 */
55#define QLCNIC_DECODE_VERSION(v) \
56 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
57
schacko8f891382010-06-17 02:56:40 +000058#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000059#define QLCNIC_NUM_FLASH_SECTORS (64)
60#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
61#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
62 * QLCNIC_FLASH_SECTOR_SIZE)
63
64#define RCV_DESC_RINGSIZE(rds_ring) \
65 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
66#define RCV_BUFF_RINGSIZE(rds_ring) \
67 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
68#define STATUS_DESC_RINGSIZE(sds_ring) \
69 (sizeof(struct status_desc) * (sds_ring)->num_desc)
70#define TX_BUFF_RINGSIZE(tx_ring) \
71 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
72#define TX_DESC_RINGSIZE(tx_ring) \
73 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
74
75#define QLCNIC_P3P_A0 0x50
Sritej Velagaa2050c72011-08-29 12:50:28 +000076#define QLCNIC_P3P_C0 0x58
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000077
78#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
79
80#define FIRST_PAGE_GROUP_START 0
81#define FIRST_PAGE_GROUP_END 0x100000
82
Sritej Velagaff1b1bf82010-10-07 23:46:10 +000083#define P3P_MAX_MTU (9600)
84#define P3P_MIN_MTU (68)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000085#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
86
Sritej Velagaff1b1bf82010-10-07 23:46:10 +000087#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
88#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000089#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
90#define QLCNIC_LRO_BUFFER_EXTRA 2048
91
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000092/* Opcodes to be used with the commands */
93#define TX_ETHER_PKT 0x01
94#define TX_TCP_PKT 0x02
95#define TX_UDP_PKT 0x03
96#define TX_IP_PKT 0x04
97#define TX_TCP_LSO 0x05
98#define TX_TCP_LSO6 0x06
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000099#define TX_TCPV6_PKT 0x0b
100#define TX_UDPV6_PKT 0x0c
101
102/* Tx defines */
Amit Kumar Salecha91a403c2011-04-12 17:05:55 +0000103#define QLCNIC_MAX_FRAGS_PER_TX 14
Rajesh K Borundiaef71ff82010-06-17 02:56:41 +0000104#define MAX_TSO_HEADER_DESC 2
105#define MGMT_CMD_DESC_RESV 4
106#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
107 + MGMT_CMD_DESC_RESV)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000108#define QLCNIC_MAX_TX_TIMEOUTS 2
109
110/*
111 * Following are the states of the Phantom. Phantom will set them and
112 * Host will read to check if the fields are correct.
113 */
114#define PHAN_INITIALIZE_FAILED 0xffff
115#define PHAN_INITIALIZE_COMPLETE 0xff01
116
117/* Host writes the following to notify that it has done the init-handshake */
118#define PHAN_INITIALIZE_ACK 0xf00f
119#define PHAN_PEG_RCV_INITIALIZED 0xff01
120
121#define NUM_RCV_DESC_RINGS 3
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000122
123#define RCV_RING_NORMAL 0
124#define RCV_RING_JUMBO 1
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000125
126#define MIN_CMD_DESCRIPTORS 64
127#define MIN_RCV_DESCRIPTORS 64
128#define MIN_JUMBO_DESCRIPTORS 32
129
130#define MAX_CMD_DESCRIPTORS 1024
131#define MAX_RCV_DESCRIPTORS_1G 4096
132#define MAX_RCV_DESCRIPTORS_10G 8192
Sony Chacko90d19002010-10-26 17:53:08 +0000133#define MAX_RCV_DESCRIPTORS_VF 2048
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000134#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
135#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000136
137#define DEFAULT_RCV_DESCRIPTORS_1G 2048
138#define DEFAULT_RCV_DESCRIPTORS_10G 4096
Sony Chacko90d19002010-10-26 17:53:08 +0000139#define DEFAULT_RCV_DESCRIPTORS_VF 1024
Sony Chacko251b0362010-08-19 05:08:24 +0000140#define MAX_RDS_RINGS 2
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000141
142#define get_next_index(index, length) \
143 (((index) + 1) & ((length) - 1))
144
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000145/*
146 * Following data structures describe the descriptors that will be used.
147 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
148 * we are doing LSO (above the 1500 size packet) only.
149 */
150
151#define FLAGS_VLAN_TAGGED 0x10
152#define FLAGS_VLAN_OOB 0x40
153
154#define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
155 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
156#define qlcnic_set_cmd_desc_port(cmd_desc, var) \
157 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
158#define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
159 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
160
161#define qlcnic_set_tx_port(_desc, _port) \
162 ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
163
164#define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +0000165 ((_desc)->flags_opcode |= \
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000166 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
167
168#define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
169 ((_desc)->nfrags__length = \
170 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
171
172struct cmd_desc_type0 {
173 u8 tcp_hdr_offset; /* For LSO only */
174 u8 ip_hdr_offset; /* For LSO only */
175 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
176 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
177
178 __le64 addr_buffer2;
179
180 __le16 reference_handle;
181 __le16 mss;
182 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
183 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
184 __le16 conn_id; /* IPSec offoad only */
185
186 __le64 addr_buffer3;
187 __le64 addr_buffer1;
188
189 __le16 buffer_length[4];
190
191 __le64 addr_buffer4;
192
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000193 u8 eth_addr[ETH_ALEN];
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000194 __le16 vlan_TCI;
195
196} __attribute__ ((aligned(64)));
197
198/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
199struct rcv_desc {
200 __le16 reference_handle;
201 __le16 reserved;
202 __le32 buffer_length; /* allocated buffer length (usually 2K) */
203 __le64 addr_buffer;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000204} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000205
206/* opcode field in status_desc */
207#define QLCNIC_SYN_OFFLOAD 0x03
208#define QLCNIC_RXPKT_DESC 0x04
209#define QLCNIC_OLD_RXPKT_DESC 0x3f
210#define QLCNIC_RESPONSE_DESC 0x05
211#define QLCNIC_LRO_DESC 0x12
212
213/* for status field in status_desc */
Amit Kumar Salechad807b3f2010-08-31 17:17:53 +0000214#define STATUS_CKSUM_LOOP 0
215#define STATUS_CKSUM_OK 2
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000216
217/* owner bits of status_desc */
218#define STATUS_OWNER_HOST (0x1ULL << 56)
219#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
220
221/* Status descriptor:
222 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
223 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
224 53-55 desc_cnt, 56-57 owner, 58-63 opcode
225 */
226#define qlcnic_get_sts_port(sts_data) \
227 ((sts_data) & 0x0F)
228#define qlcnic_get_sts_status(sts_data) \
229 (((sts_data) >> 4) & 0x0F)
230#define qlcnic_get_sts_type(sts_data) \
231 (((sts_data) >> 8) & 0x0F)
232#define qlcnic_get_sts_totallength(sts_data) \
233 (((sts_data) >> 12) & 0xFFFF)
234#define qlcnic_get_sts_refhandle(sts_data) \
235 (((sts_data) >> 28) & 0xFFFF)
236#define qlcnic_get_sts_prot(sts_data) \
237 (((sts_data) >> 44) & 0x0F)
238#define qlcnic_get_sts_pkt_offset(sts_data) \
239 (((sts_data) >> 48) & 0x1F)
240#define qlcnic_get_sts_desc_cnt(sts_data) \
241 (((sts_data) >> 53) & 0x7)
242#define qlcnic_get_sts_opcode(sts_data) \
243 (((sts_data) >> 58) & 0x03F)
244
245#define qlcnic_get_lro_sts_refhandle(sts_data) \
246 ((sts_data) & 0x0FFFF)
247#define qlcnic_get_lro_sts_length(sts_data) \
248 (((sts_data) >> 16) & 0x0FFFF)
249#define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
250 (((sts_data) >> 32) & 0x0FF)
251#define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
252 (((sts_data) >> 40) & 0x0FF)
253#define qlcnic_get_lro_sts_timestamp(sts_data) \
254 (((sts_data) >> 48) & 0x1)
255#define qlcnic_get_lro_sts_type(sts_data) \
256 (((sts_data) >> 49) & 0x7)
257#define qlcnic_get_lro_sts_push_flag(sts_data) \
258 (((sts_data) >> 52) & 0x1)
259#define qlcnic_get_lro_sts_seq_number(sts_data) \
260 ((sts_data) & 0x0FFFFFFFF)
261
262
263struct status_desc {
264 __le64 status_desc_data[2];
265} __attribute__ ((aligned(16)));
266
267/* UNIFIED ROMIMAGE */
268#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
269#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
270#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
271#define QLCNIC_UNI_DIR_SECT_FW 0x7
272
273/*Offsets */
274#define QLCNIC_UNI_CHIP_REV_OFF 10
275#define QLCNIC_UNI_FLAGS_OFF 11
276#define QLCNIC_UNI_BIOS_VERSION_OFF 12
277#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
278#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
279
280struct uni_table_desc{
281 u32 findex;
282 u32 num_entries;
283 u32 entry_size;
284 u32 reserved[5];
285};
286
287struct uni_data_desc{
288 u32 findex;
289 u32 size;
290 u32 reserved[5];
291};
292
amit salecha0e5f20b2011-01-10 00:15:21 +0000293/* Flash Defines and Structures */
294#define QLCNIC_FLT_LOCATION 0x3F1000
Sritej Velagaa2050c72011-08-29 12:50:28 +0000295#define QLCNIC_B0_FW_IMAGE_REGION 0x74
296#define QLCNIC_C0_FW_IMAGE_REGION 0x97
Sritej Velagaf8d54812011-04-01 14:28:26 +0000297#define QLCNIC_BOOTLD_REGION 0X72
amit salecha0e5f20b2011-01-10 00:15:21 +0000298struct qlcnic_flt_header {
299 u16 version;
300 u16 len;
301 u16 checksum;
302 u16 reserved;
303};
304
305struct qlcnic_flt_entry {
306 u8 region;
307 u8 reserved0;
308 u8 attrib;
309 u8 reserved1;
310 u32 size;
311 u32 start_addr;
Sritej Velagaf8d54812011-04-01 14:28:26 +0000312 u32 end_addr;
amit salecha0e5f20b2011-01-10 00:15:21 +0000313};
314
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000315/* Magic number to let user know flash is programmed */
316#define QLCNIC_BDINFO_MAGIC 0x12345678
317
Sritej Velagaff1b1bf82010-10-07 23:46:10 +0000318#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
319#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
320#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
321#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
322#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
323#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
324#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
325#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
326#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
327#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
328#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
329#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
330#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
331#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000332
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000333#define QLCNIC_MSIX_TABLE_OFFSET 0x44
334
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000335/* Flash memory map */
336#define QLCNIC_BRDCFG_START 0x4000 /* board config */
337#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
338#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
339#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
340
341#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
342#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
343#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
344#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
345
346#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
347#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
348
349#define QLCNIC_FW_MIN_SIZE (0x3fffff)
350#define QLCNIC_UNIFIED_ROMIMAGE 0
351#define QLCNIC_FLASH_ROMIMAGE 1
352#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
353
354#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
355#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
356
357extern char qlcnic_driver_name[];
358
359/* Number of status descriptors to handle per interrupt */
360#define MAX_STATUS_HANDLE (64)
361
362/*
363 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
364 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
365 */
366struct qlcnic_skb_frag {
367 u64 dma;
368 u64 length;
369};
370
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000371/* Following defines are for the state of the buffers */
372#define QLCNIC_BUFFER_FREE 0
373#define QLCNIC_BUFFER_BUSY 1
374
375/*
376 * There will be one qlcnic_buffer per skb packet. These will be
377 * used to save the dma info for pci_unmap_page()
378 */
379struct qlcnic_cmd_buffer {
380 struct sk_buff *skb;
Rajesh K Borundiaef71ff82010-06-17 02:56:41 +0000381 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000382 u32 frag_count;
383};
384
385/* In rx_buffer, we do not need multiple fragments as is a single buffer */
386struct qlcnic_rx_buffer {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000387 u16 ref_handle;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000388 struct sk_buff *skb;
389 struct list_head list;
390 u64 dma;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000391};
392
393/* Board types */
394#define QLCNIC_GBE 0x01
395#define QLCNIC_XGBE 0x02
396
397/*
Anirban Chakraborty8816d002011-04-01 14:28:21 +0000398 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
399 * adjusted based on configured MTU.
400 */
401#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
402#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
403
404#define QLCNIC_INTR_DEFAULT 0x04
405#define QLCNIC_CONFIG_INTR_COALESCE 3
406
407struct qlcnic_nic_intr_coalesce {
408 u8 type;
409 u8 sts_ring_mask;
410 u16 rx_packets;
411 u16 rx_time_us;
412 u16 flag;
413 u32 timer_out;
414};
415
Anirban Chakraborty18f2f612011-05-12 12:48:33 +0000416struct qlcnic_dump_template_hdr {
417 __le32 type;
418 __le32 offset;
419 __le32 size;
420 __le32 cap_mask;
421 __le32 num_entries;
422 __le32 version;
423 __le32 timestamp;
424 __le32 checksum;
425 __le32 drv_cap_mask;
426 __le32 sys_info[3];
427 __le32 saved_state[16];
428 __le32 cap_sizes[8];
429 __le32 rsvd[0];
430};
431
432struct qlcnic_fw_dump {
433 u8 clr; /* flag to indicate if dump is cleared */
Anirban Chakraborty9d6a6442011-06-22 02:52:22 +0000434 u8 enable; /* enable/disable dump */
Anirban Chakraborty18f2f612011-05-12 12:48:33 +0000435 u32 size; /* total size of the dump */
436 void *data; /* dump data area */
437 struct qlcnic_dump_template_hdr *tmpl_hdr;
438};
439
Anirban Chakraborty8816d002011-04-01 14:28:21 +0000440/*
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000441 * One hardware_context{} per adapter
442 * contains interrupt info as well shared hardware info.
443 */
444struct qlcnic_hardware_context {
445 void __iomem *pci_base0;
446 void __iomem *ocm_win_crb;
447
448 unsigned long pci_len0;
449
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000450 rwlock_t crb_lock;
451 struct mutex mem_lock;
452
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000453 u8 revision_id;
454 u8 pci_func;
455 u8 linkup;
Sucheta Chakraborty22c8c932011-06-22 02:52:23 +0000456 u8 loopback_state;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000457 u16 port_type;
458 u16 board_type;
Anirban Chakraborty8816d002011-04-01 14:28:21 +0000459
Sucheta Chakraborty728a98b2011-08-29 12:50:30 +0000460 u8 beacon_state;
461
Anirban Chakraborty8816d002011-04-01 14:28:21 +0000462 struct qlcnic_nic_intr_coalesce coal;
Anirban Chakraborty18f2f612011-05-12 12:48:33 +0000463 struct qlcnic_fw_dump fw_dump;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000464};
465
466struct qlcnic_adapter_stats {
467 u64 xmitcalled;
468 u64 xmitfinished;
469 u64 rxdropped;
470 u64 txdropped;
471 u64 csummed;
472 u64 rx_pkts;
473 u64 lro_pkts;
474 u64 rxbytes;
475 u64 txbytes;
Sucheta Chakraborty8bfe8b92010-03-08 00:14:46 +0000476 u64 lrobytes;
477 u64 lso_frames;
478 u64 xmit_on;
479 u64 xmit_off;
480 u64 skb_alloc_failure;
Amit Kumar Salecha8ae6df92010-04-22 02:51:35 +0000481 u64 null_rxbuf;
482 u64 rx_dma_map_error;
483 u64 tx_dma_map_error;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000484};
485
486/*
487 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
488 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
489 */
490struct qlcnic_host_rds_ring {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000491 void __iomem *crb_rcv_producer;
492 struct rcv_desc *desc_head;
493 struct qlcnic_rx_buffer *rx_buf_arr;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000494 u32 num_desc;
495 u32 producer;
496 u32 dma_size;
497 u32 skb_size;
498 u32 flags;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000499 struct list_head free_list;
500 spinlock_t lock;
501 dma_addr_t phys_addr;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000502} ____cacheline_internodealigned_in_smp;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000503
504struct qlcnic_host_sds_ring {
505 u32 consumer;
506 u32 num_desc;
507 void __iomem *crb_sts_consumer;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000508
509 struct status_desc *desc_head;
510 struct qlcnic_adapter *adapter;
511 struct napi_struct napi;
512 struct list_head free_list[NUM_RCV_DESC_RINGS];
513
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000514 void __iomem *crb_intr_mask;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000515 int irq;
516
517 dma_addr_t phys_addr;
518 char name[IFNAMSIZ+4];
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000519} ____cacheline_internodealigned_in_smp;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000520
521struct qlcnic_host_tx_ring {
522 u32 producer;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000523 u32 sw_consumer;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000524 u32 num_desc;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000525 void __iomem *crb_cmd_producer;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000526 struct cmd_desc_type0 *desc_head;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000527 struct qlcnic_cmd_buffer *cmd_buf_arr;
528 __le32 *hw_consumer;
529
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000530 dma_addr_t phys_addr;
531 dma_addr_t hw_cons_phys_addr;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000532 struct netdev_queue *txq;
533} ____cacheline_internodealigned_in_smp;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000534
535/*
536 * Receive context. There is one such structure per instance of the
537 * receive processing. Any state information that is relevant to
538 * the receive, and is must be in this structure. The global data may be
539 * present elsewhere.
540 */
541struct qlcnic_recv_context {
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000542 struct qlcnic_host_rds_ring *rds_rings;
543 struct qlcnic_host_sds_ring *sds_rings;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000544 u32 state;
545 u16 context_id;
546 u16 virt_port;
547
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000548};
549
550/* HW context creation */
551
552#define QLCNIC_OS_CRB_RETRY_COUNT 4000
553#define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
554 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
555
556#define QLCNIC_CDRP_CMD_BIT 0x80000000
557
558/*
559 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
560 * in the crb QLCNIC_CDRP_CRB_OFFSET.
561 */
562#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
563#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
564
565#define QLCNIC_CDRP_RSP_OK 0x00000001
566#define QLCNIC_CDRP_RSP_FAIL 0x00000002
567#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
568
569/*
570 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
571 * the crb QLCNIC_CDRP_CRB_OFFSET.
572 */
573#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
574#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
575
576#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
577#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
578#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
579#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
580#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
581#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
582#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
583#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
584#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
585#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
Anirban Chakraborty7777de92011-09-13 08:06:18 +0000586#define QLCNIC_CDRP_CMD_INTRPT_TEST 0x00000011
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000587#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
588#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
589#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
590#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
591#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
592#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
593#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
594#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000595#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
596
597#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
598#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
599#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000600#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
601#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
602#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
603#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
604#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
Rajesh Borundia4e8acb02010-08-19 05:08:25 +0000605#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
Amit Kumar Salechab6021212010-08-17 00:34:22 +0000606#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
Sony Chacko7e610ca2011-04-28 11:48:19 +0000607#define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
Anirban Chakraborty18f2f612011-05-12 12:48:33 +0000608#define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
609#define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000610
611#define QLCNIC_RCODE_SUCCESS 0
Sony Chacko7e610ca2011-04-28 11:48:19 +0000612#define QLCNIC_RCODE_NOT_SUPPORTED 9
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000613#define QLCNIC_RCODE_TIMEOUT 17
614#define QLCNIC_DESTROY_CTX_RESET 0
615
616/*
617 * Capabilities Announced
618 */
619#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
620#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
621#define QLCNIC_CAP0_LSO (1 << 6)
622#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
623#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
schacko8f891382010-06-17 02:56:40 +0000624#define QLCNIC_CAP0_VALIDOFF (1 << 11)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000625
626/*
627 * Context state
628 */
Amit Kumar Salechad626ad42010-06-22 03:19:04 +0000629#define QLCNIC_HOST_CTX_STATE_FREED 0
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000630#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
631
632/*
633 * Rx context
634 */
635
636struct qlcnic_hostrq_sds_ring {
637 __le64 host_phys_addr; /* Ring base addr */
638 __le32 ring_size; /* Ring entries */
639 __le16 msi_index;
640 __le16 rsvd; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000641} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000642
643struct qlcnic_hostrq_rds_ring {
644 __le64 host_phys_addr; /* Ring base addr */
645 __le64 buff_size; /* Packet buffer size */
646 __le32 ring_size; /* Ring entries */
647 __le32 ring_kind; /* Class of ring */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000648} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000649
650struct qlcnic_hostrq_rx_ctx {
651 __le64 host_rsp_dma_addr; /* Response dma'd here */
652 __le32 capabilities[4]; /* Flag bit vector */
653 __le32 host_int_crb_mode; /* Interrupt crb usage */
654 __le32 host_rds_crb_mode; /* RDS crb usage */
655 /* These ring offsets are relative to data[0] below */
656 __le32 rds_ring_offset; /* Offset to RDS config */
657 __le32 sds_ring_offset; /* Offset to SDS config */
658 __le16 num_rds_rings; /* Count of RDS rings */
659 __le16 num_sds_rings; /* Count of SDS rings */
schacko8f891382010-06-17 02:56:40 +0000660 __le16 valid_field_offset;
661 u8 txrx_sds_binding;
662 u8 msix_handler;
663 u8 reserved[128]; /* reserve space for future expansion*/
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000664 /* MUST BE 64-bit aligned.
665 The following is packed:
666 - N hostrq_rds_rings
667 - N hostrq_sds_rings */
668 char data[0];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000669} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000670
671struct qlcnic_cardrsp_rds_ring{
672 __le32 host_producer_crb; /* Crb to use */
673 __le32 rsvd1; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000674} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000675
676struct qlcnic_cardrsp_sds_ring {
677 __le32 host_consumer_crb; /* Crb to use */
678 __le32 interrupt_crb; /* Crb to use */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000679} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000680
681struct qlcnic_cardrsp_rx_ctx {
682 /* These ring offsets are relative to data[0] below */
683 __le32 rds_ring_offset; /* Offset to RDS config */
684 __le32 sds_ring_offset; /* Offset to SDS config */
685 __le32 host_ctx_state; /* Starting State */
686 __le32 num_fn_per_port; /* How many PCI fn share the port */
687 __le16 num_rds_rings; /* Count of RDS rings */
688 __le16 num_sds_rings; /* Count of SDS rings */
689 __le16 context_id; /* Handle for context */
690 u8 phys_port; /* Physical id of port */
691 u8 virt_port; /* Virtual/Logical id of port */
692 u8 reserved[128]; /* save space for future expansion */
693 /* MUST BE 64-bit aligned.
694 The following is packed:
695 - N cardrsp_rds_rings
696 - N cardrs_sds_rings */
697 char data[0];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000698} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000699
700#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
701 (sizeof(HOSTRQ_RX) + \
702 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
703 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
704
705#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
706 (sizeof(CARDRSP_RX) + \
707 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
708 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
709
710/*
711 * Tx context
712 */
713
714struct qlcnic_hostrq_cds_ring {
715 __le64 host_phys_addr; /* Ring base addr */
716 __le32 ring_size; /* Ring entries */
717 __le32 rsvd; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000718} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000719
720struct qlcnic_hostrq_tx_ctx {
721 __le64 host_rsp_dma_addr; /* Response dma'd here */
722 __le64 cmd_cons_dma_addr; /* */
723 __le64 dummy_dma_addr; /* */
724 __le32 capabilities[4]; /* Flag bit vector */
725 __le32 host_int_crb_mode; /* Interrupt crb usage */
726 __le32 rsvd1; /* Padding */
727 __le16 rsvd2; /* Padding */
728 __le16 interrupt_ctl;
729 __le16 msi_index;
730 __le16 rsvd3; /* Padding */
731 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
732 u8 reserved[128]; /* future expansion */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000733} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000734
735struct qlcnic_cardrsp_cds_ring {
736 __le32 host_producer_crb; /* Crb to use */
737 __le32 interrupt_crb; /* Crb to use */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000738} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000739
740struct qlcnic_cardrsp_tx_ctx {
741 __le32 host_ctx_state; /* Starting state */
742 __le16 context_id; /* Handle for context */
743 u8 phys_port; /* Physical id of port */
744 u8 virt_port; /* Virtual/Logical id of port */
745 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
746 u8 reserved[128]; /* future expansion */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000747} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000748
749#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
750#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
751
752/* CRB */
753
754#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
755#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
756#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
757#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
758
759#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
760#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
761#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
762#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
763#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
764
765
766/* MAC */
767
Sritej Velagaff1b1bf82010-10-07 23:46:10 +0000768#define MC_COUNT_P3P 38
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000769
770#define QLCNIC_MAC_NOOP 0
771#define QLCNIC_MAC_ADD 1
772#define QLCNIC_MAC_DEL 2
Amit Kumar Salecha03c5d772010-08-31 17:17:52 +0000773#define QLCNIC_MAC_VLAN_ADD 3
774#define QLCNIC_MAC_VLAN_DEL 4
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000775
776struct qlcnic_mac_list_s {
777 struct list_head list;
778 uint8_t mac_addr[ETH_ALEN+2];
779};
780
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000781#define QLCNIC_HOST_REQUEST 0x13
782#define QLCNIC_REQUEST 0x14
783
784#define QLCNIC_MAC_EVENT 0x1
785
786#define QLCNIC_IP_UP 2
787#define QLCNIC_IP_DOWN 3
788
Sucheta Chakraborty22c8c932011-06-22 02:52:23 +0000789#define QLCNIC_ILB_MODE 0x1
Amit Kumar Salechae1428d22011-06-29 20:00:50 +0000790#define QLCNIC_ELB_MODE 0x2
Sucheta Chakraborty22c8c932011-06-22 02:52:23 +0000791
792#define QLCNIC_LINKEVENT 0x1
793#define QLCNIC_LB_RESPONSE 0x2
794#define QLCNIC_IS_LB_CONFIGURED(VAL) \
795 (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
796
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000797/*
798 * Driver --> Firmware
799 */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000800#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
801#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
802#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
803#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
804#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
805#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
Sucheta Chakraborty22c8c932011-06-22 02:52:23 +0000806
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000807#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
808#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
809#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
Sucheta Chakraborty22c8c932011-06-22 02:52:23 +0000810#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
811
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000812/*
813 * Firmware --> Driver
814 */
815
Sucheta Chakraborty22c8c932011-06-22 02:52:23 +0000816#define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000817#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000818
819#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
820#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
821#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
822
823#define QLCNIC_LRO_REQUEST_CLEANUP 4
824
825/* Capabilites received */
Anirban Chakrabortyac8d0c42010-07-09 13:14:58 +0000826#define QLCNIC_FW_CAPABILITY_TSO BIT_1
827#define QLCNIC_FW_CAPABILITY_BDG BIT_8
828#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
829#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
Amit Kumar Salechafef0c062011-07-14 03:16:54 +0000830#define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000831
832/* module types */
833#define LINKEVENT_MODULE_NOT_PRESENT 1
834#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
835#define LINKEVENT_MODULE_OPTICAL_SRLR 3
836#define LINKEVENT_MODULE_OPTICAL_LRM 4
837#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
838#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
839#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
840#define LINKEVENT_MODULE_TWINAX 8
841
842#define LINKSPEED_10GBPS 10000
843#define LINKSPEED_1GBPS 1000
844#define LINKSPEED_100MBPS 100
845#define LINKSPEED_10MBPS 10
846
847#define LINKSPEED_ENCODED_10MBPS 0
848#define LINKSPEED_ENCODED_100MBPS 1
849#define LINKSPEED_ENCODED_1GBPS 2
850
851#define LINKEVENT_AUTONEG_DISABLED 0
852#define LINKEVENT_AUTONEG_ENABLED 1
853
854#define LINKEVENT_HALF_DUPLEX 0
855#define LINKEVENT_FULL_DUPLEX 1
856
857#define LINKEVENT_LINKSPEED_MBPS 0
858#define LINKEVENT_LINKSPEED_ENCODED 1
859
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000860/* firmware response header:
861 * 63:58 - message type
862 * 57:56 - owner
863 * 55:53 - desc count
864 * 52:48 - reserved
865 * 47:40 - completion id
866 * 39:32 - opcode
867 * 31:16 - error code
868 * 15:00 - reserved
869 */
870#define qlcnic_get_nic_msg_opcode(msg_hdr) \
871 ((msg_hdr >> 32) & 0xFF)
872
873struct qlcnic_fw_msg {
874 union {
875 struct {
876 u64 hdr;
877 u64 body[7];
878 };
879 u64 words[8];
880 };
881};
882
883struct qlcnic_nic_req {
884 __le64 qhdr;
885 __le64 req_hdr;
886 __le64 words[6];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000887} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000888
889struct qlcnic_mac_req {
890 u8 op;
891 u8 tag;
892 u8 mac_addr[6];
893};
894
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000895struct qlcnic_vlan_req {
896 __le16 vlan_id;
897 __le16 rsvd[3];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000898} __packed;
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000899
Sucheta Chakrabortyb5015952010-10-04 04:20:12 +0000900struct qlcnic_ipaddr {
901 __be32 ipv4;
902 __be32 ipv6[4];
903};
904
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000905#define QLCNIC_MSI_ENABLED 0x02
906#define QLCNIC_MSIX_ENABLED 0x04
907#define QLCNIC_LRO_ENABLED 0x08
Sucheta Chakraborty24763d82010-08-17 00:34:25 +0000908#define QLCNIC_LRO_DISABLED 0x00
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000909#define QLCNIC_BRIDGE_ENABLED 0X10
910#define QLCNIC_DIAG_ENABLED 0x20
Anirban Chakraborty0e33c662010-06-16 09:07:27 +0000911#define QLCNIC_ESWITCH_ENABLED 0x40
Anirban Chakraborty0866d962010-08-26 14:02:52 +0000912#define QLCNIC_ADAPTER_INITIALIZED 0x80
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +0000913#define QLCNIC_TAGGING_ENABLED 0x100
Sony Chackofe4d4342010-08-19 05:08:27 +0000914#define QLCNIC_MACSPOOF 0x200
Rajesh Borundia73733732010-08-31 17:17:50 +0000915#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
Rajesh Borundiaee07c1a2010-10-07 23:46:09 +0000916#define QLCNIC_PROMISC_DISABLED 0x800
Rajesh Borundiab0044bc2010-11-23 01:25:21 +0000917#define QLCNIC_NEED_FLR 0x1000
Sritej Velaga602ca6f2011-06-22 02:52:17 +0000918#define QLCNIC_FW_RESET_OWNER 0x2000
Sritej Velaga032a13c2011-07-29 13:30:27 +0000919#define QLCNIC_FW_HANG 0x4000
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000920#define QLCNIC_IS_MSI_FAMILY(adapter) \
921 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
922
Sucheta Chakrabortyf94bc1e2011-04-28 11:48:18 +0000923#define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000924#define QLCNIC_MSIX_TBL_SPACE 8192
925#define QLCNIC_PCI_REG_MSIX_TBL 0x44
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000926#define QLCNIC_MSIX_TBL_PGSIZE 4096
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000927
928#define QLCNIC_NETDEV_WEIGHT 128
929#define QLCNIC_ADAPTER_UP_MAGIC 777
930
931#define __QLCNIC_FW_ATTACHED 0
932#define __QLCNIC_DEV_UP 1
933#define __QLCNIC_RESETTING 2
934#define __QLCNIC_START_FW 4
Sucheta Chakraborty451724c2010-07-13 20:33:34 +0000935#define __QLCNIC_AER 5
Sucheta Chakraborty89b42082011-04-27 14:43:44 +0000936#define __QLCNIC_DIAG_RES_ALLOC 6
Sucheta Chakraborty728a98b2011-08-29 12:50:30 +0000937#define __QLCNIC_LED_ENABLE 7
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000938
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +0000939#define QLCNIC_INTERRUPT_TEST 1
Amit Kumar Salechacdaff182010-02-01 05:25:00 +0000940#define QLCNIC_LOOPBACK_TEST 2
Sucheta Chakrabortyc75822a2010-12-16 22:59:00 +0000941#define QLCNIC_LED_TEST 3
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +0000942
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000943#define QLCNIC_FILTER_AGE 80
amit salechae5edb7b2010-10-26 17:53:07 +0000944#define QLCNIC_READD_AGE 20
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000945#define QLCNIC_LB_MAX_FILTERS 64
946
Amit Kumar Salechafef0c062011-07-14 03:16:54 +0000947/* QLCNIC Driver Error Code */
948#define QLCNIC_FW_NOT_RESPOND 51
949#define QLCNIC_TEST_IN_PROGRESS 52
950#define QLCNIC_UNDEFINED_ERROR 53
951#define QLCNIC_LB_CABLE_NOT_CONN 54
952
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000953struct qlcnic_filter {
954 struct hlist_node fnode;
955 u8 faddr[ETH_ALEN];
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000956 __le16 vlan_id;
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000957 unsigned long ftime;
958};
959
960struct qlcnic_filter_hash {
961 struct hlist_head *fhead;
962 u8 fnum;
963 u8 fmax;
964};
965
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000966struct qlcnic_adapter {
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000967 struct qlcnic_hardware_context *ahw;
968 struct qlcnic_recv_context *recv_ctx;
969 struct qlcnic_host_tx_ring *tx_ring;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000970 struct net_device *netdev;
971 struct pci_dev *pdev;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000972
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000973 unsigned long state;
974 u32 flags;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000975
976 u16 num_txd;
977 u16 num_rxd;
978 u16 num_jumbo_rxd;
Sony Chacko90d19002010-10-26 17:53:08 +0000979 u16 max_rxd;
980 u16 max_jumbo_rxd;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000981
982 u8 max_rds_rings;
983 u8 max_sds_rings;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000984 u8 msix_supported;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000985 u8 portnum;
986 u8 physical_port;
Amit Kumar Salecha68bf1c62010-06-22 03:19:03 +0000987 u8 reset_context;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000988
989 u8 mc_enabled;
990 u8 max_mc_count;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000991 u8 fw_wait_cnt;
992 u8 fw_fail_cnt;
993 u8 tx_timeo_cnt;
994 u8 need_fw_reset;
995
996 u8 has_link_events;
997 u8 fw_type;
998 u16 tx_context_id;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000999 u16 is_up;
1000
1001 u16 link_speed;
1002 u16 link_duplex;
1003 u16 link_autoneg;
1004 u16 module_type;
1005
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001006 u16 op_mode;
1007 u16 switch_mode;
1008 u16 max_tx_ques;
1009 u16 max_rx_ques;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001010 u16 max_mtu;
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +00001011 u16 pvid;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001012
1013 u32 fw_hal_version;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001014 u32 capabilities;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001015 u32 irq;
1016 u32 temp;
1017
1018 u32 int_vec_bit;
Sony Chacko4e708122010-08-31 17:17:44 +00001019 u32 heartbeat;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001020
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001021 u8 max_mac_filters;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001022 u8 dev_state;
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +00001023 u8 diag_test;
Amit Kumar Salechafef0c062011-07-14 03:16:54 +00001024 char diag_cnt;
Sucheta Chakrabortyaa5e18c2010-04-01 19:01:32 +00001025 u8 reset_ack_timeo;
1026 u8 dev_init_timeo;
Amit Kumar Salecha65b5b422010-04-01 19:01:33 +00001027 u16 msg_enable;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001028
1029 u8 mac_addr[ETH_ALEN];
1030
Sucheta Chakraborty6df900e2010-05-13 03:07:50 +00001031 u64 dev_rst_time;
Sucheta Chakrabortye5dcf6d2011-07-14 03:16:52 +00001032 u8 mac_learn;
Anirban Chakrabortyb9796a12011-04-01 14:28:15 +00001033 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
Sucheta Chakraborty6df900e2010-05-13 03:07:50 +00001034
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001035 struct qlcnic_npar_info *npars;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001036 struct qlcnic_eswitch *eswitch;
1037 struct qlcnic_nic_template *nic_ops;
1038
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001039 struct qlcnic_adapter_stats stats;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001040 struct list_head mac_list;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001041
1042 void __iomem *tgt_mask_reg;
1043 void __iomem *tgt_status_reg;
1044 void __iomem *crb_int_state_reg;
1045 void __iomem *isr_int_vec;
1046
Sucheta Chakrabortyf94bc1e2011-04-28 11:48:18 +00001047 struct msix_entry *msix_entries;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001048
1049 struct delayed_work fw_work;
1050
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001051
Amit Kumar Salechab5e54922010-08-31 17:17:51 +00001052 struct qlcnic_filter_hash fhash;
1053
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001054 spinlock_t tx_clean_lock;
1055 spinlock_t mac_learn_lock;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001056 __le32 file_prd_off; /*File fw product offset*/
1057 u32 fw_version;
1058 const struct firmware *fw;
1059};
1060
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001061struct qlcnic_info {
1062 __le16 pci_func;
1063 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
1064 __le16 phys_port;
1065 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
1066
1067 __le32 capabilities;
1068 u8 max_mac_filters;
1069 u8 reserved1;
1070 __le16 max_mtu;
1071
1072 __le16 max_tx_ques;
1073 __le16 max_rx_ques;
1074 __le16 min_tx_bw;
1075 __le16 max_tx_bw;
1076 u8 reserved2[104];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001077} __packed;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001078
1079struct qlcnic_pci_info {
1080 __le16 id; /* pci function id */
1081 __le16 active; /* 1 = Enabled */
1082 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1083 __le16 default_port; /* default port number */
1084
1085 __le16 tx_min_bw; /* Multiple of 100mbpc */
1086 __le16 tx_max_bw;
1087 __le16 reserved1[2];
1088
1089 u8 mac[ETH_ALEN];
1090 u8 reserved2[106];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001091} __packed;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001092
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001093struct qlcnic_npar_info {
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001094 u16 pvid;
Anirban Chakrabortycea89752010-07-13 20:33:35 +00001095 u16 min_bw;
1096 u16 max_bw;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001097 u8 phy_port;
1098 u8 type;
1099 u8 active;
1100 u8 enable_pm;
1101 u8 dest_npar;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001102 u8 discard_tagged;
Rajesh Borundia73733732010-08-31 17:17:50 +00001103 u8 mac_override;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001104 u8 mac_anti_spoof;
1105 u8 promisc_mode;
1106 u8 offload_flags;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001107};
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001108
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001109struct qlcnic_eswitch {
1110 u8 port;
1111 u8 active_vports;
1112 u8 active_vlans;
1113 u8 active_ucast_filters;
1114 u8 max_ucast_filters;
1115 u8 max_active_vlans;
1116
1117 u32 flags;
1118#define QLCNIC_SWITCH_ENABLE BIT_1
1119#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1120#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1121#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1122};
1123
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001124
1125/* Return codes for Error handling */
1126#define QL_STATUS_INVALID_PARAM -1
1127
Sucheta Chakraborty2abea2f2010-11-16 14:07:53 +00001128#define MAX_BW 100 /* % of link speed */
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001129#define MAX_VLAN_ID 4095
1130#define MIN_VLAN_ID 2
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001131#define DEFAULT_MAC_LEARN 1
1132
Sony Chacko0184bbb2010-10-26 17:53:09 +00001133#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
Sucheta Chakraborty2abea2f2010-11-16 14:07:53 +00001134#define IS_VALID_BW(bw) (bw <= MAX_BW)
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001135
1136struct qlcnic_pci_func_cfg {
1137 u16 func_type;
1138 u16 min_bw;
1139 u16 max_bw;
1140 u16 port_num;
1141 u8 pci_func;
1142 u8 func_state;
1143 u8 def_mac_addr[6];
1144};
1145
1146struct qlcnic_npar_func_cfg {
1147 u32 fw_capab;
1148 u16 port_num;
1149 u16 min_bw;
1150 u16 max_bw;
1151 u16 max_tx_queues;
1152 u16 max_rx_queues;
1153 u8 pci_func;
1154 u8 op_mode;
1155};
1156
1157struct qlcnic_pm_func_cfg {
1158 u8 pci_func;
1159 u8 action;
1160 u8 dest_npar;
1161 u8 reserved[5];
1162};
1163
1164struct qlcnic_esw_func_cfg {
1165 u16 vlan_id;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001166 u8 op_mode;
1167 u8 op_type;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001168 u8 pci_func;
1169 u8 host_vlan_tag;
1170 u8 promisc_mode;
1171 u8 discard_tagged;
Rajesh Borundia73733732010-08-31 17:17:50 +00001172 u8 mac_override;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001173 u8 mac_anti_spoof;
1174 u8 offload_flags;
1175 u8 reserved[5];
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001176};
1177
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001178#define QLCNIC_STATS_VERSION 1
1179#define QLCNIC_STATS_PORT 1
1180#define QLCNIC_STATS_ESWITCH 2
1181#define QLCNIC_QUERY_RX_COUNTER 0
1182#define QLCNIC_QUERY_TX_COUNTER 1
Amit Kumar Salechaef182802010-10-04 04:20:10 +00001183#define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
1184
1185#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1186do { \
1187 if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
1188 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1189 (VAL1) = (VAL2); \
1190 else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
1191 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1192 (VAL1) += (VAL2); \
1193} while (0)
1194
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001195struct __qlcnic_esw_statistics {
1196 __le16 context_id;
1197 __le16 version;
1198 __le16 size;
1199 __le16 unused;
1200 __le64 unicast_frames;
1201 __le64 multicast_frames;
1202 __le64 broadcast_frames;
1203 __le64 dropped_frames;
1204 __le64 errors;
1205 __le64 local_frames;
1206 __le64 numbytes;
1207 __le64 rsvd[3];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001208} __packed;
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001209
1210struct qlcnic_esw_statistics {
1211 struct __qlcnic_esw_statistics rx;
1212 struct __qlcnic_esw_statistics tx;
1213};
1214
Anirban Chakraborty18f2f612011-05-12 12:48:33 +00001215struct qlcnic_common_entry_hdr {
1216 __le32 type;
1217 __le32 offset;
1218 __le32 cap_size;
1219 u8 mask;
1220 u8 rsvd[2];
1221 u8 flags;
1222} __packed;
1223
1224struct __crb {
1225 __le32 addr;
1226 u8 stride;
1227 u8 rsvd1[3];
1228 __le32 data_size;
1229 __le32 no_ops;
1230 __le32 rsvd2[4];
1231} __packed;
1232
1233struct __ctrl {
1234 __le32 addr;
1235 u8 stride;
1236 u8 index_a;
1237 __le16 timeout;
1238 __le32 data_size;
1239 __le32 no_ops;
1240 u8 opcode;
1241 u8 index_v;
1242 u8 shl_val;
1243 u8 shr_val;
1244 __le32 val1;
1245 __le32 val2;
1246 __le32 val3;
1247} __packed;
1248
1249struct __cache {
1250 __le32 addr;
Anirban Chakrabortyc40f4ef2011-06-22 02:52:19 +00001251 __le16 stride;
Anirban Chakraborty18f2f612011-05-12 12:48:33 +00001252 __le16 init_tag_val;
1253 __le32 size;
1254 __le32 no_ops;
1255 __le32 ctrl_addr;
1256 __le32 ctrl_val;
1257 __le32 read_addr;
1258 u8 read_addr_stride;
1259 u8 read_addr_num;
1260 u8 rsvd1[2];
1261} __packed;
1262
1263struct __ocm {
1264 u8 rsvd[8];
1265 __le32 size;
1266 __le32 no_ops;
1267 u8 rsvd1[8];
1268 __le32 read_addr;
1269 __le32 read_addr_stride;
1270} __packed;
1271
1272struct __mem {
1273 u8 rsvd[24];
1274 __le32 addr;
1275 __le32 size;
1276} __packed;
1277
1278struct __mux {
1279 __le32 addr;
1280 u8 rsvd[4];
1281 __le32 size;
1282 __le32 no_ops;
1283 __le32 val;
1284 __le32 val_stride;
1285 __le32 read_addr;
1286 u8 rsvd2[4];
1287} __packed;
1288
1289struct __queue {
1290 __le32 sel_addr;
1291 __le16 stride;
1292 u8 rsvd[2];
1293 __le32 size;
1294 __le32 no_ops;
1295 u8 rsvd2[8];
1296 __le32 read_addr;
1297 u8 read_addr_stride;
1298 u8 read_addr_cnt;
1299 u8 rsvd3[2];
1300} __packed;
1301
1302struct qlcnic_dump_entry {
1303 struct qlcnic_common_entry_hdr hdr;
1304 union {
1305 struct __crb crb;
1306 struct __cache cache;
1307 struct __ocm ocm;
1308 struct __mem mem;
1309 struct __mux mux;
1310 struct __queue que;
1311 struct __ctrl ctrl;
1312 } region;
1313} __packed;
1314
1315enum op_codes {
1316 QLCNIC_DUMP_NOP = 0,
1317 QLCNIC_DUMP_READ_CRB = 1,
1318 QLCNIC_DUMP_READ_MUX = 2,
1319 QLCNIC_DUMP_QUEUE = 3,
1320 QLCNIC_DUMP_BRD_CONFIG = 4,
1321 QLCNIC_DUMP_READ_OCM = 6,
1322 QLCNIC_DUMP_PEG_REG = 7,
1323 QLCNIC_DUMP_L1_DTAG = 8,
1324 QLCNIC_DUMP_L1_ITAG = 9,
1325 QLCNIC_DUMP_L1_DATA = 11,
1326 QLCNIC_DUMP_L1_INST = 12,
1327 QLCNIC_DUMP_L2_DTAG = 21,
1328 QLCNIC_DUMP_L2_ITAG = 22,
1329 QLCNIC_DUMP_L2_DATA = 23,
1330 QLCNIC_DUMP_L2_INST = 24,
1331 QLCNIC_DUMP_READ_ROM = 71,
1332 QLCNIC_DUMP_READ_MEM = 72,
1333 QLCNIC_DUMP_READ_CTRL = 98,
1334 QLCNIC_DUMP_TLHDR = 99,
1335 QLCNIC_DUMP_RDEND = 255
1336};
1337
1338#define QLCNIC_DUMP_WCRB BIT_0
1339#define QLCNIC_DUMP_RWCRB BIT_1
1340#define QLCNIC_DUMP_ANDCRB BIT_2
1341#define QLCNIC_DUMP_ORCRB BIT_3
1342#define QLCNIC_DUMP_POLLCRB BIT_4
1343#define QLCNIC_DUMP_RD_SAVE BIT_5
1344#define QLCNIC_DUMP_WRT_SAVED BIT_6
1345#define QLCNIC_DUMP_MOD_SAVE_ST BIT_7
1346#define QLCNIC_DUMP_SKIP BIT_7
1347
1348#define QLCNIC_DUMP_MASK_MIN 3
Anirban Chakraborty40522992011-07-14 03:16:55 +00001349#define QLCNIC_DUMP_MASK_DEF 0x1f
Anirban Chakraborty18f2f612011-05-12 12:48:33 +00001350#define QLCNIC_DUMP_MASK_MAX 0xff
1351#define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
Anirban Chakraborty9d6a6442011-06-22 02:52:22 +00001352#define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
1353#define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
Anirban Chakraborty3d465122011-07-29 13:30:26 +00001354#define QLCNIC_FORCE_FW_RESET 0xdeaddead
Sucheta Chakrabortyb43e5ee2012-04-26 10:31:29 +00001355#define QLCNIC_SET_QUIESCENT 0xadd00010
1356#define QLCNIC_RESET_QUIESCENT 0xadd00020
Anirban Chakraborty18f2f612011-05-12 12:48:33 +00001357
1358struct qlcnic_dump_operations {
1359 enum op_codes opcode;
1360 u32 (*handler)(struct qlcnic_adapter *,
1361 struct qlcnic_dump_entry *, u32 *);
1362};
1363
Anirban Chakraborty7777de92011-09-13 08:06:18 +00001364struct _cdrp_cmd {
1365 u32 cmd;
1366 u32 arg1;
1367 u32 arg2;
1368 u32 arg3;
1369};
1370
1371struct qlcnic_cmd_args {
1372 struct _cdrp_cmd req;
1373 struct _cdrp_cmd rsp;
1374};
1375
Anirban Chakraborty18f2f612011-05-12 12:48:33 +00001376int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
Sony Chacko7e610ca2011-04-28 11:48:19 +00001377int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001378
1379u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
1380int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
1381int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1382int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
Dhananjay Phadke897e8c72010-04-01 19:01:29 +00001383void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1384void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1385
1386#define ADDR_IN_RANGE(addr, low, high) \
1387 (((addr) < (high)) && ((addr) >= (low)))
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001388
1389#define QLCRD32(adapter, off) \
1390 (qlcnic_hw_read_wx_2M(adapter, off))
1391#define QLCWR32(adapter, off, val) \
1392 (qlcnic_hw_write_wx_2M(adapter, off, val))
1393
1394int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1395void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1396
1397#define qlcnic_rom_lock(a) \
1398 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1399#define qlcnic_rom_unlock(a) \
1400 qlcnic_pcie_sem_unlock((a), 2)
1401#define qlcnic_phy_lock(a) \
1402 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1403#define qlcnic_phy_unlock(a) \
1404 qlcnic_pcie_sem_unlock((a), 3)
1405#define qlcnic_api_lock(a) \
1406 qlcnic_pcie_sem_lock((a), 5, 0)
1407#define qlcnic_api_unlock(a) \
1408 qlcnic_pcie_sem_unlock((a), 5)
1409#define qlcnic_sw_lock(a) \
1410 qlcnic_pcie_sem_lock((a), 6, 0)
1411#define qlcnic_sw_unlock(a) \
1412 qlcnic_pcie_sem_unlock((a), 6)
1413#define crb_win_lock(a) \
1414 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1415#define crb_win_unlock(a) \
1416 qlcnic_pcie_sem_unlock((a), 7)
1417
Sucheta Chakraborty728a98b2011-08-29 12:50:30 +00001418#define __QLCNIC_MAX_LED_RATE 0xf
1419#define __QLCNIC_MAX_LED_STATE 0x2
1420
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001421int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
1422int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
Sucheta Chakraborty897d3592010-02-01 05:24:58 +00001423int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
Amit Kumar Salechab5e54922010-08-31 17:17:51 +00001424void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1425void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
Anirban Chakraborty18f2f612011-05-12 12:48:33 +00001426int qlcnic_dump_fw(struct qlcnic_adapter *);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001427
1428/* Functions from qlcnic_init.c */
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001429int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1430int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1431void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1432void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1433int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
Sucheta Chakrabortyb3a24642010-05-13 03:07:48 +00001434int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
schacko8f891382010-06-17 02:56:40 +00001435int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001436
Anirban Chakraborty18f2f612011-05-12 12:48:33 +00001437int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001438int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1439 u8 *bytes, size_t size);
1440int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1441void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1442
1443void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
1444
1445int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1446void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1447
Amit Kumar Salecha8a15ad12010-06-22 03:19:01 +00001448int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1449void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1450
1451void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001452void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1453void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1454
Sony Chackod4066832010-08-19 05:08:31 +00001455int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001456void qlcnic_watchdog_task(struct work_struct *work);
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001457void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001458 struct qlcnic_host_rds_ring *rds_ring);
1459int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1460void qlcnic_set_multi(struct net_device *netdev);
1461void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1462int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
1463int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
1464int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
Sucheta Chakrabortyb5015952010-10-04 04:20:12 +00001465int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001466int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
1467void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
1468
1469int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1470int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001471netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1472 netdev_features_t features);
1473int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001474int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001475int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001476int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1477void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
1478 struct qlcnic_host_tx_ring *tx_ring);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001479void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
Sucheta Chakraborty22c8c932011-06-22 02:52:23 +00001480void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
1481void qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter);
1482int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode);
1483
1484/* Functions from qlcnic_ethtool.c */
1485int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001486
1487/* Functions from qlcnic_main.c */
1488int qlcnic_reset_context(struct qlcnic_adapter *);
Anirban Chakraborty7777de92011-09-13 08:06:18 +00001489void qlcnic_issue_cmd(struct qlcnic_adapter *adapter, struct qlcnic_cmd_args *);
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +00001490void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1491int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
Amit Kumar Salechacdaff182010-02-01 05:25:00 +00001492netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
Sucheta Chakrabortyf94bc1e2011-04-28 11:48:18 +00001493int qlcnic_validate_max_rss(struct net_device *netdev, u8 max_hw, u8 val);
1494int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
Anirban Chakraborty18f2f612011-05-12 12:48:33 +00001495void qlcnic_dev_request_reset(struct qlcnic_adapter *);
Sucheta Chakrabortye5dcf6d2011-07-14 03:16:52 +00001496void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001497
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001498/* Management functions */
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001499int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001500int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001501int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001502int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001503
1504/* eSwitch management functions */
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001505int qlcnic_config_switch_port(struct qlcnic_adapter *,
1506 struct qlcnic_esw_func_cfg *);
1507int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1508 struct qlcnic_esw_func_cfg *);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001509int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001510int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1511 struct __qlcnic_esw_statistics *);
1512int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1513 struct __qlcnic_esw_statistics *);
1514int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001515extern int qlcnic_config_tso;
1516
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001517/*
1518 * QLOGIC Board information
1519 */
1520
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001521#define QLCNIC_MAX_BOARD_NAME_LEN 100
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001522struct qlcnic_brdinfo {
1523 unsigned short vendor;
1524 unsigned short device;
1525 unsigned short sub_vendor;
1526 unsigned short sub_device;
1527 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1528};
1529
1530static const struct qlcnic_brdinfo qlcnic_boards[] = {
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001531 {0x1077, 0x8020, 0x1077, 0x203,
Amit Kumar Salecha1515faf2010-03-08 00:14:50 +00001532 "8200 Series Single Port 10GbE Converged Network Adapter "
1533 "(TCP/IP Networking)"},
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001534 {0x1077, 0x8020, 0x1077, 0x207,
Amit Kumar Salecha1515faf2010-03-08 00:14:50 +00001535 "8200 Series Dual Port 10GbE Converged Network Adapter "
1536 "(TCP/IP Networking)"},
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001537 {0x1077, 0x8020, 0x1077, 0x20b,
1538 "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
1539 {0x1077, 0x8020, 0x1077, 0x20c,
1540 "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
1541 {0x1077, 0x8020, 0x1077, 0x20f,
1542 "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
Sritej Velagae132d8d2010-08-26 14:03:05 +00001543 {0x1077, 0x8020, 0x103c, 0x3733,
Sritej Velaga6336acd2010-10-07 23:46:08 +00001544 "NC523SFP 10Gb 2-port Server Adapter"},
Sritej Velaga2679a132010-11-16 14:08:23 +00001545 {0x1077, 0x8020, 0x103c, 0x3346,
1546 "CN1000Q Dual Port Converged Network Adapter"},
Sritej Velagaa941fef2011-07-14 03:16:51 +00001547 {0x1077, 0x8020, 0x1077, 0x210,
1548 "QME8242-k 10GbE Dual Port Mezzanine Card"},
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001549 {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
1550};
1551
1552#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
1553
1554static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1555{
Anirban Chakraborty036d61f2011-04-01 14:28:11 +00001556 if (likely(tx_ring->producer < tx_ring->sw_consumer))
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001557 return tx_ring->sw_consumer - tx_ring->producer;
1558 else
1559 return tx_ring->sw_consumer + tx_ring->num_desc -
1560 tx_ring->producer;
1561}
1562
1563extern const struct ethtool_ops qlcnic_ethtool_ops;
Sucheta Chakrabortyb43e5ee2012-04-26 10:31:29 +00001564extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001565
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001566struct qlcnic_nic_template {
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001567 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1568 int (*config_led) (struct qlcnic_adapter *, u32, u32);
Anirban Chakraborty9f26f542010-06-01 11:33:09 +00001569 int (*start_firmware) (struct qlcnic_adapter *);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001570};
1571
Amit Kumar Salecha65b5b422010-04-01 19:01:33 +00001572#define QLCDB(adapter, lvl, _fmt, _args...) do { \
1573 if (NETIF_MSG_##lvl & adapter->msg_enable) \
1574 printk(KERN_INFO "%s: %s: " _fmt, \
1575 dev_name(&adapter->pdev->dev), \
1576 __func__, ##_args); \
1577 } while (0)
1578
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001579#endif /* __QLCNIC_H_ */