Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012 Philippe Reynes <tremyfr@yahoo.fr> |
| 3 | * Copyright 2012 Armadeus Systems <support@armadeus.com> |
| 4 | * |
| 5 | * Based on code which is: Copyright 2012 Sascha Hauer, Pengutronix |
| 6 | * |
| 7 | * The code contained herein is licensed under the GNU General Public |
| 8 | * License. You may obtain a copy of the GNU General Public License |
| 9 | * Version 2 or later at the following locations: |
| 10 | * |
| 11 | * http://www.opensource.org/licenses/gpl-license.html |
| 12 | * http://www.gnu.org/copyleft/gpl.html |
| 13 | */ |
| 14 | |
| 15 | /dts-v1/; |
Shawn Guo | 36dffd8 | 2013-04-07 10:49:34 +0800 | [diff] [blame] | 16 | #include "imx27.dtsi" |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 17 | |
| 18 | / { |
| 19 | model = "Armadeus Systems APF27 module"; |
| 20 | compatible = "armadeus,imx27-apf27", "fsl,imx27"; |
| 21 | |
| 22 | memory { |
| 23 | reg = <0xa0000000 0x04000000>; |
| 24 | }; |
| 25 | |
| 26 | clocks { |
| 27 | #address-cells = <1>; |
| 28 | #size-cells = <0>; |
| 29 | |
| 30 | osc26m { |
| 31 | compatible = "fsl,imx-osc26m", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 32 | #clock-cells = <0>; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 33 | clock-frequency = <0>; |
| 34 | }; |
| 35 | }; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 36 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 37 | |
Gwenhael Goavec-Merou | 7672d8e | 2013-11-28 08:19:31 +0100 | [diff] [blame] | 38 | &iomuxc { |
| 39 | imx27-apf27 { |
| 40 | pinctrl_fec1: fec1grp { |
| 41 | fsl,pins = < |
| 42 | MX27_PAD_SD3_CMD__FEC_TXD0 0x0 |
| 43 | MX27_PAD_SD3_CLK__FEC_TXD1 0x0 |
| 44 | MX27_PAD_ATA_DATA0__FEC_TXD2 0x0 |
| 45 | MX27_PAD_ATA_DATA1__FEC_TXD3 0x0 |
| 46 | MX27_PAD_ATA_DATA2__FEC_RX_ER 0x0 |
| 47 | MX27_PAD_ATA_DATA3__FEC_RXD1 0x0 |
| 48 | MX27_PAD_ATA_DATA4__FEC_RXD2 0x0 |
| 49 | MX27_PAD_ATA_DATA5__FEC_RXD3 0x0 |
| 50 | MX27_PAD_ATA_DATA6__FEC_MDIO 0x0 |
| 51 | MX27_PAD_ATA_DATA7__FEC_MDC 0x0 |
| 52 | MX27_PAD_ATA_DATA8__FEC_CRS 0x0 |
| 53 | MX27_PAD_ATA_DATA9__FEC_TX_CLK 0x0 |
| 54 | MX27_PAD_ATA_DATA10__FEC_RXD0 0x0 |
| 55 | MX27_PAD_ATA_DATA11__FEC_RX_DV 0x0 |
| 56 | MX27_PAD_ATA_DATA12__FEC_RX_CLK 0x0 |
| 57 | MX27_PAD_ATA_DATA13__FEC_COL 0x0 |
| 58 | MX27_PAD_ATA_DATA14__FEC_TX_ER 0x0 |
| 59 | MX27_PAD_ATA_DATA15__FEC_TX_EN 0x0 |
| 60 | >; |
| 61 | }; |
| 62 | |
| 63 | pinctrl_uart1: uart1grp { |
| 64 | fsl,pins = < |
| 65 | MX27_PAD_UART1_TXD__UART1_TXD 0x0 |
| 66 | MX27_PAD_UART1_RXD__UART1_RXD 0x0 |
| 67 | >; |
| 68 | }; |
| 69 | }; |
| 70 | }; |
| 71 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 72 | &uart1 { |
Gwenhael Goavec-Merou | 7672d8e | 2013-11-28 08:19:31 +0100 | [diff] [blame] | 73 | pinctrl-names = "default"; |
| 74 | pinctrl-0 = <&pinctrl_uart1>; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 75 | status = "okay"; |
| 76 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 77 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 78 | &fec { |
Gwenhael Goavec-Merou | 7672d8e | 2013-11-28 08:19:31 +0100 | [diff] [blame] | 79 | pinctrl-names = "default"; |
| 80 | pinctrl-0 = <&pinctrl_fec1>; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 81 | status = "okay"; |
| 82 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 83 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 84 | &nfc { |
| 85 | status = "okay"; |
| 86 | nand-bus-width = <16>; |
| 87 | nand-ecc-mode = "hw"; |
| 88 | nand-on-flash-bbt; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 89 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 90 | partition@0 { |
| 91 | label = "u-boot"; |
| 92 | reg = <0x0 0x100000>; |
| 93 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 94 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 95 | partition@100000 { |
| 96 | label = "env"; |
| 97 | reg = <0x100000 0x80000>; |
| 98 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 99 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 100 | partition@180000 { |
| 101 | label = "env2"; |
| 102 | reg = <0x180000 0x80000>; |
| 103 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 104 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 105 | partition@200000 { |
| 106 | label = "firmware"; |
| 107 | reg = <0x200000 0x80000>; |
| 108 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 109 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 110 | partition@280000 { |
| 111 | label = "dtb"; |
| 112 | reg = <0x280000 0x80000>; |
| 113 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 114 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 115 | partition@300000 { |
| 116 | label = "kernel"; |
| 117 | reg = <0x300000 0x500000>; |
| 118 | }; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 119 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 120 | partition@800000 { |
| 121 | label = "rootfs"; |
| 122 | reg = <0x800000 0xf800000>; |
Philippe Reynes | 632506a | 2012-11-12 21:28:33 +0100 | [diff] [blame] | 123 | }; |
| 124 | }; |