Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 1 | /* |
| 2 | * drivers/net/phy/broadcom.c |
| 3 | * |
| 4 | * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet |
| 5 | * transceivers. |
| 6 | * |
| 7 | * Copyright (c) 2006 Maciej W. Rozycki |
| 8 | * |
| 9 | * Inspired by code written by Amy Fong. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License |
| 13 | * as published by the Free Software Foundation; either version |
| 14 | * 2 of the License, or (at your option) any later version. |
| 15 | */ |
| 16 | |
| 17 | #include <linux/module.h> |
| 18 | #include <linux/phy.h> |
Matt Carlson | 8649f13 | 2009-11-02 14:30:00 +0000 | [diff] [blame] | 19 | #include <linux/brcmphy.h> |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 20 | |
Matt Carlson | d9221e6 | 2009-08-25 10:11:26 +0000 | [diff] [blame] | 21 | |
| 22 | #define BRCM_PHY_MODEL(phydev) \ |
| 23 | ((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask) |
| 24 | |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 25 | #define BRCM_PHY_REV(phydev) \ |
| 26 | ((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask)) |
| 27 | |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 28 | |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 29 | #define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */ |
| 30 | #define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */ |
| 31 | #define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */ |
| 32 | |
| 33 | #define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */ |
| 34 | #define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */ |
| 35 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 36 | #define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */ |
| 37 | #define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */ |
| 38 | #define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */ |
| 39 | #define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */ |
| 40 | |
| 41 | #define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */ |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 42 | #define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */ |
| 43 | #define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */ |
| 44 | #define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */ |
| 45 | #define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */ |
| 46 | #define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */ |
| 47 | #define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */ |
| 48 | #define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */ |
| 49 | #define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */ |
| 50 | #define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */ |
| 51 | #define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */ |
| 52 | #define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */ |
| 53 | #define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */ |
| 54 | #define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */ |
| 55 | #define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */ |
| 56 | #define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */ |
| 57 | #define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */ |
| 58 | #define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */ |
| 59 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 60 | #define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */ |
| 61 | #define MII_BCM54XX_SHD_WRITE 0x8000 |
| 62 | #define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10) |
| 63 | #define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0) |
| 64 | |
| 65 | /* |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 66 | * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18) |
| 67 | */ |
| 68 | #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000 |
| 69 | #define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400 |
| 70 | #define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800 |
| 71 | |
| 72 | #define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000 |
| 73 | #define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200 |
| 74 | #define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000 |
| 75 | #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007 |
| 76 | |
| 77 | #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000 |
| 78 | |
| 79 | |
| 80 | /* |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 81 | * Broadcom LED source encodings. These are used in BCM5461, BCM5481, |
| 82 | * BCM5482, and possibly some others. |
| 83 | */ |
| 84 | #define BCM_LED_SRC_LINKSPD1 0x0 |
| 85 | #define BCM_LED_SRC_LINKSPD2 0x1 |
| 86 | #define BCM_LED_SRC_XMITLED 0x2 |
| 87 | #define BCM_LED_SRC_ACTIVITYLED 0x3 |
| 88 | #define BCM_LED_SRC_FDXLED 0x4 |
| 89 | #define BCM_LED_SRC_SLAVE 0x5 |
| 90 | #define BCM_LED_SRC_INTR 0x6 |
| 91 | #define BCM_LED_SRC_QUALITY 0x7 |
| 92 | #define BCM_LED_SRC_RCVLED 0x8 |
| 93 | #define BCM_LED_SRC_MULTICOLOR1 0xa |
| 94 | #define BCM_LED_SRC_OPENSHORT 0xb |
| 95 | #define BCM_LED_SRC_OFF 0xe /* Tied high */ |
| 96 | #define BCM_LED_SRC_ON 0xf /* Tied low */ |
| 97 | |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 98 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 99 | /* |
| 100 | * BCM5482: Shadow registers |
| 101 | * Shadow values go into bits [14:10] of register 0x1c to select a shadow |
| 102 | * register to access. |
| 103 | */ |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 104 | /* 00101: Spare Control Register 3 */ |
| 105 | #define BCM54XX_SHD_SCR3 0x05 |
| 106 | #define BCM54XX_SHD_SCR3_DEF_CLK125 0x0001 |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 107 | #define BCM54XX_SHD_SCR3_DLLAPD_DIS 0x0002 |
Matt Carlson | 52fae08 | 2009-11-02 14:32:38 +0000 | [diff] [blame] | 108 | #define BCM54XX_SHD_SCR3_TRDDAPD 0x0004 |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 109 | |
| 110 | /* 01010: Auto Power-Down */ |
| 111 | #define BCM54XX_SHD_APD 0x0a |
| 112 | #define BCM54XX_SHD_APD_EN 0x0020 |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 113 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 114 | #define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */ |
| 115 | /* LED3 / ~LINKSPD[2] selector */ |
| 116 | #define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4) |
| 117 | /* LED1 / ~LINKSPD[1] selector */ |
| 118 | #define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0) |
Matt Carlson | 63a14ce | 2009-11-02 14:30:40 +0000 | [diff] [blame] | 119 | #define BCM54XX_SHD_RGMII_MODE 0x0b /* 01011: RGMII Mode Selector */ |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 120 | #define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */ |
| 121 | #define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */ |
| 122 | #define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */ |
| 123 | #define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */ |
| 124 | #define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */ |
| 125 | |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 126 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 127 | /* |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 128 | * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17) |
| 129 | */ |
| 130 | #define MII_BCM54XX_EXP_AADJ1CH0 0x001f |
| 131 | #define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200 |
| 132 | #define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100 |
| 133 | #define MII_BCM54XX_EXP_AADJ1CH3 0x601f |
| 134 | #define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002 |
| 135 | #define MII_BCM54XX_EXP_EXP08 0x0F08 |
| 136 | #define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001 |
| 137 | #define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200 |
| 138 | #define MII_BCM54XX_EXP_EXP75 0x0f75 |
| 139 | #define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c |
Matt Carlson | d9221e6 | 2009-08-25 10:11:26 +0000 | [diff] [blame] | 140 | #define MII_BCM54XX_EXP_EXP75_CM_OSC 0x0001 |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 141 | #define MII_BCM54XX_EXP_EXP96 0x0f96 |
| 142 | #define MII_BCM54XX_EXP_EXP96_MYST 0x0010 |
| 143 | #define MII_BCM54XX_EXP_EXP97 0x0f97 |
| 144 | #define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c |
| 145 | |
| 146 | /* |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 147 | * BCM5482: Secondary SerDes registers |
| 148 | */ |
| 149 | #define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */ |
| 150 | #define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */ |
| 151 | #define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */ |
| 152 | #define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */ |
| 153 | #define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */ |
| 154 | |
Matt Carlson | d7a2ed9 | 2009-08-25 10:10:58 +0000 | [diff] [blame] | 155 | |
| 156 | /*****************************************************************************/ |
| 157 | /* Fast Ethernet Transceiver definitions. */ |
| 158 | /*****************************************************************************/ |
| 159 | |
| 160 | #define MII_BRCM_FET_INTREG 0x1a /* Interrupt register */ |
| 161 | #define MII_BRCM_FET_IR_MASK 0x0100 /* Mask all interrupts */ |
| 162 | #define MII_BRCM_FET_IR_LINK_EN 0x0200 /* Link status change enable */ |
| 163 | #define MII_BRCM_FET_IR_SPEED_EN 0x0400 /* Link speed change enable */ |
| 164 | #define MII_BRCM_FET_IR_DUPLEX_EN 0x0800 /* Duplex mode change enable */ |
| 165 | #define MII_BRCM_FET_IR_ENABLE 0x4000 /* Interrupt enable */ |
| 166 | |
| 167 | #define MII_BRCM_FET_BRCMTEST 0x1f /* Brcm test register */ |
| 168 | #define MII_BRCM_FET_BT_SRE 0x0080 /* Shadow register enable */ |
| 169 | |
| 170 | |
| 171 | /*** Shadow register definitions ***/ |
| 172 | |
| 173 | #define MII_BRCM_FET_SHDW_MISCCTRL 0x10 /* Shadow misc ctrl */ |
| 174 | #define MII_BRCM_FET_SHDW_MC_FAME 0x4000 /* Force Auto MDIX enable */ |
| 175 | |
| 176 | #define MII_BRCM_FET_SHDW_AUXMODE4 0x1a /* Auxiliary mode 4 */ |
| 177 | #define MII_BRCM_FET_SHDW_AM4_LED_MASK 0x0003 |
| 178 | #define MII_BRCM_FET_SHDW_AM4_LED_MODE1 0x0001 |
| 179 | |
| 180 | #define MII_BRCM_FET_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */ |
| 181 | #define MII_BRCM_FET_SHDW_AS2_APDE 0x0020 /* Auto power down enable */ |
| 182 | |
| 183 | |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 184 | MODULE_DESCRIPTION("Broadcom PHY driver"); |
| 185 | MODULE_AUTHOR("Maciej W. Rozycki"); |
| 186 | MODULE_LICENSE("GPL"); |
| 187 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 188 | /* |
| 189 | * Indirect register access functions for the 1000BASE-T/100BASE-TX/10BASE-T |
| 190 | * 0x1c shadow registers. |
| 191 | */ |
| 192 | static int bcm54xx_shadow_read(struct phy_device *phydev, u16 shadow) |
| 193 | { |
| 194 | phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow)); |
| 195 | return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD)); |
| 196 | } |
| 197 | |
| 198 | static int bcm54xx_shadow_write(struct phy_device *phydev, u16 shadow, u16 val) |
| 199 | { |
| 200 | return phy_write(phydev, MII_BCM54XX_SHD, |
| 201 | MII_BCM54XX_SHD_WRITE | |
| 202 | MII_BCM54XX_SHD_VAL(shadow) | |
| 203 | MII_BCM54XX_SHD_DATA(val)); |
| 204 | } |
| 205 | |
Matt Carlson | 042a75b | 2008-11-03 16:56:29 -0800 | [diff] [blame] | 206 | /* Indirect register access functions for the Expansion Registers */ |
Matt Carlson | d9221e6 | 2009-08-25 10:11:26 +0000 | [diff] [blame] | 207 | static int bcm54xx_exp_read(struct phy_device *phydev, u16 regnum) |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 208 | { |
| 209 | int val; |
| 210 | |
Matt Carlson | 042a75b | 2008-11-03 16:56:29 -0800 | [diff] [blame] | 211 | val = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum); |
| 212 | if (val < 0) |
| 213 | return val; |
| 214 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 215 | val = phy_read(phydev, MII_BCM54XX_EXP_DATA); |
Matt Carlson | 042a75b | 2008-11-03 16:56:29 -0800 | [diff] [blame] | 216 | |
| 217 | /* Restore default value. It's O.K. if this write fails. */ |
| 218 | phy_write(phydev, MII_BCM54XX_EXP_SEL, 0); |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 219 | |
| 220 | return val; |
| 221 | } |
| 222 | |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 223 | static int bcm54xx_exp_write(struct phy_device *phydev, u16 regnum, u16 val) |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 224 | { |
| 225 | int ret; |
| 226 | |
Matt Carlson | 042a75b | 2008-11-03 16:56:29 -0800 | [diff] [blame] | 227 | ret = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum); |
| 228 | if (ret < 0) |
| 229 | return ret; |
| 230 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 231 | ret = phy_write(phydev, MII_BCM54XX_EXP_DATA, val); |
Matt Carlson | 042a75b | 2008-11-03 16:56:29 -0800 | [diff] [blame] | 232 | |
| 233 | /* Restore default value. It's O.K. if this write fails. */ |
| 234 | phy_write(phydev, MII_BCM54XX_EXP_SEL, 0); |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 235 | |
| 236 | return ret; |
| 237 | } |
| 238 | |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 239 | static int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val) |
| 240 | { |
| 241 | return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val); |
| 242 | } |
| 243 | |
Matt Carlson | 47b1b53 | 2009-11-02 14:28:04 +0000 | [diff] [blame] | 244 | /* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */ |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 245 | static int bcm50610_a0_workaround(struct phy_device *phydev) |
| 246 | { |
| 247 | int err; |
| 248 | |
Matt Carlson | 47b1b53 | 2009-11-02 14:28:04 +0000 | [diff] [blame] | 249 | err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH0, |
| 250 | MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN | |
| 251 | MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF); |
| 252 | if (err < 0) |
| 253 | return err; |
| 254 | |
| 255 | err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH3, |
| 256 | MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ); |
| 257 | if (err < 0) |
| 258 | return err; |
| 259 | |
| 260 | err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75, |
| 261 | MII_BCM54XX_EXP_EXP75_VDACCTRL); |
| 262 | if (err < 0) |
| 263 | return err; |
| 264 | |
| 265 | err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP96, |
| 266 | MII_BCM54XX_EXP_EXP96_MYST); |
| 267 | if (err < 0) |
| 268 | return err; |
| 269 | |
| 270 | err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP97, |
| 271 | MII_BCM54XX_EXP_EXP97_MYST); |
| 272 | |
| 273 | return err; |
| 274 | } |
| 275 | |
| 276 | static int bcm54xx_phydsp_config(struct phy_device *phydev) |
| 277 | { |
| 278 | int err, err2; |
| 279 | |
| 280 | /* Enable the SMDSP clock */ |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 281 | err = bcm54xx_auxctl_write(phydev, |
| 282 | MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL, |
| 283 | MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA | |
| 284 | MII_BCM54XX_AUXCTL_ACTL_TX_6DB); |
| 285 | if (err < 0) |
| 286 | return err; |
| 287 | |
Matt Carlson | 219c6ef | 2009-11-02 14:28:33 +0000 | [diff] [blame] | 288 | if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 || |
| 289 | BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) { |
| 290 | /* Clear bit 9 to fix a phy interop issue. */ |
| 291 | err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP08, |
| 292 | MII_BCM54XX_EXP_EXP08_RJCT_2MHZ); |
| 293 | if (err < 0) |
| 294 | goto error; |
| 295 | |
| 296 | if (phydev->drv->phy_id == PHY_ID_BCM50610) { |
| 297 | err = bcm50610_a0_workaround(phydev); |
| 298 | if (err < 0) |
| 299 | goto error; |
| 300 | } |
| 301 | } |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 302 | |
Matt Carlson | 47b1b53 | 2009-11-02 14:28:04 +0000 | [diff] [blame] | 303 | if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) { |
| 304 | int val; |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 305 | |
Matt Carlson | 47b1b53 | 2009-11-02 14:28:04 +0000 | [diff] [blame] | 306 | val = bcm54xx_exp_read(phydev, MII_BCM54XX_EXP_EXP75); |
| 307 | if (val < 0) |
| 308 | goto error; |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 309 | |
Matt Carlson | 47b1b53 | 2009-11-02 14:28:04 +0000 | [diff] [blame] | 310 | val |= MII_BCM54XX_EXP_EXP75_CM_OSC; |
| 311 | err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75, val); |
| 312 | } |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 313 | |
| 314 | error: |
Matt Carlson | 47b1b53 | 2009-11-02 14:28:04 +0000 | [diff] [blame] | 315 | /* Disable the SMDSP clock */ |
| 316 | err2 = bcm54xx_auxctl_write(phydev, |
| 317 | MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL, |
| 318 | MII_BCM54XX_AUXCTL_ACTL_TX_6DB); |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 319 | |
Matt Carlson | 47b1b53 | 2009-11-02 14:28:04 +0000 | [diff] [blame] | 320 | /* Return the first error reported. */ |
| 321 | return err ? err : err2; |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 322 | } |
| 323 | |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 324 | static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev) |
| 325 | { |
Roel Kluin | 5ee6f6a | 2009-12-18 20:16:10 -0800 | [diff] [blame] | 326 | u32 orig; |
| 327 | int val; |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 328 | bool clk125en = true; |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 329 | |
| 330 | /* Abort if we are using an untested phy. */ |
roel kluin | 7ec4e7d | 2009-12-30 06:43:06 +0000 | [diff] [blame] | 331 | if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 && |
| 332 | BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 && |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 333 | BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M) |
| 334 | return; |
| 335 | |
| 336 | val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3); |
| 337 | if (val < 0) |
| 338 | return; |
| 339 | |
| 340 | orig = val; |
| 341 | |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 342 | if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 || |
| 343 | BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) && |
| 344 | BRCM_PHY_REV(phydev) >= 0x3) { |
| 345 | /* |
| 346 | * Here, bit 0 _disables_ CLK125 when set. |
| 347 | * This bit is set by default. |
| 348 | */ |
| 349 | clk125en = false; |
| 350 | } else { |
| 351 | if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) { |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 352 | /* Here, bit 0 _enables_ CLK125 when set */ |
| 353 | val &= ~BCM54XX_SHD_SCR3_DEF_CLK125; |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 354 | clk125en = false; |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 355 | } |
| 356 | } |
| 357 | |
Joe Perches | 23677ce | 2012-02-09 11:17:23 +0000 | [diff] [blame] | 358 | if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE)) |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 359 | val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS; |
| 360 | else |
| 361 | val |= BCM54XX_SHD_SCR3_DLLAPD_DIS; |
| 362 | |
Matt Carlson | 52fae08 | 2009-11-02 14:32:38 +0000 | [diff] [blame] | 363 | if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) |
| 364 | val |= BCM54XX_SHD_SCR3_TRDDAPD; |
| 365 | |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 366 | if (orig != val) |
| 367 | bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val); |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 368 | |
| 369 | val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_APD); |
| 370 | if (val < 0) |
| 371 | return; |
| 372 | |
| 373 | orig = val; |
| 374 | |
Joe Perches | 23677ce | 2012-02-09 11:17:23 +0000 | [diff] [blame] | 375 | if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE)) |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 376 | val |= BCM54XX_SHD_APD_EN; |
| 377 | else |
| 378 | val &= ~BCM54XX_SHD_APD_EN; |
| 379 | |
| 380 | if (orig != val) |
| 381 | bcm54xx_shadow_write(phydev, BCM54XX_SHD_APD, val); |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 382 | } |
| 383 | |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 384 | static int bcm54xx_config_init(struct phy_device *phydev) |
| 385 | { |
| 386 | int reg, err; |
| 387 | |
| 388 | reg = phy_read(phydev, MII_BCM54XX_ECR); |
| 389 | if (reg < 0) |
| 390 | return reg; |
| 391 | |
| 392 | /* Mask interrupts globally. */ |
| 393 | reg |= MII_BCM54XX_ECR_IM; |
| 394 | err = phy_write(phydev, MII_BCM54XX_ECR, reg); |
| 395 | if (err < 0) |
| 396 | return err; |
| 397 | |
| 398 | /* Unmask events we are interested in. */ |
| 399 | reg = ~(MII_BCM54XX_INT_DUPLEX | |
| 400 | MII_BCM54XX_INT_SPEED | |
| 401 | MII_BCM54XX_INT_LINK); |
| 402 | err = phy_write(phydev, MII_BCM54XX_IMR, reg); |
| 403 | if (err < 0) |
| 404 | return err; |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 405 | |
Matt Carlson | 63a14ce | 2009-11-02 14:30:40 +0000 | [diff] [blame] | 406 | if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 || |
| 407 | BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) && |
| 408 | (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE)) |
| 409 | bcm54xx_shadow_write(phydev, BCM54XX_SHD_RGMII_MODE, 0); |
| 410 | |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 411 | if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) || |
Matt Carlson | 52fae08 | 2009-11-02 14:32:38 +0000 | [diff] [blame] | 412 | (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) || |
Matt Carlson | c704dc2 | 2009-11-02 14:32:12 +0000 | [diff] [blame] | 413 | (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE)) |
Matt Carlson | 32e5a8d | 2009-11-02 14:31:39 +0000 | [diff] [blame] | 414 | bcm54xx_adjust_rxrefclk(phydev); |
| 415 | |
Matt Carlson | 47b1b53 | 2009-11-02 14:28:04 +0000 | [diff] [blame] | 416 | bcm54xx_phydsp_config(phydev); |
Matt Carlson | d9221e6 | 2009-08-25 10:11:26 +0000 | [diff] [blame] | 417 | |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 418 | return 0; |
| 419 | } |
| 420 | |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 421 | static int bcm5482_config_init(struct phy_device *phydev) |
| 422 | { |
| 423 | int err, reg; |
| 424 | |
| 425 | err = bcm54xx_config_init(phydev); |
| 426 | |
| 427 | if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) { |
| 428 | /* |
| 429 | * Enable secondary SerDes and its use as an LED source |
| 430 | */ |
| 431 | reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_SSD); |
| 432 | bcm54xx_shadow_write(phydev, BCM5482_SHD_SSD, |
| 433 | reg | |
| 434 | BCM5482_SHD_SSD_LEDM | |
| 435 | BCM5482_SHD_SSD_EN); |
| 436 | |
| 437 | /* |
| 438 | * Enable SGMII slave mode and auto-detection |
| 439 | */ |
Matt Carlson | 042a75b | 2008-11-03 16:56:29 -0800 | [diff] [blame] | 440 | reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD; |
| 441 | err = bcm54xx_exp_read(phydev, reg); |
| 442 | if (err < 0) |
| 443 | return err; |
| 444 | err = bcm54xx_exp_write(phydev, reg, err | |
| 445 | BCM5482_SSD_SGMII_SLAVE_EN | |
| 446 | BCM5482_SSD_SGMII_SLAVE_AD); |
| 447 | if (err < 0) |
| 448 | return err; |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 449 | |
| 450 | /* |
| 451 | * Disable secondary SerDes powerdown |
| 452 | */ |
Matt Carlson | 042a75b | 2008-11-03 16:56:29 -0800 | [diff] [blame] | 453 | reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD; |
| 454 | err = bcm54xx_exp_read(phydev, reg); |
| 455 | if (err < 0) |
| 456 | return err; |
| 457 | err = bcm54xx_exp_write(phydev, reg, |
| 458 | err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN); |
| 459 | if (err < 0) |
| 460 | return err; |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 461 | |
| 462 | /* |
| 463 | * Select 1000BASE-X register set (primary SerDes) |
| 464 | */ |
| 465 | reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_MODE); |
| 466 | bcm54xx_shadow_write(phydev, BCM5482_SHD_MODE, |
| 467 | reg | BCM5482_SHD_MODE_1000BX); |
| 468 | |
| 469 | /* |
| 470 | * LED1=ACTIVITYLED, LED3=LINKSPD[2] |
| 471 | * (Use LED1 as secondary SerDes ACTIVITY LED) |
| 472 | */ |
| 473 | bcm54xx_shadow_write(phydev, BCM5482_SHD_LEDS1, |
| 474 | BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) | |
| 475 | BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2)); |
| 476 | |
| 477 | /* |
| 478 | * Auto-negotiation doesn't seem to work quite right |
| 479 | * in this mode, so we disable it and force it to the |
| 480 | * right speed/duplex setting. Only 'link status' |
| 481 | * is important. |
| 482 | */ |
| 483 | phydev->autoneg = AUTONEG_DISABLE; |
| 484 | phydev->speed = SPEED_1000; |
| 485 | phydev->duplex = DUPLEX_FULL; |
| 486 | } |
| 487 | |
| 488 | return err; |
| 489 | } |
| 490 | |
| 491 | static int bcm5482_read_status(struct phy_device *phydev) |
| 492 | { |
| 493 | int err; |
| 494 | |
| 495 | err = genphy_read_status(phydev); |
| 496 | |
| 497 | if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) { |
| 498 | /* |
| 499 | * Only link status matters for 1000Base-X mode, so force |
| 500 | * 1000 Mbit/s full-duplex status |
| 501 | */ |
| 502 | if (phydev->link) { |
| 503 | phydev->speed = SPEED_1000; |
| 504 | phydev->duplex = DUPLEX_FULL; |
| 505 | } |
| 506 | } |
| 507 | |
| 508 | return err; |
| 509 | } |
| 510 | |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 511 | static int bcm54xx_ack_interrupt(struct phy_device *phydev) |
| 512 | { |
| 513 | int reg; |
| 514 | |
| 515 | /* Clear pending interrupts. */ |
| 516 | reg = phy_read(phydev, MII_BCM54XX_ISR); |
| 517 | if (reg < 0) |
| 518 | return reg; |
| 519 | |
| 520 | return 0; |
| 521 | } |
| 522 | |
| 523 | static int bcm54xx_config_intr(struct phy_device *phydev) |
| 524 | { |
| 525 | int reg, err; |
| 526 | |
| 527 | reg = phy_read(phydev, MII_BCM54XX_ECR); |
| 528 | if (reg < 0) |
| 529 | return reg; |
| 530 | |
| 531 | if (phydev->interrupts == PHY_INTERRUPT_ENABLED) |
| 532 | reg &= ~MII_BCM54XX_ECR_IM; |
| 533 | else |
| 534 | reg |= MII_BCM54XX_ECR_IM; |
| 535 | |
| 536 | err = phy_write(phydev, MII_BCM54XX_ECR, reg); |
| 537 | return err; |
| 538 | } |
| 539 | |
Anton Vorontsov | 57bb7e2 | 2008-03-04 19:41:32 +0300 | [diff] [blame] | 540 | static int bcm5481_config_aneg(struct phy_device *phydev) |
| 541 | { |
| 542 | int ret; |
| 543 | |
| 544 | /* Aneg firsly. */ |
| 545 | ret = genphy_config_aneg(phydev); |
| 546 | |
| 547 | /* Then we can set up the delay. */ |
| 548 | if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) { |
| 549 | u16 reg; |
| 550 | |
| 551 | /* |
| 552 | * There is no BCM5481 specification available, so down |
| 553 | * here is everything we know about "register 0x18". This |
Joe Perches | bfb9035 | 2011-08-17 06:58:04 -0700 | [diff] [blame] | 554 | * at least helps BCM5481 to successfully receive packets |
Anton Vorontsov | 57bb7e2 | 2008-03-04 19:41:32 +0300 | [diff] [blame] | 555 | * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com> |
| 556 | * says: "This sets delay between the RXD and RXC signals |
| 557 | * instead of using trace lengths to achieve timing". |
| 558 | */ |
| 559 | |
| 560 | /* Set RDX clk delay. */ |
| 561 | reg = 0x7 | (0x7 << 12); |
| 562 | phy_write(phydev, 0x18, reg); |
| 563 | |
| 564 | reg = phy_read(phydev, 0x18); |
| 565 | /* Set RDX-RXC skew. */ |
| 566 | reg |= (1 << 8); |
| 567 | /* Write bits 14:0. */ |
| 568 | reg |= (1 << 15); |
| 569 | phy_write(phydev, 0x18, reg); |
| 570 | } |
| 571 | |
| 572 | return ret; |
| 573 | } |
| 574 | |
Matt Carlson | d7a2ed9 | 2009-08-25 10:10:58 +0000 | [diff] [blame] | 575 | static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set) |
| 576 | { |
| 577 | int val; |
| 578 | |
| 579 | val = phy_read(phydev, reg); |
| 580 | if (val < 0) |
| 581 | return val; |
| 582 | |
| 583 | return phy_write(phydev, reg, val | set); |
| 584 | } |
| 585 | |
| 586 | static int brcm_fet_config_init(struct phy_device *phydev) |
| 587 | { |
| 588 | int reg, err, err2, brcmtest; |
| 589 | |
| 590 | /* Reset the PHY to bring it to a known state. */ |
| 591 | err = phy_write(phydev, MII_BMCR, BMCR_RESET); |
| 592 | if (err < 0) |
| 593 | return err; |
| 594 | |
| 595 | reg = phy_read(phydev, MII_BRCM_FET_INTREG); |
| 596 | if (reg < 0) |
| 597 | return reg; |
| 598 | |
| 599 | /* Unmask events we are interested in and mask interrupts globally. */ |
| 600 | reg = MII_BRCM_FET_IR_DUPLEX_EN | |
| 601 | MII_BRCM_FET_IR_SPEED_EN | |
| 602 | MII_BRCM_FET_IR_LINK_EN | |
| 603 | MII_BRCM_FET_IR_ENABLE | |
| 604 | MII_BRCM_FET_IR_MASK; |
| 605 | |
| 606 | err = phy_write(phydev, MII_BRCM_FET_INTREG, reg); |
| 607 | if (err < 0) |
| 608 | return err; |
| 609 | |
| 610 | /* Enable shadow register access */ |
| 611 | brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST); |
| 612 | if (brcmtest < 0) |
| 613 | return brcmtest; |
| 614 | |
| 615 | reg = brcmtest | MII_BRCM_FET_BT_SRE; |
| 616 | |
| 617 | err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg); |
| 618 | if (err < 0) |
| 619 | return err; |
| 620 | |
| 621 | /* Set the LED mode */ |
| 622 | reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4); |
| 623 | if (reg < 0) { |
| 624 | err = reg; |
| 625 | goto done; |
| 626 | } |
| 627 | |
| 628 | reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK; |
| 629 | reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1; |
| 630 | |
| 631 | err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg); |
| 632 | if (err < 0) |
| 633 | goto done; |
| 634 | |
| 635 | /* Enable auto MDIX */ |
| 636 | err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL, |
| 637 | MII_BRCM_FET_SHDW_MC_FAME); |
| 638 | if (err < 0) |
| 639 | goto done; |
| 640 | |
Matt Carlson | cdd4e09d | 2009-11-02 14:31:11 +0000 | [diff] [blame] | 641 | if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) { |
| 642 | /* Enable auto power down */ |
| 643 | err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2, |
| 644 | MII_BRCM_FET_SHDW_AS2_APDE); |
| 645 | } |
Matt Carlson | d7a2ed9 | 2009-08-25 10:10:58 +0000 | [diff] [blame] | 646 | |
| 647 | done: |
| 648 | /* Disable shadow register access */ |
| 649 | err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest); |
| 650 | if (!err) |
| 651 | err = err2; |
| 652 | |
| 653 | return err; |
| 654 | } |
| 655 | |
| 656 | static int brcm_fet_ack_interrupt(struct phy_device *phydev) |
| 657 | { |
| 658 | int reg; |
| 659 | |
| 660 | /* Clear pending interrupts. */ |
| 661 | reg = phy_read(phydev, MII_BRCM_FET_INTREG); |
| 662 | if (reg < 0) |
| 663 | return reg; |
| 664 | |
| 665 | return 0; |
| 666 | } |
| 667 | |
| 668 | static int brcm_fet_config_intr(struct phy_device *phydev) |
| 669 | { |
| 670 | int reg, err; |
| 671 | |
| 672 | reg = phy_read(phydev, MII_BRCM_FET_INTREG); |
| 673 | if (reg < 0) |
| 674 | return reg; |
| 675 | |
| 676 | if (phydev->interrupts == PHY_INTERRUPT_ENABLED) |
| 677 | reg &= ~MII_BRCM_FET_IR_MASK; |
| 678 | else |
| 679 | reg |= MII_BRCM_FET_IR_MASK; |
| 680 | |
| 681 | err = phy_write(phydev, MII_BRCM_FET_INTREG, reg); |
| 682 | return err; |
| 683 | } |
| 684 | |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 685 | static struct phy_driver broadcom_drivers[] = { |
| 686 | { |
Dmitry Baryshkov | fcb26ec | 2010-06-16 23:02:23 +0000 | [diff] [blame] | 687 | .phy_id = PHY_ID_BCM5411, |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 688 | .phy_id_mask = 0xfffffff0, |
| 689 | .name = "Broadcom BCM5411", |
Matt Carlson | 5e0c676 | 2008-11-03 16:56:07 -0800 | [diff] [blame] | 690 | .features = PHY_GBIT_FEATURES | |
| 691 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 692 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 693 | .config_init = bcm54xx_config_init, |
| 694 | .config_aneg = genphy_config_aneg, |
| 695 | .read_status = genphy_read_status, |
| 696 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 697 | .config_intr = bcm54xx_config_intr, |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 698 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 699 | }, { |
Dmitry Baryshkov | fcb26ec | 2010-06-16 23:02:23 +0000 | [diff] [blame] | 700 | .phy_id = PHY_ID_BCM5421, |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 701 | .phy_id_mask = 0xfffffff0, |
| 702 | .name = "Broadcom BCM5421", |
Matt Carlson | 5e0c676 | 2008-11-03 16:56:07 -0800 | [diff] [blame] | 703 | .features = PHY_GBIT_FEATURES | |
| 704 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 705 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 706 | .config_init = bcm54xx_config_init, |
| 707 | .config_aneg = genphy_config_aneg, |
| 708 | .read_status = genphy_read_status, |
| 709 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 710 | .config_intr = bcm54xx_config_intr, |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 711 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 712 | }, { |
Dmitry Baryshkov | fcb26ec | 2010-06-16 23:02:23 +0000 | [diff] [blame] | 713 | .phy_id = PHY_ID_BCM5461, |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 714 | .phy_id_mask = 0xfffffff0, |
| 715 | .name = "Broadcom BCM5461", |
Matt Carlson | 5e0c676 | 2008-11-03 16:56:07 -0800 | [diff] [blame] | 716 | .features = PHY_GBIT_FEATURES | |
| 717 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 718 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 719 | .config_init = bcm54xx_config_init, |
| 720 | .config_aneg = genphy_config_aneg, |
| 721 | .read_status = genphy_read_status, |
| 722 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 723 | .config_intr = bcm54xx_config_intr, |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 724 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 725 | }, { |
Dmitry Baryshkov | fcb26ec | 2010-06-16 23:02:23 +0000 | [diff] [blame] | 726 | .phy_id = PHY_ID_BCM5464, |
Paul Gortmaker | b1394f9 | 2008-04-14 23:35:41 -0400 | [diff] [blame] | 727 | .phy_id_mask = 0xfffffff0, |
| 728 | .name = "Broadcom BCM5464", |
Matt Carlson | 5e0c676 | 2008-11-03 16:56:07 -0800 | [diff] [blame] | 729 | .features = PHY_GBIT_FEATURES | |
| 730 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
Paul Gortmaker | b1394f9 | 2008-04-14 23:35:41 -0400 | [diff] [blame] | 731 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 732 | .config_init = bcm54xx_config_init, |
| 733 | .config_aneg = genphy_config_aneg, |
| 734 | .read_status = genphy_read_status, |
| 735 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 736 | .config_intr = bcm54xx_config_intr, |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 737 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 738 | }, { |
Dmitry Baryshkov | fcb26ec | 2010-06-16 23:02:23 +0000 | [diff] [blame] | 739 | .phy_id = PHY_ID_BCM5481, |
Anton Vorontsov | 57bb7e2 | 2008-03-04 19:41:32 +0300 | [diff] [blame] | 740 | .phy_id_mask = 0xfffffff0, |
| 741 | .name = "Broadcom BCM5481", |
Matt Carlson | 5e0c676 | 2008-11-03 16:56:07 -0800 | [diff] [blame] | 742 | .features = PHY_GBIT_FEATURES | |
| 743 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
Anton Vorontsov | 57bb7e2 | 2008-03-04 19:41:32 +0300 | [diff] [blame] | 744 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 745 | .config_init = bcm54xx_config_init, |
| 746 | .config_aneg = bcm5481_config_aneg, |
| 747 | .read_status = genphy_read_status, |
| 748 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 749 | .config_intr = bcm54xx_config_intr, |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 750 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 751 | }, { |
Dmitry Baryshkov | fcb26ec | 2010-06-16 23:02:23 +0000 | [diff] [blame] | 752 | .phy_id = PHY_ID_BCM5482, |
Nate Case | 03157ac | 2008-01-29 10:19:00 -0600 | [diff] [blame] | 753 | .phy_id_mask = 0xfffffff0, |
| 754 | .name = "Broadcom BCM5482", |
Matt Carlson | 5e0c676 | 2008-11-03 16:56:07 -0800 | [diff] [blame] | 755 | .features = PHY_GBIT_FEATURES | |
| 756 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
Nate Case | 03157ac | 2008-01-29 10:19:00 -0600 | [diff] [blame] | 757 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 758 | .config_init = bcm5482_config_init, |
Nate Case | 03157ac | 2008-01-29 10:19:00 -0600 | [diff] [blame] | 759 | .config_aneg = genphy_config_aneg, |
Nate Case | cd9af3d | 2008-05-17 06:40:39 +0100 | [diff] [blame] | 760 | .read_status = bcm5482_read_status, |
Nate Case | 03157ac | 2008-01-29 10:19:00 -0600 | [diff] [blame] | 761 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 762 | .config_intr = bcm54xx_config_intr, |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 763 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 764 | }, { |
Matt Carlson | 772638b | 2008-11-03 16:56:51 -0800 | [diff] [blame] | 765 | .phy_id = PHY_ID_BCM50610, |
| 766 | .phy_id_mask = 0xfffffff0, |
| 767 | .name = "Broadcom BCM50610", |
| 768 | .features = PHY_GBIT_FEATURES | |
| 769 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
| 770 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 771 | .config_init = bcm54xx_config_init, |
| 772 | .config_aneg = genphy_config_aneg, |
| 773 | .read_status = genphy_read_status, |
| 774 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 775 | .config_intr = bcm54xx_config_intr, |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 776 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 777 | }, { |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 778 | .phy_id = PHY_ID_BCM50610M, |
| 779 | .phy_id_mask = 0xfffffff0, |
| 780 | .name = "Broadcom BCM50610M", |
| 781 | .features = PHY_GBIT_FEATURES | |
| 782 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
| 783 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 784 | .config_init = bcm54xx_config_init, |
| 785 | .config_aneg = genphy_config_aneg, |
| 786 | .read_status = genphy_read_status, |
| 787 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 788 | .config_intr = bcm54xx_config_intr, |
| 789 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 790 | }, { |
Matt Carlson | d9221e6 | 2009-08-25 10:11:26 +0000 | [diff] [blame] | 791 | .phy_id = PHY_ID_BCM57780, |
Matt Carlson | 2fbb69a | 2008-11-21 17:22:53 -0800 | [diff] [blame] | 792 | .phy_id_mask = 0xfffffff0, |
| 793 | .name = "Broadcom BCM57780", |
| 794 | .features = PHY_GBIT_FEATURES | |
| 795 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
| 796 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 797 | .config_init = bcm54xx_config_init, |
| 798 | .config_aneg = genphy_config_aneg, |
| 799 | .read_status = genphy_read_status, |
| 800 | .ack_interrupt = bcm54xx_ack_interrupt, |
| 801 | .config_intr = bcm54xx_config_intr, |
Matt Carlson | 4f4598f | 2009-08-25 10:10:30 +0000 | [diff] [blame] | 802 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 803 | }, { |
Matt Carlson | 6a443a0 | 2010-02-17 15:17:04 +0000 | [diff] [blame] | 804 | .phy_id = PHY_ID_BCMAC131, |
Matt Carlson | d7a2ed9 | 2009-08-25 10:10:58 +0000 | [diff] [blame] | 805 | .phy_id_mask = 0xfffffff0, |
| 806 | .name = "Broadcom BCMAC131", |
| 807 | .features = PHY_BASIC_FEATURES | |
| 808 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
| 809 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 810 | .config_init = brcm_fet_config_init, |
| 811 | .config_aneg = genphy_config_aneg, |
| 812 | .read_status = genphy_read_status, |
| 813 | .ack_interrupt = brcm_fet_ack_interrupt, |
| 814 | .config_intr = brcm_fet_config_intr, |
| 815 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 816 | }, { |
Dmitry Baryshkov | 7a938f8 | 2010-06-16 23:02:24 +0000 | [diff] [blame] | 817 | .phy_id = PHY_ID_BCM5241, |
| 818 | .phy_id_mask = 0xfffffff0, |
| 819 | .name = "Broadcom BCM5241", |
| 820 | .features = PHY_BASIC_FEATURES | |
| 821 | SUPPORTED_Pause | SUPPORTED_Asym_Pause, |
| 822 | .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT, |
| 823 | .config_init = brcm_fet_config_init, |
| 824 | .config_aneg = genphy_config_aneg, |
| 825 | .read_status = genphy_read_status, |
| 826 | .ack_interrupt = brcm_fet_ack_interrupt, |
| 827 | .config_intr = brcm_fet_config_intr, |
| 828 | .driver = { .owner = THIS_MODULE }, |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 829 | } }; |
Dmitry Baryshkov | 7a938f8 | 2010-06-16 23:02:24 +0000 | [diff] [blame] | 830 | |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 831 | static int __init broadcom_init(void) |
| 832 | { |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 833 | return phy_drivers_register(broadcom_drivers, |
| 834 | ARRAY_SIZE(broadcom_drivers)); |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 835 | } |
| 836 | |
| 837 | static void __exit broadcom_exit(void) |
| 838 | { |
Christian Hohnstaedt | d5bf907 | 2012-07-04 05:44:34 +0000 | [diff] [blame] | 839 | phy_drivers_unregister(broadcom_drivers, |
| 840 | ARRAY_SIZE(broadcom_drivers)); |
Maciej W. Rozycki | c4b41c9 | 2006-10-03 16:18:13 +0100 | [diff] [blame] | 841 | } |
| 842 | |
| 843 | module_init(broadcom_init); |
| 844 | module_exit(broadcom_exit); |
David Woodhouse | 4e4f10f | 2010-04-02 01:05:56 +0000 | [diff] [blame] | 845 | |
Uwe Kleine-König | cf93c94 | 2010-10-03 23:43:32 +0000 | [diff] [blame] | 846 | static struct mdio_device_id __maybe_unused broadcom_tbl[] = { |
Dmitry Baryshkov | fcb26ec | 2010-06-16 23:02:23 +0000 | [diff] [blame] | 847 | { PHY_ID_BCM5411, 0xfffffff0 }, |
| 848 | { PHY_ID_BCM5421, 0xfffffff0 }, |
| 849 | { PHY_ID_BCM5461, 0xfffffff0 }, |
| 850 | { PHY_ID_BCM5464, 0xfffffff0 }, |
| 851 | { PHY_ID_BCM5482, 0xfffffff0 }, |
| 852 | { PHY_ID_BCM5482, 0xfffffff0 }, |
David Woodhouse | 4e4f10f | 2010-04-02 01:05:56 +0000 | [diff] [blame] | 853 | { PHY_ID_BCM50610, 0xfffffff0 }, |
| 854 | { PHY_ID_BCM50610M, 0xfffffff0 }, |
| 855 | { PHY_ID_BCM57780, 0xfffffff0 }, |
| 856 | { PHY_ID_BCMAC131, 0xfffffff0 }, |
Dmitry Baryshkov | 7a938f8 | 2010-06-16 23:02:24 +0000 | [diff] [blame] | 857 | { PHY_ID_BCM5241, 0xfffffff0 }, |
David Woodhouse | 4e4f10f | 2010-04-02 01:05:56 +0000 | [diff] [blame] | 858 | { } |
| 859 | }; |
| 860 | |
| 861 | MODULE_DEVICE_TABLE(mdio, broadcom_tbl); |