blob: d5a67c1bcb98dd33f2efa62a7881a689038de26b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
9#include <linux/mm.h>
10#include <linux/irq.h>
11#include <linux/interrupt.h>
12#include <linux/init.h>
13#include <linux/config.h>
14#include <linux/ioport.h>
15#include <linux/smp_lock.h>
16#include <linux/pci.h>
17#include <linux/proc_fs.h>
18
19#include <asm/errno.h>
20#include <asm/io.h>
21#include <asm/smp.h>
22
23#include "pci.h"
24#include "msi.h"
25
Ashok Rajb4033c12005-11-08 21:42:33 -080026#define MSI_TARGET_CPU first_cpu(cpu_online_map)
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028static DEFINE_SPINLOCK(msi_lock);
29static struct msi_desc* msi_desc[NR_IRQS] = { [0 ... NR_IRQS-1] = NULL };
30static kmem_cache_t* msi_cachep;
31
32static int pci_msi_enable = 1;
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -070033static int last_alloc_vector;
34static int nr_released_vectors;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035static int nr_reserved_vectors = NR_HP_RESERVED_VECTORS;
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -070036static int nr_msix_devices;
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#ifndef CONFIG_X86_IO_APIC
39int vector_irq[NR_VECTORS] = { [0 ... NR_VECTORS - 1] = -1};
40u8 irq_vector[NR_IRQ_VECTORS] = { FIRST_DEVICE_VECTOR , 0 };
41#endif
42
43static void msi_cache_ctor(void *p, kmem_cache_t *cache, unsigned long flags)
44{
45 memset(p, 0, NR_IRQS * sizeof(struct msi_desc));
46}
47
48static int msi_cache_init(void)
49{
50 msi_cachep = kmem_cache_create("msi_cache",
51 NR_IRQS * sizeof(struct msi_desc),
52 0, SLAB_HWCACHE_ALIGN, msi_cache_ctor, NULL);
53 if (!msi_cachep)
54 return -ENOMEM;
55
56 return 0;
57}
58
59static void msi_set_mask_bit(unsigned int vector, int flag)
60{
61 struct msi_desc *entry;
62
63 entry = (struct msi_desc *)msi_desc[vector];
64 if (!entry || !entry->dev || !entry->mask_base)
65 return;
66 switch (entry->msi_attrib.type) {
67 case PCI_CAP_ID_MSI:
68 {
69 int pos;
70 u32 mask_bits;
71
72 pos = (long)entry->mask_base;
73 pci_read_config_dword(entry->dev, pos, &mask_bits);
74 mask_bits &= ~(1);
75 mask_bits |= flag;
76 pci_write_config_dword(entry->dev, pos, mask_bits);
77 break;
78 }
79 case PCI_CAP_ID_MSIX:
80 {
81 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
82 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
83 writel(flag, entry->mask_base + offset);
84 break;
85 }
86 default:
87 break;
88 }
89}
90
91#ifdef CONFIG_SMP
92static void set_msi_affinity(unsigned int vector, cpumask_t cpu_mask)
93{
94 struct msi_desc *entry;
95 struct msg_address address;
Ashok Raj54d5d422005-09-06 15:16:15 -070096 unsigned int irq = vector;
Ashok Rajb4033c12005-11-08 21:42:33 -080097 unsigned int dest_cpu = first_cpu(cpu_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99 entry = (struct msi_desc *)msi_desc[vector];
100 if (!entry || !entry->dev)
101 return;
102
103 switch (entry->msi_attrib.type) {
104 case PCI_CAP_ID_MSI:
105 {
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700106 int pos = pci_find_capability(entry->dev, PCI_CAP_ID_MSI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700108 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 return;
110
111 pci_read_config_dword(entry->dev, msi_lower_address_reg(pos),
112 &address.lo_address.value);
113 address.lo_address.value &= MSI_ADDRESS_DEST_ID_MASK;
Ashok Rajb4033c12005-11-08 21:42:33 -0800114 address.lo_address.value |= (cpu_physical_id(dest_cpu) <<
115 MSI_TARGET_CPU_SHIFT);
116 entry->msi_attrib.current_cpu = cpu_physical_id(dest_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 pci_write_config_dword(entry->dev, msi_lower_address_reg(pos),
118 address.lo_address.value);
Ashok Raj54d5d422005-09-06 15:16:15 -0700119 set_native_irq_info(irq, cpu_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 break;
121 }
122 case PCI_CAP_ID_MSIX:
123 {
124 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
125 PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET;
126
127 address.lo_address.value = readl(entry->mask_base + offset);
128 address.lo_address.value &= MSI_ADDRESS_DEST_ID_MASK;
Ashok Rajb4033c12005-11-08 21:42:33 -0800129 address.lo_address.value |= (cpu_physical_id(dest_cpu) <<
130 MSI_TARGET_CPU_SHIFT);
131 entry->msi_attrib.current_cpu = cpu_physical_id(dest_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 writel(address.lo_address.value, entry->mask_base + offset);
Ashok Raj54d5d422005-09-06 15:16:15 -0700133 set_native_irq_info(irq, cpu_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 break;
135 }
136 default:
137 break;
138 }
139}
Grant Grundler8169b5d2006-01-03 18:51:46 -0800140#else
141#define set_msi_affinity NULL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#endif /* CONFIG_SMP */
143
144static void mask_MSI_irq(unsigned int vector)
145{
146 msi_set_mask_bit(vector, 1);
147}
148
149static void unmask_MSI_irq(unsigned int vector)
150{
151 msi_set_mask_bit(vector, 0);
152}
153
154static unsigned int startup_msi_irq_wo_maskbit(unsigned int vector)
155{
156 struct msi_desc *entry;
157 unsigned long flags;
158
159 spin_lock_irqsave(&msi_lock, flags);
160 entry = msi_desc[vector];
161 if (!entry || !entry->dev) {
162 spin_unlock_irqrestore(&msi_lock, flags);
163 return 0;
164 }
165 entry->msi_attrib.state = 1; /* Mark it active */
166 spin_unlock_irqrestore(&msi_lock, flags);
167
168 return 0; /* never anything pending */
169}
170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171static unsigned int startup_msi_irq_w_maskbit(unsigned int vector)
172{
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700173 startup_msi_irq_wo_maskbit(vector);
174 unmask_MSI_irq(vector);
175 return 0; /* never anything pending */
176}
177
178static void shutdown_msi_irq(unsigned int vector)
179{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 struct msi_desc *entry;
181 unsigned long flags;
182
183 spin_lock_irqsave(&msi_lock, flags);
184 entry = msi_desc[vector];
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700185 if (entry && entry->dev)
186 entry->msi_attrib.state = 0; /* Mark it not active */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 spin_unlock_irqrestore(&msi_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188}
189
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700190static void end_msi_irq_wo_maskbit(unsigned int vector)
191{
Ashok Raj54d5d422005-09-06 15:16:15 -0700192 move_native_irq(vector);
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700193 ack_APIC_irq();
194}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
196static void end_msi_irq_w_maskbit(unsigned int vector)
197{
Ashok Raj54d5d422005-09-06 15:16:15 -0700198 move_native_irq(vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 unmask_MSI_irq(vector);
200 ack_APIC_irq();
201}
202
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700203static void do_nothing(unsigned int vector)
204{
205}
206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207/*
208 * Interrupt Type for MSI-X PCI/PCI-X/PCI-Express Devices,
209 * which implement the MSI-X Capability Structure.
210 */
211static struct hw_interrupt_type msix_irq_type = {
212 .typename = "PCI-MSI-X",
213 .startup = startup_msi_irq_w_maskbit,
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700214 .shutdown = shutdown_msi_irq,
215 .enable = unmask_MSI_irq,
216 .disable = mask_MSI_irq,
217 .ack = mask_MSI_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 .end = end_msi_irq_w_maskbit,
Grant Grundler8169b5d2006-01-03 18:51:46 -0800219 .set_affinity = set_msi_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220};
221
222/*
223 * Interrupt Type for MSI PCI/PCI-X/PCI-Express Devices,
224 * which implement the MSI Capability Structure with
225 * Mask-and-Pending Bits.
226 */
227static struct hw_interrupt_type msi_irq_w_maskbit_type = {
228 .typename = "PCI-MSI",
229 .startup = startup_msi_irq_w_maskbit,
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700230 .shutdown = shutdown_msi_irq,
231 .enable = unmask_MSI_irq,
232 .disable = mask_MSI_irq,
233 .ack = mask_MSI_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 .end = end_msi_irq_w_maskbit,
Grant Grundler8169b5d2006-01-03 18:51:46 -0800235 .set_affinity = set_msi_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236};
237
238/*
239 * Interrupt Type for MSI PCI/PCI-X/PCI-Express Devices,
240 * which implement the MSI Capability Structure without
241 * Mask-and-Pending Bits.
242 */
243static struct hw_interrupt_type msi_irq_wo_maskbit_type = {
244 .typename = "PCI-MSI",
245 .startup = startup_msi_irq_wo_maskbit,
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700246 .shutdown = shutdown_msi_irq,
247 .enable = do_nothing,
248 .disable = do_nothing,
249 .ack = do_nothing,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 .end = end_msi_irq_wo_maskbit,
Grant Grundler8169b5d2006-01-03 18:51:46 -0800251 .set_affinity = set_msi_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252};
253
254static void msi_data_init(struct msg_data *msi_data,
255 unsigned int vector)
256{
257 memset(msi_data, 0, sizeof(struct msg_data));
258 msi_data->vector = (u8)vector;
259 msi_data->delivery_mode = MSI_DELIVERY_MODE;
260 msi_data->level = MSI_LEVEL_MODE;
261 msi_data->trigger = MSI_TRIGGER_MODE;
262}
263
264static void msi_address_init(struct msg_address *msi_address)
265{
266 unsigned int dest_id;
Ashok Rajb4033c12005-11-08 21:42:33 -0800267 unsigned long dest_phys_id = cpu_physical_id(MSI_TARGET_CPU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
269 memset(msi_address, 0, sizeof(struct msg_address));
270 msi_address->hi_address = (u32)0;
271 dest_id = (MSI_ADDRESS_HEADER << MSI_ADDRESS_HEADER_SHIFT);
Ashok Rajb4033c12005-11-08 21:42:33 -0800272 msi_address->lo_address.u.dest_mode = MSI_PHYSICAL_MODE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 msi_address->lo_address.u.redirection_hint = MSI_REDIRECTION_HINT_MODE;
274 msi_address->lo_address.u.dest_id = dest_id;
Ashok Rajb4033c12005-11-08 21:42:33 -0800275 msi_address->lo_address.value |= (dest_phys_id << MSI_TARGET_CPU_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276}
277
278static int msi_free_vector(struct pci_dev* dev, int vector, int reassign);
279static int assign_msi_vector(void)
280{
281 static int new_vector_avail = 1;
282 int vector;
283 unsigned long flags;
284
285 /*
286 * msi_lock is provided to ensure that successful allocation of MSI
287 * vector is assigned unique among drivers.
288 */
289 spin_lock_irqsave(&msi_lock, flags);
290
291 if (!new_vector_avail) {
292 int free_vector = 0;
293
294 /*
295 * vector_irq[] = -1 indicates that this specific vector is:
296 * - assigned for MSI (since MSI have no associated IRQ) or
297 * - assigned for legacy if less than 16, or
298 * - having no corresponding 1:1 vector-to-IOxAPIC IRQ mapping
299 * vector_irq[] = 0 indicates that this vector, previously
300 * assigned for MSI, is freed by hotplug removed operations.
301 * This vector will be reused for any subsequent hotplug added
302 * operations.
303 * vector_irq[] > 0 indicates that this vector is assigned for
304 * IOxAPIC IRQs. This vector and its value provides a 1-to-1
305 * vector-to-IOxAPIC IRQ mapping.
306 */
307 for (vector = FIRST_DEVICE_VECTOR; vector < NR_IRQS; vector++) {
308 if (vector_irq[vector] != 0)
309 continue;
310 free_vector = vector;
311 if (!msi_desc[vector])
312 break;
313 else
314 continue;
315 }
316 if (!free_vector) {
317 spin_unlock_irqrestore(&msi_lock, flags);
318 return -EBUSY;
319 }
320 vector_irq[free_vector] = -1;
321 nr_released_vectors--;
322 spin_unlock_irqrestore(&msi_lock, flags);
323 if (msi_desc[free_vector] != NULL) {
324 struct pci_dev *dev;
325 int tail;
326
327 /* free all linked vectors before re-assign */
328 do {
329 spin_lock_irqsave(&msi_lock, flags);
330 dev = msi_desc[free_vector]->dev;
331 tail = msi_desc[free_vector]->link.tail;
332 spin_unlock_irqrestore(&msi_lock, flags);
333 msi_free_vector(dev, tail, 1);
334 } while (free_vector != tail);
335 }
336
337 return free_vector;
338 }
339 vector = assign_irq_vector(AUTO_ASSIGN);
340 last_alloc_vector = vector;
341 if (vector == LAST_DEVICE_VECTOR)
342 new_vector_avail = 0;
343
344 spin_unlock_irqrestore(&msi_lock, flags);
345 return vector;
346}
347
348static int get_new_vector(void)
349{
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700350 int vector = assign_msi_vector();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700352 if (vector > 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 set_intr_gate(vector, interrupt[vector]);
354
355 return vector;
356}
357
358static int msi_init(void)
359{
360 static int status = -ENOMEM;
361
362 if (!status)
363 return status;
364
365 if (pci_msi_quirk) {
366 pci_msi_enable = 0;
367 printk(KERN_WARNING "PCI: MSI quirk detected. MSI disabled.\n");
368 status = -EINVAL;
369 return status;
370 }
371
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700372 status = msi_cache_init();
373 if (status < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 pci_msi_enable = 0;
375 printk(KERN_WARNING "PCI: MSI cache init failed\n");
376 return status;
377 }
378 last_alloc_vector = assign_irq_vector(AUTO_ASSIGN);
379 if (last_alloc_vector < 0) {
380 pci_msi_enable = 0;
381 printk(KERN_WARNING "PCI: No interrupt vectors available for MSI\n");
382 status = -EBUSY;
383 return status;
384 }
385 vector_irq[last_alloc_vector] = 0;
386 nr_released_vectors++;
387
388 return status;
389}
390
391static int get_msi_vector(struct pci_dev *dev)
392{
393 return get_new_vector();
394}
395
396static struct msi_desc* alloc_msi_entry(void)
397{
398 struct msi_desc *entry;
399
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700400 entry = kmem_cache_alloc(msi_cachep, SLAB_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 if (!entry)
402 return NULL;
403
404 memset(entry, 0, sizeof(struct msi_desc));
405 entry->link.tail = entry->link.head = 0; /* single message */
406 entry->dev = NULL;
407
408 return entry;
409}
410
411static void attach_msi_entry(struct msi_desc *entry, int vector)
412{
413 unsigned long flags;
414
415 spin_lock_irqsave(&msi_lock, flags);
416 msi_desc[vector] = entry;
417 spin_unlock_irqrestore(&msi_lock, flags);
418}
419
420static void irq_handler_init(int cap_id, int pos, int mask)
421{
Ingo Molnarf6bc2662006-01-26 01:42:11 +0100422 unsigned long flags;
423
424 spin_lock_irqsave(&irq_desc[pos].lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 if (cap_id == PCI_CAP_ID_MSIX)
426 irq_desc[pos].handler = &msix_irq_type;
427 else {
428 if (!mask)
429 irq_desc[pos].handler = &msi_irq_wo_maskbit_type;
430 else
431 irq_desc[pos].handler = &msi_irq_w_maskbit_type;
432 }
Ingo Molnarf6bc2662006-01-26 01:42:11 +0100433 spin_unlock_irqrestore(&irq_desc[pos].lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434}
435
436static void enable_msi_mode(struct pci_dev *dev, int pos, int type)
437{
438 u16 control;
439
440 pci_read_config_word(dev, msi_control_reg(pos), &control);
441 if (type == PCI_CAP_ID_MSI) {
442 /* Set enabled bits to single MSI & enable MSI_enable bit */
443 msi_enable(control, 1);
444 pci_write_config_word(dev, msi_control_reg(pos), control);
445 } else {
446 msix_enable(control);
447 pci_write_config_word(dev, msi_control_reg(pos), control);
448 }
449 if (pci_find_capability(dev, PCI_CAP_ID_EXP)) {
450 /* PCI Express Endpoint device detected */
Brett M Russa04ce0f2005-08-15 15:23:41 -0400451 pci_intx(dev, 0); /* disable intx */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 }
453}
454
Kristen Accardi4602b882005-08-16 15:15:58 -0700455void disable_msi_mode(struct pci_dev *dev, int pos, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456{
457 u16 control;
458
459 pci_read_config_word(dev, msi_control_reg(pos), &control);
460 if (type == PCI_CAP_ID_MSI) {
461 /* Set enabled bits to single MSI & enable MSI_enable bit */
462 msi_disable(control);
463 pci_write_config_word(dev, msi_control_reg(pos), control);
464 } else {
465 msix_disable(control);
466 pci_write_config_word(dev, msi_control_reg(pos), control);
467 }
468 if (pci_find_capability(dev, PCI_CAP_ID_EXP)) {
469 /* PCI Express Endpoint device detected */
Brett M Russa04ce0f2005-08-15 15:23:41 -0400470 pci_intx(dev, 1); /* enable intx */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 }
472}
473
474static int msi_lookup_vector(struct pci_dev *dev, int type)
475{
476 int vector;
477 unsigned long flags;
478
479 spin_lock_irqsave(&msi_lock, flags);
480 for (vector = FIRST_DEVICE_VECTOR; vector < NR_IRQS; vector++) {
481 if (!msi_desc[vector] || msi_desc[vector]->dev != dev ||
482 msi_desc[vector]->msi_attrib.type != type ||
483 msi_desc[vector]->msi_attrib.default_vector != dev->irq)
484 continue;
485 spin_unlock_irqrestore(&msi_lock, flags);
486 /* This pre-assigned MSI vector for this device
487 already exits. Override dev->irq with this vector */
488 dev->irq = vector;
489 return 0;
490 }
491 spin_unlock_irqrestore(&msi_lock, flags);
492
493 return -EACCES;
494}
495
496void pci_scan_msi_device(struct pci_dev *dev)
497{
498 if (!dev)
499 return;
500
501 if (pci_find_capability(dev, PCI_CAP_ID_MSIX) > 0)
502 nr_msix_devices++;
503 else if (pci_find_capability(dev, PCI_CAP_ID_MSI) > 0)
504 nr_reserved_vectors++;
505}
506
507/**
508 * msi_capability_init - configure device's MSI capability structure
509 * @dev: pointer to the pci_dev data structure of MSI device function
510 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600511 * Setup the MSI capability structure of device function with a single
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 * MSI vector, regardless of device function is capable of handling
513 * multiple messages. A return of zero indicates the successful setup
514 * of an entry zero with the new MSI vector or non-zero for otherwise.
515 **/
516static int msi_capability_init(struct pci_dev *dev)
517{
518 struct msi_desc *entry;
519 struct msg_address address;
520 struct msg_data data;
521 int pos, vector;
522 u16 control;
523
524 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
525 pci_read_config_word(dev, msi_control_reg(pos), &control);
526 /* MSI Entry Initialization */
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700527 entry = alloc_msi_entry();
528 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 return -ENOMEM;
530
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700531 vector = get_msi_vector(dev);
532 if (vector < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 kmem_cache_free(msi_cachep, entry);
534 return -EBUSY;
535 }
536 entry->link.head = vector;
537 entry->link.tail = vector;
538 entry->msi_attrib.type = PCI_CAP_ID_MSI;
539 entry->msi_attrib.state = 0; /* Mark it not active */
540 entry->msi_attrib.entry_nr = 0;
541 entry->msi_attrib.maskbit = is_mask_bit_support(control);
542 entry->msi_attrib.default_vector = dev->irq; /* Save IOAPIC IRQ */
543 dev->irq = vector;
544 entry->dev = dev;
545 if (is_mask_bit_support(control)) {
546 entry->mask_base = (void __iomem *)(long)msi_mask_bits_reg(pos,
547 is_64bit_address(control));
548 }
549 /* Replace with MSI handler */
550 irq_handler_init(PCI_CAP_ID_MSI, vector, entry->msi_attrib.maskbit);
551 /* Configure MSI capability structure */
552 msi_address_init(&address);
553 msi_data_init(&data, vector);
554 entry->msi_attrib.current_cpu = ((address.lo_address.u.dest_id >>
555 MSI_TARGET_CPU_SHIFT) & MSI_TARGET_CPU_MASK);
556 pci_write_config_dword(dev, msi_lower_address_reg(pos),
557 address.lo_address.value);
558 if (is_64bit_address(control)) {
559 pci_write_config_dword(dev,
560 msi_upper_address_reg(pos), address.hi_address);
561 pci_write_config_word(dev,
562 msi_data_reg(pos, 1), *((u32*)&data));
563 } else
564 pci_write_config_word(dev,
565 msi_data_reg(pos, 0), *((u32*)&data));
566 if (entry->msi_attrib.maskbit) {
567 unsigned int maskbits, temp;
568 /* All MSIs are unmasked by default, Mask them all */
569 pci_read_config_dword(dev,
570 msi_mask_bits_reg(pos, is_64bit_address(control)),
571 &maskbits);
572 temp = (1 << multi_msi_capable(control));
573 temp = ((temp - 1) & ~temp);
574 maskbits |= temp;
575 pci_write_config_dword(dev,
576 msi_mask_bits_reg(pos, is_64bit_address(control)),
577 maskbits);
578 }
579 attach_msi_entry(entry, vector);
580 /* Set MSI enabled bits */
581 enable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
582
583 return 0;
584}
585
586/**
587 * msix_capability_init - configure device's MSI-X capability
588 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700589 * @entries: pointer to an array of struct msix_entry entries
590 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600592 * Setup the MSI-X capability structure of device function with a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 * single MSI-X vector. A return of zero indicates the successful setup of
594 * requested MSI-X entries with allocated vectors or non-zero for otherwise.
595 **/
596static int msix_capability_init(struct pci_dev *dev,
597 struct msix_entry *entries, int nvec)
598{
599 struct msi_desc *head = NULL, *tail = NULL, *entry = NULL;
600 struct msg_address address;
601 struct msg_data data;
602 int vector, pos, i, j, nr_entries, temp = 0;
603 u32 phys_addr, table_offset;
604 u16 control;
605 u8 bir;
606 void __iomem *base;
607
608 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
609 /* Request & Map MSI-X table region */
610 pci_read_config_word(dev, msi_control_reg(pos), &control);
611 nr_entries = multi_msix_capable(control);
612 pci_read_config_dword(dev, msix_table_offset_reg(pos),
613 &table_offset);
614 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
615 phys_addr = pci_resource_start (dev, bir);
616 phys_addr += (u32)(table_offset & ~PCI_MSIX_FLAGS_BIRMASK);
617 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
618 if (base == NULL)
619 return -ENOMEM;
620
621 /* MSI-X Table Initialization */
622 for (i = 0; i < nvec; i++) {
623 entry = alloc_msi_entry();
624 if (!entry)
625 break;
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700626 vector = get_msi_vector(dev);
627 if (vector < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 break;
629
630 j = entries[i].entry;
631 entries[i].vector = vector;
632 entry->msi_attrib.type = PCI_CAP_ID_MSIX;
633 entry->msi_attrib.state = 0; /* Mark it not active */
634 entry->msi_attrib.entry_nr = j;
635 entry->msi_attrib.maskbit = 1;
636 entry->msi_attrib.default_vector = dev->irq;
637 entry->dev = dev;
638 entry->mask_base = base;
639 if (!head) {
640 entry->link.head = vector;
641 entry->link.tail = vector;
642 head = entry;
643 } else {
644 entry->link.head = temp;
645 entry->link.tail = tail->link.tail;
646 tail->link.tail = vector;
647 head->link.head = vector;
648 }
649 temp = vector;
650 tail = entry;
651 /* Replace with MSI-X handler */
652 irq_handler_init(PCI_CAP_ID_MSIX, vector, 1);
653 /* Configure MSI-X capability structure */
654 msi_address_init(&address);
655 msi_data_init(&data, vector);
656 entry->msi_attrib.current_cpu =
657 ((address.lo_address.u.dest_id >>
658 MSI_TARGET_CPU_SHIFT) & MSI_TARGET_CPU_MASK);
659 writel(address.lo_address.value,
660 base + j * PCI_MSIX_ENTRY_SIZE +
661 PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
662 writel(address.hi_address,
663 base + j * PCI_MSIX_ENTRY_SIZE +
664 PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
665 writel(*(u32*)&data,
666 base + j * PCI_MSIX_ENTRY_SIZE +
667 PCI_MSIX_ENTRY_DATA_OFFSET);
668 attach_msi_entry(entry, vector);
669 }
670 if (i != nvec) {
671 i--;
672 for (; i >= 0; i--) {
673 vector = (entries + i)->vector;
674 msi_free_vector(dev, vector, 0);
675 (entries + i)->vector = 0;
676 }
677 return -EBUSY;
678 }
679 /* Set MSI-X enabled bits */
680 enable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
681
682 return 0;
683}
684
685/**
686 * pci_enable_msi - configure device's MSI capability structure
687 * @dev: pointer to the pci_dev data structure of MSI device function
688 *
689 * Setup the MSI capability structure of device function with
690 * a single MSI vector upon its software driver call to request for
691 * MSI mode enabled on its hardware device function. A return of zero
692 * indicates the successful setup of an entry zero with the new MSI
693 * vector or non-zero for otherwise.
694 **/
695int pci_enable_msi(struct pci_dev* dev)
696{
697 int pos, temp, status = -EINVAL;
698 u16 control;
699
700 if (!pci_msi_enable || !dev)
701 return status;
702
Kristen Accardi4602b882005-08-16 15:15:58 -0700703 if (dev->no_msi)
704 return status;
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 temp = dev->irq;
707
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700708 status = msi_init();
709 if (status < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 return status;
711
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700712 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
713 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 return -EINVAL;
715
716 pci_read_config_word(dev, msi_control_reg(pos), &control);
717 if (control & PCI_MSI_FLAGS_ENABLE)
718 return 0; /* Already in MSI mode */
719
720 if (!msi_lookup_vector(dev, PCI_CAP_ID_MSI)) {
721 /* Lookup Sucess */
722 unsigned long flags;
723
724 spin_lock_irqsave(&msi_lock, flags);
725 if (!vector_irq[dev->irq]) {
726 msi_desc[dev->irq]->msi_attrib.state = 0;
727 vector_irq[dev->irq] = -1;
728 nr_released_vectors--;
729 spin_unlock_irqrestore(&msi_lock, flags);
730 enable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
731 return 0;
732 }
733 spin_unlock_irqrestore(&msi_lock, flags);
734 dev->irq = temp;
735 }
736 /* Check whether driver already requested for MSI-X vectors */
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700737 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
738 if (pos > 0 && !msi_lookup_vector(dev, PCI_CAP_ID_MSIX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 printk(KERN_INFO "PCI: %s: Can't enable MSI. "
740 "Device already has MSI-X vectors assigned\n",
741 pci_name(dev));
742 dev->irq = temp;
743 return -EINVAL;
744 }
745 status = msi_capability_init(dev);
746 if (!status) {
747 if (!pos)
748 nr_reserved_vectors--; /* Only MSI capable */
749 else if (nr_msix_devices > 0)
750 nr_msix_devices--; /* Both MSI and MSI-X capable,
751 but choose enabling MSI */
752 }
753
754 return status;
755}
756
757void pci_disable_msi(struct pci_dev* dev)
758{
759 struct msi_desc *entry;
760 int pos, default_vector;
761 u16 control;
762 unsigned long flags;
763
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700764 if (!dev)
765 return;
766 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
767 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 return;
769
770 pci_read_config_word(dev, msi_control_reg(pos), &control);
771 if (!(control & PCI_MSI_FLAGS_ENABLE))
772 return;
773
774 spin_lock_irqsave(&msi_lock, flags);
775 entry = msi_desc[dev->irq];
776 if (!entry || !entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI) {
777 spin_unlock_irqrestore(&msi_lock, flags);
778 return;
779 }
780 if (entry->msi_attrib.state) {
781 spin_unlock_irqrestore(&msi_lock, flags);
782 printk(KERN_WARNING "PCI: %s: pci_disable_msi() called without "
783 "free_irq() on MSI vector %d\n",
784 pci_name(dev), dev->irq);
785 BUG_ON(entry->msi_attrib.state > 0);
786 } else {
787 vector_irq[dev->irq] = 0; /* free it */
788 nr_released_vectors++;
789 default_vector = entry->msi_attrib.default_vector;
790 spin_unlock_irqrestore(&msi_lock, flags);
791 /* Restore dev->irq to its default pin-assertion vector */
792 dev->irq = default_vector;
793 disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
794 PCI_CAP_ID_MSI);
795 }
796}
797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798static int msi_free_vector(struct pci_dev* dev, int vector, int reassign)
799{
800 struct msi_desc *entry;
801 int head, entry_nr, type;
802 void __iomem *base;
803 unsigned long flags;
804
805 spin_lock_irqsave(&msi_lock, flags);
806 entry = msi_desc[vector];
807 if (!entry || entry->dev != dev) {
808 spin_unlock_irqrestore(&msi_lock, flags);
809 return -EINVAL;
810 }
811 type = entry->msi_attrib.type;
812 entry_nr = entry->msi_attrib.entry_nr;
813 head = entry->link.head;
814 base = entry->mask_base;
815 msi_desc[entry->link.head]->link.tail = entry->link.tail;
816 msi_desc[entry->link.tail]->link.head = entry->link.head;
817 entry->dev = NULL;
818 if (!reassign) {
819 vector_irq[vector] = 0;
820 nr_released_vectors++;
821 }
822 msi_desc[vector] = NULL;
823 spin_unlock_irqrestore(&msi_lock, flags);
824
825 kmem_cache_free(msi_cachep, entry);
826
827 if (type == PCI_CAP_ID_MSIX) {
828 if (!reassign)
829 writel(1, base +
830 entry_nr * PCI_MSIX_ENTRY_SIZE +
831 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
832
833 if (head == vector) {
834 /*
835 * Detect last MSI-X vector to be released.
836 * Release the MSI-X memory-mapped table.
837 */
838 int pos, nr_entries;
839 u32 phys_addr, table_offset;
840 u16 control;
841 u8 bir;
842
843 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
844 pci_read_config_word(dev, msi_control_reg(pos),
845 &control);
846 nr_entries = multi_msix_capable(control);
847 pci_read_config_dword(dev, msix_table_offset_reg(pos),
848 &table_offset);
849 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
850 phys_addr = pci_resource_start (dev, bir);
851 phys_addr += (u32)(table_offset &
852 ~PCI_MSIX_FLAGS_BIRMASK);
853 iounmap(base);
854 }
855 }
856
857 return 0;
858}
859
860static int reroute_msix_table(int head, struct msix_entry *entries, int *nvec)
861{
862 int vector = head, tail = 0;
863 int i, j = 0, nr_entries = 0;
864 void __iomem *base;
865 unsigned long flags;
866
867 spin_lock_irqsave(&msi_lock, flags);
868 while (head != tail) {
869 nr_entries++;
870 tail = msi_desc[vector]->link.tail;
871 if (entries[0].entry == msi_desc[vector]->msi_attrib.entry_nr)
872 j = vector;
873 vector = tail;
874 }
875 if (*nvec > nr_entries) {
876 spin_unlock_irqrestore(&msi_lock, flags);
877 *nvec = nr_entries;
878 return -EINVAL;
879 }
880 vector = ((j > 0) ? j : head);
881 for (i = 0; i < *nvec; i++) {
882 j = msi_desc[vector]->msi_attrib.entry_nr;
883 msi_desc[vector]->msi_attrib.state = 0; /* Mark it not active */
884 vector_irq[vector] = -1; /* Mark it busy */
885 nr_released_vectors--;
886 entries[i].vector = vector;
887 if (j != (entries + i)->entry) {
888 base = msi_desc[vector]->mask_base;
889 msi_desc[vector]->msi_attrib.entry_nr =
890 (entries + i)->entry;
891 writel( readl(base + j * PCI_MSIX_ENTRY_SIZE +
892 PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET), base +
893 (entries + i)->entry * PCI_MSIX_ENTRY_SIZE +
894 PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
895 writel( readl(base + j * PCI_MSIX_ENTRY_SIZE +
896 PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET), base +
897 (entries + i)->entry * PCI_MSIX_ENTRY_SIZE +
898 PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
899 writel( (readl(base + j * PCI_MSIX_ENTRY_SIZE +
900 PCI_MSIX_ENTRY_DATA_OFFSET) & 0xff00) | vector,
901 base + (entries+i)->entry*PCI_MSIX_ENTRY_SIZE +
902 PCI_MSIX_ENTRY_DATA_OFFSET);
903 }
904 vector = msi_desc[vector]->link.tail;
905 }
906 spin_unlock_irqrestore(&msi_lock, flags);
907
908 return 0;
909}
910
911/**
912 * pci_enable_msix - configure device's MSI-X capability structure
913 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700914 * @entries: pointer to an array of MSI-X entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 * @nvec: number of MSI-X vectors requested for allocation by device driver
916 *
917 * Setup the MSI-X capability structure of device function with the number
918 * of requested vectors upon its software driver call to request for
919 * MSI-X mode enabled on its hardware device function. A return of zero
920 * indicates the successful configuration of MSI-X capability structure
921 * with new allocated MSI-X vectors. A return of < 0 indicates a failure.
922 * Or a return of > 0 indicates that driver request is exceeding the number
923 * of vectors available. Driver should use the returned value to re-send
924 * its request.
925 **/
926int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
927{
928 int status, pos, nr_entries, free_vectors;
929 int i, j, temp;
930 u16 control;
931 unsigned long flags;
932
933 if (!pci_msi_enable || !dev || !entries)
934 return -EINVAL;
935
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700936 status = msi_init();
937 if (status < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 return status;
939
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700940 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
941 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 return -EINVAL;
943
944 pci_read_config_word(dev, msi_control_reg(pos), &control);
945 if (control & PCI_MSIX_FLAGS_ENABLE)
946 return -EINVAL; /* Already in MSI-X mode */
947
948 nr_entries = multi_msix_capable(control);
949 if (nvec > nr_entries)
950 return -EINVAL;
951
952 /* Check for any invalid entries */
953 for (i = 0; i < nvec; i++) {
954 if (entries[i].entry >= nr_entries)
955 return -EINVAL; /* invalid entry */
956 for (j = i + 1; j < nvec; j++) {
957 if (entries[i].entry == entries[j].entry)
958 return -EINVAL; /* duplicate entry */
959 }
960 }
961 temp = dev->irq;
962 if (!msi_lookup_vector(dev, PCI_CAP_ID_MSIX)) {
963 /* Lookup Sucess */
964 nr_entries = nvec;
965 /* Reroute MSI-X table */
966 if (reroute_msix_table(dev->irq, entries, &nr_entries)) {
967 /* #requested > #previous-assigned */
968 dev->irq = temp;
969 return nr_entries;
970 }
971 dev->irq = temp;
972 enable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
973 return 0;
974 }
975 /* Check whether driver already requested for MSI vector */
976 if (pci_find_capability(dev, PCI_CAP_ID_MSI) > 0 &&
977 !msi_lookup_vector(dev, PCI_CAP_ID_MSI)) {
978 printk(KERN_INFO "PCI: %s: Can't enable MSI-X. "
979 "Device already has an MSI vector assigned\n",
980 pci_name(dev));
981 dev->irq = temp;
982 return -EINVAL;
983 }
984
985 spin_lock_irqsave(&msi_lock, flags);
986 /*
987 * msi_lock is provided to ensure that enough vectors resources are
988 * available before granting.
989 */
990 free_vectors = pci_vector_resources(last_alloc_vector,
991 nr_released_vectors);
992 /* Ensure that each MSI/MSI-X device has one vector reserved by
993 default to avoid any MSI-X driver to take all available
994 resources */
995 free_vectors -= nr_reserved_vectors;
996 /* Find the average of free vectors among MSI-X devices */
997 if (nr_msix_devices > 0)
998 free_vectors /= nr_msix_devices;
999 spin_unlock_irqrestore(&msi_lock, flags);
1000
1001 if (nvec > free_vectors) {
1002 if (free_vectors > 0)
1003 return free_vectors;
1004 else
1005 return -EBUSY;
1006 }
1007
1008 status = msix_capability_init(dev, entries, nvec);
1009 if (!status && nr_msix_devices > 0)
1010 nr_msix_devices--;
1011
1012 return status;
1013}
1014
1015void pci_disable_msix(struct pci_dev* dev)
1016{
1017 int pos, temp;
1018 u16 control;
1019
Grant Grundlerb64c05e2006-01-14 00:34:53 -07001020 if (!dev)
1021 return;
1022
1023 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1024 if (!pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 return;
1026
1027 pci_read_config_word(dev, msi_control_reg(pos), &control);
1028 if (!(control & PCI_MSIX_FLAGS_ENABLE))
1029 return;
1030
1031 temp = dev->irq;
1032 if (!msi_lookup_vector(dev, PCI_CAP_ID_MSIX)) {
1033 int state, vector, head, tail = 0, warning = 0;
1034 unsigned long flags;
1035
1036 vector = head = dev->irq;
1037 spin_lock_irqsave(&msi_lock, flags);
1038 while (head != tail) {
1039 state = msi_desc[vector]->msi_attrib.state;
1040 if (state)
1041 warning = 1;
1042 else {
1043 vector_irq[vector] = 0; /* free it */
1044 nr_released_vectors++;
1045 }
1046 tail = msi_desc[vector]->link.tail;
1047 vector = tail;
1048 }
1049 spin_unlock_irqrestore(&msi_lock, flags);
1050 if (warning) {
1051 dev->irq = temp;
1052 printk(KERN_WARNING "PCI: %s: pci_disable_msix() called without "
1053 "free_irq() on all MSI-X vectors\n",
1054 pci_name(dev));
1055 BUG_ON(warning > 0);
1056 } else {
1057 dev->irq = temp;
1058 disable_msi_mode(dev,
1059 pci_find_capability(dev, PCI_CAP_ID_MSIX),
1060 PCI_CAP_ID_MSIX);
1061
1062 }
1063 }
1064}
1065
1066/**
1067 * msi_remove_pci_irq_vectors - reclaim MSI(X) vectors to unused state
1068 * @dev: pointer to the pci_dev data structure of MSI(X) device function
1069 *
Steven Coleeaae4b32005-05-03 18:38:30 -06001070 * Being called during hotplug remove, from which the device function
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 * is hot-removed. All previous assigned MSI/MSI-X vectors, if
1072 * allocated for this device function, are reclaimed to unused state,
1073 * which may be used later on.
1074 **/
1075void msi_remove_pci_irq_vectors(struct pci_dev* dev)
1076{
1077 int state, pos, temp;
1078 unsigned long flags;
1079
1080 if (!pci_msi_enable || !dev)
1081 return;
1082
1083 temp = dev->irq; /* Save IOAPIC IRQ */
Grant Grundlerb64c05e2006-01-14 00:34:53 -07001084 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1085 if (pos > 0 && !msi_lookup_vector(dev, PCI_CAP_ID_MSI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 spin_lock_irqsave(&msi_lock, flags);
1087 state = msi_desc[dev->irq]->msi_attrib.state;
1088 spin_unlock_irqrestore(&msi_lock, flags);
1089 if (state) {
1090 printk(KERN_WARNING "PCI: %s: msi_remove_pci_irq_vectors() "
1091 "called without free_irq() on MSI vector %d\n",
1092 pci_name(dev), dev->irq);
1093 BUG_ON(state > 0);
1094 } else /* Release MSI vector assigned to this device */
1095 msi_free_vector(dev, dev->irq, 0);
1096 dev->irq = temp; /* Restore IOAPIC IRQ */
1097 }
Grant Grundlerb64c05e2006-01-14 00:34:53 -07001098 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1099 if (pos > 0 && !msi_lookup_vector(dev, PCI_CAP_ID_MSIX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 int vector, head, tail = 0, warning = 0;
1101 void __iomem *base = NULL;
1102
1103 vector = head = dev->irq;
1104 while (head != tail) {
1105 spin_lock_irqsave(&msi_lock, flags);
1106 state = msi_desc[vector]->msi_attrib.state;
1107 tail = msi_desc[vector]->link.tail;
1108 base = msi_desc[vector]->mask_base;
1109 spin_unlock_irqrestore(&msi_lock, flags);
1110 if (state)
1111 warning = 1;
1112 else if (vector != head) /* Release MSI-X vector */
1113 msi_free_vector(dev, vector, 0);
1114 vector = tail;
1115 }
1116 msi_free_vector(dev, vector, 0);
1117 if (warning) {
1118 /* Force to release the MSI-X memory-mapped table */
1119 u32 phys_addr, table_offset;
1120 u16 control;
1121 u8 bir;
1122
1123 pci_read_config_word(dev, msi_control_reg(pos),
1124 &control);
1125 pci_read_config_dword(dev, msix_table_offset_reg(pos),
1126 &table_offset);
1127 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
1128 phys_addr = pci_resource_start (dev, bir);
1129 phys_addr += (u32)(table_offset &
1130 ~PCI_MSIX_FLAGS_BIRMASK);
1131 iounmap(base);
1132 printk(KERN_WARNING "PCI: %s: msi_remove_pci_irq_vectors() "
1133 "called without free_irq() on all MSI-X vectors\n",
1134 pci_name(dev));
1135 BUG_ON(warning > 0);
1136 }
1137 dev->irq = temp; /* Restore IOAPIC IRQ */
1138 }
1139}
1140
1141EXPORT_SYMBOL(pci_enable_msi);
1142EXPORT_SYMBOL(pci_disable_msi);
1143EXPORT_SYMBOL(pci_enable_msix);
1144EXPORT_SYMBOL(pci_disable_msix);