blob: 4150fd8bae0144c71e1bd956c9b56fe8e9317438 [file] [log] [blame]
Marc Zyngier0369f6a2012-12-10 10:46:47 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __ARM64_KVM_ARM_H__
19#define __ARM64_KVM_ARM_H__
20
Mark Rutland6e530312014-11-24 14:05:44 +000021#include <asm/esr.h>
Geoff Levand286fb1c2014-10-31 23:06:47 +000022#include <asm/memory.h>
Marc Zyngier0369f6a2012-12-10 10:46:47 +000023#include <asm/types.h>
24
25/* Hyp Configuration Register (HCR) bits */
Marc Zyngier68908bf2015-01-29 15:47:55 +000026#define HCR_E2H (UL(1) << 34)
Marc Zyngier0369f6a2012-12-10 10:46:47 +000027#define HCR_ID (UL(1) << 33)
28#define HCR_CD (UL(1) << 32)
29#define HCR_RW_SHIFT 31
30#define HCR_RW (UL(1) << HCR_RW_SHIFT)
31#define HCR_TRVM (UL(1) << 30)
32#define HCR_HCD (UL(1) << 29)
33#define HCR_TDZ (UL(1) << 28)
34#define HCR_TGE (UL(1) << 27)
35#define HCR_TVM (UL(1) << 26)
36#define HCR_TTLB (UL(1) << 25)
37#define HCR_TPU (UL(1) << 24)
38#define HCR_TPC (UL(1) << 23)
39#define HCR_TSW (UL(1) << 22)
40#define HCR_TAC (UL(1) << 21)
41#define HCR_TIDCP (UL(1) << 20)
42#define HCR_TSC (UL(1) << 19)
43#define HCR_TID3 (UL(1) << 18)
44#define HCR_TID2 (UL(1) << 17)
45#define HCR_TID1 (UL(1) << 16)
46#define HCR_TID0 (UL(1) << 15)
47#define HCR_TWE (UL(1) << 14)
48#define HCR_TWI (UL(1) << 13)
49#define HCR_DC (UL(1) << 12)
50#define HCR_BSU (3 << 10)
51#define HCR_BSU_IS (UL(1) << 10)
52#define HCR_FB (UL(1) << 9)
53#define HCR_VA (UL(1) << 8)
54#define HCR_VI (UL(1) << 7)
55#define HCR_VF (UL(1) << 6)
56#define HCR_AMO (UL(1) << 5)
57#define HCR_IMO (UL(1) << 4)
58#define HCR_FMO (UL(1) << 3)
59#define HCR_PTW (UL(1) << 2)
60#define HCR_SWIO (UL(1) << 1)
61#define HCR_VM (UL(1) << 0)
62
63/*
64 * The bits we set in HCR:
Adam Buchbinderef769e32016-02-24 09:52:41 -080065 * RW: 64bit by default, can be overridden for 32bit VMs
Marc Zyngier0369f6a2012-12-10 10:46:47 +000066 * TAC: Trap ACTLR
67 * TSC: Trap SMC
Marc Zyngier4d449232014-01-14 18:00:55 +000068 * TVM: Trap VM ops (until M+C set in SCTLR_EL1)
Marc Zyngier0369f6a2012-12-10 10:46:47 +000069 * TSW: Trap cache operations by set/way
Marc Zyngierd241aac2013-08-02 11:41:13 +010070 * TWE: Trap WFE
Marc Zyngier0369f6a2012-12-10 10:46:47 +000071 * TWI: Trap WFI
72 * TIDCP: Trap L2CTLR/L2ECTLR
73 * BSU_IS: Upgrade barriers to the inner shareable domain
74 * FB: Force broadcast of all maintainance operations
75 * AMO: Override CPSR.A and enable signaling with VA
76 * IMO: Override CPSR.I and enable signaling with VI
77 * FMO: Override CPSR.F and enable signaling with VF
78 * SWIO: Turn set/way invalidates into set/way clean+invalidate
79 */
Marc Zyngierd241aac2013-08-02 11:41:13 +010080#define HCR_GUEST_FLAGS (HCR_TSC | HCR_TSW | HCR_TWE | HCR_TWI | HCR_VM | \
Marc Zyngier4d449232014-01-14 18:00:55 +000081 HCR_TVM | HCR_BSU_IS | HCR_FB | HCR_TAC | \
Marc Zyngierac3c3742013-08-09 18:19:11 +010082 HCR_AMO | HCR_SWIO | HCR_TIDCP | HCR_RW)
Marc Zyngier0369f6a2012-12-10 10:46:47 +000083#define HCR_VIRT_EXCP_MASK (HCR_VA | HCR_VI | HCR_VF)
Marc Zyngierac3c3742013-08-09 18:19:11 +010084#define HCR_INT_OVERRIDE (HCR_FMO | HCR_IMO)
Marc Zyngier68908bf2015-01-29 15:47:55 +000085#define HCR_HOST_VHE_FLAGS (HCR_RW | HCR_TGE | HCR_E2H)
Marc Zyngier0369f6a2012-12-10 10:46:47 +000086
87/* Hyp System Control Register (SCTLR_EL2) bits */
88#define SCTLR_EL2_EE (1 << 25)
89#define SCTLR_EL2_WXN (1 << 19)
90#define SCTLR_EL2_I (1 << 12)
91#define SCTLR_EL2_SA (1 << 3)
92#define SCTLR_EL2_C (1 << 2)
93#define SCTLR_EL2_A (1 << 1)
94#define SCTLR_EL2_M 1
95#define SCTLR_EL2_FLAGS (SCTLR_EL2_M | SCTLR_EL2_A | SCTLR_EL2_C | \
96 SCTLR_EL2_SA | SCTLR_EL2_I)
97
98/* TCR_EL2 Registers bits */
Mark Rutland857d1a92015-08-24 14:42:05 +010099#define TCR_EL2_RES1 ((1 << 31) | (1 << 23))
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000100#define TCR_EL2_TBI (1 << 20)
101#define TCR_EL2_PS (7 << 16)
102#define TCR_EL2_PS_40B (2 << 16)
103#define TCR_EL2_TG0 (1 << 14)
104#define TCR_EL2_SH0 (3 << 12)
105#define TCR_EL2_ORGN0 (3 << 10)
106#define TCR_EL2_IRGN0 (3 << 8)
107#define TCR_EL2_T0SZ 0x3f
108#define TCR_EL2_MASK (TCR_EL2_TG0 | TCR_EL2_SH0 | \
109 TCR_EL2_ORGN0 | TCR_EL2_IRGN0 | TCR_EL2_T0SZ)
110
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000111/* VTCR_EL2 Registers bits */
Mark Rutland857d1a92015-08-24 14:42:05 +0100112#define VTCR_EL2_RES1 (1 << 31)
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000113#define VTCR_EL2_PS_MASK (7 << 16)
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000114#define VTCR_EL2_TG0_MASK (1 << 14)
115#define VTCR_EL2_TG0_4K (0 << 14)
116#define VTCR_EL2_TG0_64K (1 << 14)
117#define VTCR_EL2_SH0_MASK (3 << 12)
118#define VTCR_EL2_SH0_INNER (3 << 12)
119#define VTCR_EL2_ORGN0_MASK (3 << 10)
120#define VTCR_EL2_ORGN0_WBWA (1 << 10)
121#define VTCR_EL2_IRGN0_MASK (3 << 8)
122#define VTCR_EL2_IRGN0_WBWA (1 << 8)
123#define VTCR_EL2_SL0_MASK (3 << 6)
124#define VTCR_EL2_SL0_LVL1 (1 << 6)
125#define VTCR_EL2_T0SZ_MASK 0x3f
126#define VTCR_EL2_T0SZ_40B 24
Suzuki K Poulosecb678d62016-03-30 14:33:59 +0100127#define VTCR_EL2_VS_SHIFT 19
128#define VTCR_EL2_VS_8BIT (0 << VTCR_EL2_VS_SHIFT)
129#define VTCR_EL2_VS_16BIT (1 << VTCR_EL2_VS_SHIFT)
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000130
Joel Schoppdbff1242014-07-09 11:17:04 -0500131/*
132 * We configure the Stage-2 page tables to always restrict the IPA space to be
133 * 40 bits wide (T0SZ = 24). Systems with a PARange smaller than 40 bits are
134 * not known to exist and will break with this configuration.
135 *
Marc Zyngier84ed7412015-03-10 19:07:01 +0000136 * VTCR_EL2.PS is extracted from ID_AA64MMFR0_EL1.PARange at boot time
137 * (see hyp-init.S).
138 *
Joel Schoppdbff1242014-07-09 11:17:04 -0500139 * Note that when using 4K pages, we concatenate two first level page tables
140 * together.
141 *
142 * The magic numbers used for VTTBR_X in this patch can be found in Tables
143 * D4-23 and D4-25 in ARM DDI 0487A.b.
144 */
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000145#ifdef CONFIG_ARM64_64K_PAGES
146/*
147 * Stage2 translation configuration:
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000148 * 40bits input (T0SZ = 24)
149 * 64kB pages (TG0 = 1)
150 * 2 level page tables (SL = 1)
151 */
Radha Mohan Chintakuntla87366d82014-03-07 08:49:25 +0000152#define VTCR_EL2_FLAGS (VTCR_EL2_TG0_64K | VTCR_EL2_SH0_INNER | \
153 VTCR_EL2_ORGN0_WBWA | VTCR_EL2_IRGN0_WBWA | \
Mark Rutland857d1a92015-08-24 14:42:05 +0100154 VTCR_EL2_SL0_LVL1 | VTCR_EL2_T0SZ_40B | \
155 VTCR_EL2_RES1)
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000156#define VTTBR_X (38 - VTCR_EL2_T0SZ_40B)
157#else
158/*
159 * Stage2 translation configuration:
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000160 * 40bits input (T0SZ = 24)
161 * 4kB pages (TG0 = 0)
162 * 3 level page tables (SL = 1)
163 */
Radha Mohan Chintakuntla87366d82014-03-07 08:49:25 +0000164#define VTCR_EL2_FLAGS (VTCR_EL2_TG0_4K | VTCR_EL2_SH0_INNER | \
165 VTCR_EL2_ORGN0_WBWA | VTCR_EL2_IRGN0_WBWA | \
Mark Rutland857d1a92015-08-24 14:42:05 +0100166 VTCR_EL2_SL0_LVL1 | VTCR_EL2_T0SZ_40B | \
167 VTCR_EL2_RES1)
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000168#define VTTBR_X (37 - VTCR_EL2_T0SZ_40B)
169#endif
170
171#define VTTBR_BADDR_SHIFT (VTTBR_X - 1)
Geoff Levand286fb1c2014-10-31 23:06:47 +0000172#define VTTBR_BADDR_MASK (((UL(1) << (PHYS_MASK_SHIFT - VTTBR_X)) - 1) << VTTBR_BADDR_SHIFT)
173#define VTTBR_VMID_SHIFT (UL(48))
Vladimir Murzin20475f72015-11-16 11:28:18 +0000174#define VTTBR_VMID_MASK(size) (_AT(u64, (1 << size) - 1) << VTTBR_VMID_SHIFT)
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000175
176/* Hyp System Trap Register */
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000177#define HSTR_EL2_T(x) (1 << x)
178
Mario Smarduch33c76a02015-07-16 22:29:37 +0100179/* Hyp Coproccessor Trap Register Shifts */
180#define CPTR_EL2_TFP_SHIFT 10
181
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000182/* Hyp Coprocessor Trap Register */
183#define CPTR_EL2_TCPAC (1 << 31)
184#define CPTR_EL2_TTA (1 << 20)
Mario Smarduch33c76a02015-07-16 22:29:37 +0100185#define CPTR_EL2_TFP (1 << CPTR_EL2_TFP_SHIFT)
Dave Martina7e0ac22016-01-19 16:20:18 +0000186#define CPTR_EL2_DEFAULT 0x000033ff
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000187
188/* Hyp Debug Configuration Register bits */
189#define MDCR_EL2_TDRA (1 << 11)
190#define MDCR_EL2_TDOSA (1 << 10)
191#define MDCR_EL2_TDA (1 << 9)
192#define MDCR_EL2_TDE (1 << 8)
193#define MDCR_EL2_HPME (1 << 7)
194#define MDCR_EL2_TPM (1 << 6)
195#define MDCR_EL2_TPMCR (1 << 5)
196#define MDCR_EL2_HPMN_MASK (0x1F)
197
Mark Rutland6e530312014-11-24 14:05:44 +0000198/* For compatibility with fault code shared with 32-bit */
199#define FSC_FAULT ESR_ELx_FSC_FAULT
Marc Zyngier35307b92015-03-12 18:16:51 +0000200#define FSC_ACCESS ESR_ELx_FSC_ACCESS
Mark Rutland6e530312014-11-24 14:05:44 +0000201#define FSC_PERM ESR_ELx_FSC_PERM
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000202
203/* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */
Geoff Levand286fb1c2014-10-31 23:06:47 +0000204#define HPFAR_MASK (~UL(0xf))
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000205
Christoffer Dallb5905dc2015-08-30 15:55:22 +0200206#define kvm_arm_exception_type \
207 {0, "IRQ" }, \
208 {1, "TRAP" }
209
210#define ECN(x) { ESR_ELx_EC_##x, #x }
211
212#define kvm_arm_exception_class \
213 ECN(UNKNOWN), ECN(WFx), ECN(CP15_32), ECN(CP15_64), ECN(CP14_MR), \
214 ECN(CP14_LS), ECN(FP_ASIMD), ECN(CP10_ID), ECN(CP14_64), ECN(SVC64), \
215 ECN(HVC64), ECN(SMC64), ECN(SYS64), ECN(IMP_DEF), ECN(IABT_LOW), \
216 ECN(IABT_CUR), ECN(PC_ALIGN), ECN(DABT_LOW), ECN(DABT_CUR), \
217 ECN(SP_ALIGN), ECN(FP_EXC32), ECN(FP_EXC64), ECN(SERROR), \
218 ECN(BREAKPT_LOW), ECN(BREAKPT_CUR), ECN(SOFTSTP_LOW), \
219 ECN(SOFTSTP_CUR), ECN(WATCHPT_LOW), ECN(WATCHPT_CUR), \
220 ECN(BKPT32), ECN(VECTOR32), ECN(BRK64)
221
Marc Zyngier32876222015-10-28 14:15:45 +0000222#define CPACR_EL1_FPEN (3 << 20)
223#define CPACR_EL1_TTA (1 << 28)
224
Marc Zyngier0369f6a2012-12-10 10:46:47 +0000225#endif /* __ARM64_KVM_ARM_H__ */