blob: 1267e64133b9251feea121d1170ed095b7734944 [file] [log] [blame]
Russell Kingd2bab052005-05-10 14:23:01 +01001/*
2 * linux/arch/arm/lib/copypage-armv4mc.S
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This handles the mini data cache, as found on SA11x0 and XScale
11 * processors. When we copy a user page page, we map it in such a way
12 * that accesses to this page will not touch the main data cache, but
13 * will be cached in the mini data cache. This prevents us thrashing
14 * the main data cache on page faults.
15 */
16#include <linux/init.h>
17#include <linux/mm.h>
Russell King063b0a42008-10-31 15:08:35 +000018#include <linux/highmem.h>
Russell Kingd2bab052005-05-10 14:23:01 +010019
Russell Kingd2bab052005-05-10 14:23:01 +010020#include <asm/pgtable.h>
21#include <asm/tlbflush.h>
Richard Purdie1c9d3df2006-12-30 16:08:50 +010022#include <asm/cacheflush.h>
Russell Kingd2bab052005-05-10 14:23:01 +010023
Russell King1b2e2b72006-08-21 17:06:38 +010024#include "mm.h"
25
Russell Kingd2bab052005-05-10 14:23:01 +010026#define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
Russell Kingbb30f362008-09-06 20:04:59 +010027 L_PTE_MT_MINICACHE)
Russell Kingd2bab052005-05-10 14:23:01 +010028
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050029static DEFINE_RAW_SPINLOCK(minicache_lock);
Russell Kingd2bab052005-05-10 14:23:01 +010030
31/*
Russell King063b0a42008-10-31 15:08:35 +000032 * ARMv4 mini-dcache optimised copy_user_highpage
Russell Kingd2bab052005-05-10 14:23:01 +010033 *
34 * We flush the destination cache lines just before we write the data into the
35 * corresponding address. Since the Dcache is read-allocate, this removes the
36 * Dcache aliasing issue. The writes will be forwarded to the write buffer,
37 * and merged as appropriate.
38 *
39 * Note: We rely on all ARMv4 processors implementing the "invalidate D line"
40 * instruction. If your processor does not supply this, you have to write your
Russell King063b0a42008-10-31 15:08:35 +000041 * own copy_user_highpage that does the right thing.
Russell Kingd2bab052005-05-10 14:23:01 +010042 */
Uwe Kleine-König446c92b2009-03-12 18:03:16 +010043static void __naked
Russell Kingd2bab052005-05-10 14:23:01 +010044mc_copy_user_page(void *from, void *to)
45{
46 asm volatile(
47 "stmfd sp!, {r4, lr} @ 2\n\
48 mov r4, %2 @ 1\n\
49 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
501: mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
51 stmia %1!, {r2, r3, ip, lr} @ 4\n\
52 ldmia %0!, {r2, r3, ip, lr} @ 4+1\n\
53 stmia %1!, {r2, r3, ip, lr} @ 4\n\
54 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
55 mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
56 stmia %1!, {r2, r3, ip, lr} @ 4\n\
57 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
58 subs r4, r4, #1 @ 1\n\
59 stmia %1!, {r2, r3, ip, lr} @ 4\n\
60 ldmneia %0!, {r2, r3, ip, lr} @ 4\n\
61 bne 1b @ 1\n\
62 ldmfd sp!, {r4, pc} @ 3"
63 :
64 : "r" (from), "r" (to), "I" (PAGE_SIZE / 64));
65}
66
Russell King7dd8c4f2009-01-18 16:24:19 +000067void v4_mc_copy_user_highpage(struct page *to, struct page *from,
Russell Kingf00a75c2009-10-05 15:17:45 +010068 unsigned long vaddr, struct vm_area_struct *vma)
Russell Kingd2bab052005-05-10 14:23:01 +010069{
Cong Wang5472e862011-11-25 23:14:15 +080070 void *kto = kmap_atomic(to);
Richard Purdie1c9d3df2006-12-30 16:08:50 +010071
Catalin Marinasc0177802010-09-13 15:57:36 +010072 if (!test_and_set_bit(PG_dcache_clean, &from->flags))
Russell King063b0a42008-10-31 15:08:35 +000073 __flush_dcache_page(page_mapping(from), from);
Richard Purdie1c9d3df2006-12-30 16:08:50 +010074
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050075 raw_spin_lock(&minicache_lock);
Russell Kingd2bab052005-05-10 14:23:01 +010076
Russell King67ece142011-07-02 15:20:44 +010077 set_top_pte(COPYPAGE_MINICACHE, mk_pte(from, minicache_pgprot));
Russell Kingd2bab052005-05-10 14:23:01 +010078
Russell Kingde27c302011-07-02 14:46:27 +010079 mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
Russell Kingd2bab052005-05-10 14:23:01 +010080
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050081 raw_spin_unlock(&minicache_lock);
Russell King063b0a42008-10-31 15:08:35 +000082
Cong Wang5472e862011-11-25 23:14:15 +080083 kunmap_atomic(kto);
Russell Kingd2bab052005-05-10 14:23:01 +010084}
85
86/*
87 * ARMv4 optimised clear_user_page
88 */
Russell King303c6442008-10-31 16:32:19 +000089void v4_mc_clear_user_highpage(struct page *page, unsigned long vaddr)
Russell Kingd2bab052005-05-10 14:23:01 +010090{
Cong Wang5472e862011-11-25 23:14:15 +080091 void *ptr, *kaddr = kmap_atomic(page);
Russell King303c6442008-10-31 16:32:19 +000092 asm volatile("\
Nicolas Pitre43ae2862008-11-04 02:42:27 -050093 mov r1, %2 @ 1\n\
Russell Kingd2bab052005-05-10 14:23:01 +010094 mov r2, #0 @ 1\n\
95 mov r3, #0 @ 1\n\
96 mov ip, #0 @ 1\n\
97 mov lr, #0 @ 1\n\
Russell King303c6442008-10-31 16:32:19 +0000981: mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
99 stmia %0!, {r2, r3, ip, lr} @ 4\n\
100 stmia %0!, {r2, r3, ip, lr} @ 4\n\
101 mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
102 stmia %0!, {r2, r3, ip, lr} @ 4\n\
103 stmia %0!, {r2, r3, ip, lr} @ 4\n\
Russell Kingd2bab052005-05-10 14:23:01 +0100104 subs r1, r1, #1 @ 1\n\
Russell King303c6442008-10-31 16:32:19 +0000105 bne 1b @ 1"
Nicolas Pitre43ae2862008-11-04 02:42:27 -0500106 : "=r" (ptr)
107 : "0" (kaddr), "I" (PAGE_SIZE / 64)
Russell King303c6442008-10-31 16:32:19 +0000108 : "r1", "r2", "r3", "ip", "lr");
Cong Wang5472e862011-11-25 23:14:15 +0800109 kunmap_atomic(kaddr);
Russell Kingd2bab052005-05-10 14:23:01 +0100110}
111
112struct cpu_user_fns v4_mc_user_fns __initdata = {
Russell King303c6442008-10-31 16:32:19 +0000113 .cpu_clear_user_highpage = v4_mc_clear_user_highpage,
Russell King063b0a42008-10-31 15:08:35 +0000114 .cpu_copy_user_highpage = v4_mc_copy_user_highpage,
Russell Kingd2bab052005-05-10 14:23:01 +0100115};