blob: 61b4d705c26720eb88f2dbcf7eab72361d31d14d [file] [log] [blame]
Paul Walmsleyaa218da2010-10-08 11:40:19 -06001/*
2 * OMAP 32ksynctimer/counter_32k-related code
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Copyright (C) 2010 Nokia Corporation
6 * Tony Lindgren <tony@atomide.com>
7 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/clk.h>
Vasiliy Kulikovcb9675f2010-11-26 17:06:02 +000018#include <linux/err.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060019#include <linux/io.h>
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070020#include <linux/clocksource.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070021#include <linux/sched_clock.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060022
Marc Zyngierbd0493e2012-05-05 19:28:44 +010023#include <asm/mach/time.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060024
Paul Walmsley6ccc4322012-12-10 11:48:44 -070025#include <plat/counter-32k.h>
26
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070027/* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
R Sricharanb0093662012-05-10 14:17:22 +053028#define OMAP2_32KSYNCNT_REV_OFF 0x0
29#define OMAP2_32KSYNCNT_REV_SCHEME (0x3 << 30)
30#define OMAP2_32KSYNCNT_CR_OFF_LOW 0x10
31#define OMAP2_32KSYNCNT_CR_OFF_HIGH 0x30
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070032
Paul Walmsleyaa218da2010-10-08 11:40:19 -060033/*
34 * 32KHz clocksource ... always available, on pretty most chips except
35 * OMAP 730 and 1510. Other timers could be used as clocksources, with
36 * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
37 * but systems won't necessarily want to spend resources that way.
38 */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070039static void __iomem *sync32k_cnt_reg;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060040
Stephen Boyd8f0678f2013-11-15 15:26:23 -080041static u64 notrace omap_32k_read_sched_clock(void)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060042{
Victor Kamenskyf6f3b502014-04-15 20:37:48 +030043 return sync32k_cnt_reg ? readl_relaxed(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060044}
45
46/**
Marc Zyngierbd0493e2012-05-05 19:28:44 +010047 * omap_read_persistent_clock - Return time from a persistent clock.
Paul Walmsleyaa218da2010-10-08 11:40:19 -060048 *
49 * Reads the time from a source which isn't disabled during PM, the
50 * 32k sync timer. Convert the cycles elapsed since last read into
51 * nsecs and adds to a monotonically increasing timespec.
52 */
53static struct timespec persistent_ts;
Colin Cross9d7d6e32012-10-08 14:01:12 -070054static cycles_t cycles;
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070055static unsigned int persistent_mult, persistent_shift;
Colin Cross9d7d6e32012-10-08 14:01:12 -070056static DEFINE_SPINLOCK(read_persistent_clock_lock);
57
Marc Zyngierbd0493e2012-05-05 19:28:44 +010058static void omap_read_persistent_clock(struct timespec *ts)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060059{
60 unsigned long long nsecs;
Colin Cross9d7d6e32012-10-08 14:01:12 -070061 cycles_t last_cycles;
62 unsigned long flags;
63
64 spin_lock_irqsave(&read_persistent_clock_lock, flags);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060065
66 last_cycles = cycles;
Victor Kamenskyf6f3b502014-04-15 20:37:48 +030067 cycles = sync32k_cnt_reg ? readl_relaxed(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060068
Colin Cross9d7d6e32012-10-08 14:01:12 -070069 nsecs = clocksource_cyc2ns(cycles - last_cycles,
70 persistent_mult, persistent_shift);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060071
Colin Cross9d7d6e32012-10-08 14:01:12 -070072 timespec_add_ns(&persistent_ts, nsecs);
73
74 *ts = persistent_ts;
75
76 spin_unlock_irqrestore(&read_persistent_clock_lock, flags);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060077}
78
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070079/**
80 * omap_init_clocksource_32k - setup and register counter 32k as a
81 * kernel clocksource
82 * @pbase: base addr of counter_32k module
83 * @size: size of counter_32k to map
84 *
85 * Returns 0 upon success or negative error code upon failure.
86 *
87 */
88int __init omap_init_clocksource_32k(void __iomem *vbase)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060089{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070090 int ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060091
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070092 /*
R Sricharanb0093662012-05-10 14:17:22 +053093 * 32k sync Counter IP register offsets vary between the
94 * highlander version and the legacy ones.
95 * The 'SCHEME' bits(30-31) of the revision register is used
96 * to identify the version.
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070097 */
Victor Kamenskyf6f3b502014-04-15 20:37:48 +030098 if (readl_relaxed(vbase + OMAP2_32KSYNCNT_REV_OFF) &
R Sricharanb0093662012-05-10 14:17:22 +053099 OMAP2_32KSYNCNT_REV_SCHEME)
100 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_HIGH;
101 else
102 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_LOW;
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600103
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700104 /*
105 * 120000 rough estimate from the calculations in
106 * __clocksource_updatefreq_scale.
107 */
108 clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
109 32768, NSEC_PER_SEC, 120000);
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600110
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700111 ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
112 250, 32, clocksource_mmio_readl_up);
113 if (ret) {
114 pr_err("32k_counter: can't register clocksource\n");
115 return ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600116 }
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700117
Stephen Boyd8f0678f2013-11-15 15:26:23 -0800118 sched_clock_register(omap_32k_read_sched_clock, 32, 32768);
Linus Torvalds2c757fd2012-05-26 12:31:49 -0700119 register_persistent_clock(NULL, omap_read_persistent_clock);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700120 pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
121
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600122 return 0;
123}