blob: 5839a3434119db91ccad538cb3d4d4694aae1c96 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Joe Perches516304b2012-03-18 17:30:52 -070043#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Jiri Slabyfa1c1142007-08-12 17:33:16 +020045#include <linux/module.h>
46#include <linux/delay.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000047#include <linux/dma-mapping.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020048#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020049#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020050#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020051#include <linux/netdevice.h>
52#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020053#include <linux/ethtool.h>
54#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090055#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070056#include <linux/etherdevice.h>
Pavel Roskin931be262011-07-26 22:26:59 -040057#include <linux/nl80211.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020058
Simon Wunderlich4d70f2f2013-08-14 08:01:37 +020059#include <net/cfg80211.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020060#include <net/ieee80211_radiotap.h>
61
62#include <asm/unaligned.h>
63
Thomas Huehn0967e012013-06-11 15:10:31 +020064#include <net/mac80211.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020065#include "base.h"
66#include "reg.h"
67#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090068#include "ani.h"
Pavel Roskin931be262011-07-26 22:26:59 -040069#include "ath5k.h"
70#include "../regd.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
Bob Copeland0e472252011-01-24 23:32:55 -050072#define CREATE_TRACE_POINTS
73#include "trace.h"
74
Rusty Russelleb939922011-12-19 14:08:01 +000075bool ath5k_modparam_nohwcrypt;
John W. Linville18cb6e32011-01-05 09:39:59 -050076module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040077MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020078
Rusty Russelleb939922011-12-19 14:08:01 +000079static bool modparam_fastchanswitch;
Nick Kossifidisa99168e2011-06-02 03:09:48 +030080module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
81MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
82
John W. Linville11deb532012-01-24 14:58:47 -050083static bool ath5k_modparam_no_hw_rfkill_switch;
Nick Kossifidis84e1e732011-11-25 20:40:27 +020084module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
85 bool, S_IRUGO);
86MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");
87
Nick Kossifidisa99168e2011-06-02 03:09:48 +030088
Jiri Slabyfa1c1142007-08-12 17:33:16 +020089/* Module info */
90MODULE_AUTHOR("Jiri Slaby");
91MODULE_AUTHOR("Nick Kossifidis");
92MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
93MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
94MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020095
Felix Fietkau132b1c32010-12-02 10:26:56 +010096static int ath5k_init(struct ieee80211_hw *hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -040097static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020098 bool skip_pcu);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020099
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200100/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100101static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100102#ifdef CONFIG_ATHEROS_AR231X
103 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
104 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
105 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
106 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
107 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
108 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
109 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
110#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100129#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300130 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200131 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
132 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300133 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
135 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
136 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300137 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
139 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300140 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
141 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
142 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300143 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200144 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100145#ifdef CONFIG_ATHEROS_AR231X
146 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
147 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
148#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200149 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
150};
151
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100152static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200153 { .bitrate = 10,
154 .hw_value = ATH5K_RATE_CODE_1M, },
155 { .bitrate = 20,
156 .hw_value = ATH5K_RATE_CODE_2M,
157 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
158 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
159 { .bitrate = 55,
160 .hw_value = ATH5K_RATE_CODE_5_5M,
161 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
162 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
163 { .bitrate = 110,
164 .hw_value = ATH5K_RATE_CODE_11M,
165 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
166 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
167 { .bitrate = 60,
168 .hw_value = ATH5K_RATE_CODE_6M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200169 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
170 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200171 { .bitrate = 90,
172 .hw_value = ATH5K_RATE_CODE_9M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200173 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
174 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200175 { .bitrate = 120,
176 .hw_value = ATH5K_RATE_CODE_12M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200177 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
178 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200179 { .bitrate = 180,
180 .hw_value = ATH5K_RATE_CODE_18M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200181 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
182 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200183 { .bitrate = 240,
184 .hw_value = ATH5K_RATE_CODE_24M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200185 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
186 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200187 { .bitrate = 360,
188 .hw_value = ATH5K_RATE_CODE_36M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200189 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
190 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200191 { .bitrate = 480,
192 .hw_value = ATH5K_RATE_CODE_48M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200193 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
194 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200195 { .bitrate = 540,
196 .hw_value = ATH5K_RATE_CODE_54M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200197 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
198 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200199};
200
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200201static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
202{
203 u64 tsf = ath5k_hw_get_tsf64(ah);
204
205 if ((tsf & 0x7fff) < rstamp)
206 tsf -= 0x8000;
207
208 return (tsf & ~0x7fff) | rstamp;
209}
210
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100211const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200212ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
213{
214 const char *name = "xxxxx";
215 unsigned int i;
216
217 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
218 if (srev_names[i].sr_type != type)
219 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300220
221 if ((val & 0xf0) == srev_names[i].sr_val)
222 name = srev_names[i].sr_name;
223
224 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225 name = srev_names[i].sr_name;
226 break;
227 }
228 }
229
230 return name;
231}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700232static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
233{
234 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
235 return ath5k_hw_reg_read(ah, reg_offset);
236}
237
238static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
239{
240 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
241 ath5k_hw_reg_write(ah, val, reg_offset);
242}
243
244static const struct ath_ops ath5k_common_ops = {
245 .read = ath5k_ioread32,
246 .write = ath5k_iowrite32,
247};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200249/***********************\
250* Driver Initialization *
251\***********************/
252
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000253static void ath5k_reg_notifier(struct wiphy *wiphy,
254 struct regulatory_request *request)
Bob Copelandf769c362009-03-30 22:30:31 -0400255{
256 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400257 struct ath5k_hw *ah = hw->priv;
258 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400259
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000260 ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400261}
262
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200263/********************\
264* Channel/mode setup *
265\********************/
266
267/*
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700268 * Returns true for the channel numbers used.
Bob Copeland42639fc2009-03-30 08:05:29 -0400269 */
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700270#ifdef CONFIG_ATH5K_TEST_CHANNELS
271static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
272{
273 return true;
274}
275
276#else
Bruno Randolf410e6122011-01-19 18:20:57 +0900277static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400278{
Bruno Randolf410e6122011-01-19 18:20:57 +0900279 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
280 return true;
281
282 return /* UNII 1,2 */
283 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400284 /* midband */
285 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
286 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900287 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
288 /* 802.11j 5.030-5.080 GHz (20MHz) */
289 (chan == 8 || chan == 12 || chan == 16) ||
290 /* 802.11j 4.9GHz (20MHz) */
291 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400292}
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700293#endif
Bob Copeland42639fc2009-03-30 08:05:29 -0400294
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200295static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900296ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
297 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200298{
Pavel Roskin32c25462011-07-23 09:29:09 -0400299 unsigned int count, size, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900300 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200302 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500303 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200304 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900305 size = 220;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900306 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200307 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500308 case AR5K_MODE_11B:
309 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500310 size = 26;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900311 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200312 break;
313 default:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400314 ATH5K_WARN(ah, "bad mode, not copying channels\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200315 return 0;
316 }
317
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900318 count = 0;
319 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900320 freq = ieee80211_channel_to_frequency(ch, band);
321
322 if (freq == 0) /* mapping failed - not a standard channel */
323 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500324
Pavel Roskin32c25462011-07-23 09:29:09 -0400325 /* Write channel info, needed for ath5k_channel_ok() */
326 channels[count].center_freq = freq;
327 channels[count].band = band;
328 channels[count].hw_value = mode;
329
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200330 /* Check if channel is supported by the chipset */
Pavel Roskin32c25462011-07-23 09:29:09 -0400331 if (!ath5k_channel_ok(ah, &channels[count]))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200332 continue;
333
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700334 if (!ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400335 continue;
336
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200337 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200338 }
339
340 return count;
341}
342
Bruno Randolf63266a62008-07-30 17:12:58 +0200343static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400344ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
Bruno Randolf63266a62008-07-30 17:12:58 +0200345{
346 u8 i;
347
348 for (i = 0; i < AR5K_MAX_RATES; i++)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400349 ah->rate_idx[b->band][i] = -1;
Bruno Randolf63266a62008-07-30 17:12:58 +0200350
351 for (i = 0; i < b->n_bitrates; i++) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400352 ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200353 if (b->bitrates[i].hw_value_short)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400354 ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200355 }
356}
357
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200358static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200359ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200360{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400361 struct ath5k_hw *ah = hw->priv;
Bruno Randolf63266a62008-07-30 17:12:58 +0200362 struct ieee80211_supported_band *sband;
363 int max_c, count_c = 0;
364 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200365
Pavel Roskine0d687b2011-07-14 20:21:55 -0400366 BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
367 max_c = ARRAY_SIZE(ah->channels);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200368
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500369 /* 2GHz band */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400370 sband = &ah->sbands[IEEE80211_BAND_2GHZ];
Bruno Randolf63266a62008-07-30 17:12:58 +0200371 sband->band = IEEE80211_BAND_2GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400372 sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200373
Pavel Roskine0d687b2011-07-14 20:21:55 -0400374 if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200375 /* G mode */
376 memcpy(sband->bitrates, &ath5k_rates[0],
377 sizeof(struct ieee80211_rate) * 12);
378 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200379
Pavel Roskine0d687b2011-07-14 20:21:55 -0400380 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900381 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200382 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500383
384 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200385 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500386 max_c -= count_c;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400387 } else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200388 /* B mode */
389 memcpy(sband->bitrates, &ath5k_rates[0],
390 sizeof(struct ieee80211_rate) * 4);
391 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500392
Bruno Randolf63266a62008-07-30 17:12:58 +0200393 /* 5211 only supports B rates and uses 4bit rate codes
394 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
395 * fix them up here:
396 */
397 if (ah->ah_version == AR5K_AR5211) {
398 for (i = 0; i < 4; i++) {
399 sband->bitrates[i].hw_value =
400 sband->bitrates[i].hw_value & 0xF;
401 sband->bitrates[i].hw_value_short =
402 sband->bitrates[i].hw_value_short & 0xF;
403 }
404 }
405
Pavel Roskine0d687b2011-07-14 20:21:55 -0400406 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900407 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200408 AR5K_MODE_11B, max_c);
409
410 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
411 count_c = sband->n_channels;
412 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500413 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400414 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500415
Bruno Randolf63266a62008-07-30 17:12:58 +0200416 /* 5GHz band, A mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400417 if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
418 sband = &ah->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500419 sband->band = IEEE80211_BAND_5GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400420 sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
Bruno Randolf63266a62008-07-30 17:12:58 +0200421
422 memcpy(sband->bitrates, &ath5k_rates[4],
423 sizeof(struct ieee80211_rate) * 8);
424 sband->n_bitrates = 8;
425
Pavel Roskine0d687b2011-07-14 20:21:55 -0400426 sband->channels = &ah->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900427 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500428 AR5K_MODE_11A, max_c);
429
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500430 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
431 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400432 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500433
Pavel Roskine0d687b2011-07-14 20:21:55 -0400434 ath5k_debug_dump_bands(ah);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500435
436 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200437}
438
439/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200440 * Set/change channels. We always reset the chip.
441 * To accomplish this we must first cleanup any pending DMA,
442 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500443 *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400444 * Called with ah->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200445 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900446int
Simon Wunderlich4d70f2f2013-08-14 08:01:37 +0200447ath5k_chan_set(struct ath5k_hw *ah, struct cfg80211_chan_def *chandef)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200448{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400449 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +0900450 "channel set, resetting (%u -> %u MHz)\n",
Simon Wunderlich4d70f2f2013-08-14 08:01:37 +0200451 ah->curchan->center_freq, chandef->chan->center_freq);
452
453 switch (chandef->width) {
454 case NL80211_CHAN_WIDTH_20:
455 case NL80211_CHAN_WIDTH_20_NOHT:
456 ah->ah_bwmode = AR5K_BWMODE_DEFAULT;
457 break;
458 case NL80211_CHAN_WIDTH_5:
459 ah->ah_bwmode = AR5K_BWMODE_5MHZ;
460 break;
461 case NL80211_CHAN_WIDTH_10:
462 ah->ah_bwmode = AR5K_BWMODE_10MHZ;
463 break;
464 default:
465 WARN_ON(1);
466 return -EINVAL;
467 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200468
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200469 /*
470 * To switch channels clear any pending DMA operations;
471 * wait long enough for the RX fifo to drain, reset the
472 * hardware at the new frequency, and then re-enable
473 * the relevant bits of the h/w.
474 */
Simon Wunderlich4d70f2f2013-08-14 08:01:37 +0200475 return ath5k_reset(ah, chandef->chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200476}
477
Ben Greeare4b0b322011-03-03 14:39:05 -0800478void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700479{
Ben Greeare4b0b322011-03-03 14:39:05 -0800480 struct ath5k_vif_iter_data *iter_data = data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700481 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700482 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700483
484 if (iter_data->hw_macaddr)
485 for (i = 0; i < ETH_ALEN; i++)
486 iter_data->mask[i] &=
487 ~(iter_data->hw_macaddr[i] ^ mac[i]);
488
489 if (!iter_data->found_active) {
490 iter_data->found_active = true;
491 memcpy(iter_data->active_mac, mac, ETH_ALEN);
492 }
493
494 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
Joe Perches2e42e472012-05-09 17:17:46 +0000495 if (ether_addr_equal(iter_data->hw_macaddr, mac))
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700496 iter_data->need_set_hw_addr = false;
497
498 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700499 if (avf->assoc)
500 iter_data->any_assoc = true;
501 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700502
503 /* Calculate combined mode - when APs are active, operate in AP mode.
504 * Otherwise use the mode of the new interface. This can currently
505 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800506 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700507 */
508 if (avf->opmode == NL80211_IFTYPE_AP)
509 iter_data->opmode = NL80211_IFTYPE_AP;
Ben Greeare4b0b322011-03-03 14:39:05 -0800510 else {
511 if (avf->opmode == NL80211_IFTYPE_STATION)
512 iter_data->n_stas++;
Ben Greear62c58fb2010-10-08 12:01:15 -0700513 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
514 iter_data->opmode = avf->opmode;
Ben Greeare4b0b322011-03-03 14:39:05 -0800515 }
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700516}
517
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900518void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400519ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900520 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700521{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400522 struct ath_common *common = ath5k_hw_common(ah);
Ben Greeare4b0b322011-03-03 14:39:05 -0800523 struct ath5k_vif_iter_data iter_data;
524 u32 rfilt;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700525
526 /*
527 * Use the hardware MAC address as reference, the hardware uses it
528 * together with the BSSID mask when matching addresses.
529 */
530 iter_data.hw_macaddr = common->macaddr;
531 memset(&iter_data.mask, 0xff, ETH_ALEN);
532 iter_data.found_active = false;
533 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700534 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greeare4b0b322011-03-03 14:39:05 -0800535 iter_data.n_stas = 0;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700536
537 if (vif)
Ben Greeare4b0b322011-03-03 14:39:05 -0800538 ath5k_vif_iter(&iter_data, vif->addr, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700539
540 /* Get list of all active MAC addresses */
Johannes Berg8b2c9822012-11-06 20:23:30 +0100541 ieee80211_iterate_active_interfaces_atomic(
542 ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
543 ath5k_vif_iter, &iter_data);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400544 memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700545
Pavel Roskine0d687b2011-07-14 20:21:55 -0400546 ah->opmode = iter_data.opmode;
547 if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
Ben Greear62c58fb2010-10-08 12:01:15 -0700548 /* Nothing active, default to station mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400549 ah->opmode = NL80211_IFTYPE_STATION;
Ben Greear62c58fb2010-10-08 12:01:15 -0700550
Pavel Roskine0d687b2011-07-14 20:21:55 -0400551 ath5k_hw_set_opmode(ah, ah->opmode);
552 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
553 ah->opmode, ath_opmode_to_string(ah->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700554
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700555 if (iter_data.need_set_hw_addr && iter_data.found_active)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400556 ath5k_hw_set_lladdr(ah, iter_data.active_mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700557
Pavel Roskine0d687b2011-07-14 20:21:55 -0400558 if (ath5k_hw_hasbssidmask(ah))
559 ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700560
Ben Greeare4b0b322011-03-03 14:39:05 -0800561 /* Set up RX Filter */
562 if (iter_data.n_stas > 1) {
563 /* If you have multiple STA interfaces connected to
564 * different APs, ARPs are not received (most of the time?)
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400565 * Enabling PROMISC appears to fix that problem.
Ben Greeare4b0b322011-03-03 14:39:05 -0800566 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400567 ah->filter_flags |= AR5K_RX_FILTER_PROM;
Ben Greeare4b0b322011-03-03 14:39:05 -0800568 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200569
Pavel Roskine0d687b2011-07-14 20:21:55 -0400570 rfilt = ah->filter_flags;
571 ath5k_hw_set_rx_filter(ah, rfilt);
572 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200573}
574
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500575static inline int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400576ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
Bruno Randolf63266a62008-07-30 17:12:58 +0200577{
Bob Copelandb7266042009-03-02 21:55:18 -0500578 int rix;
579
580 /* return base rate on errors */
581 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
582 "hw_rix out of bounds: %x\n", hw_rix))
583 return 0;
584
Pavel Roskine0d687b2011-07-14 20:21:55 -0400585 rix = ah->rate_idx[ah->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500586 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
587 rix = 0;
588
589 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500590}
591
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200592/***************\
593* Buffers setup *
594\***************/
595
Bob Copelandb6ea0352009-01-10 14:42:54 -0500596static
Pavel Roskine0d687b2011-07-14 20:21:55 -0400597struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
Bob Copelandb6ea0352009-01-10 14:42:54 -0500598{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400599 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500600 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500601
602 /*
603 * Allocate buffer with headroom_needed space for the
604 * fake physical layer header at the start.
605 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700606 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800607 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700608 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500609
610 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400611 ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800612 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500613 return NULL;
614 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500615
Pavel Roskine0d687b2011-07-14 20:21:55 -0400616 *skb_addr = dma_map_single(ah->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800617 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100618 DMA_FROM_DEVICE);
619
Pavel Roskine0d687b2011-07-14 20:21:55 -0400620 if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
621 ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500622 dev_kfree_skb(skb);
623 return NULL;
624 }
625 return skb;
626}
627
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200628static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400629ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200630{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200631 struct sk_buff *skb = bf->skb;
632 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900633 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200634
Bob Copelandb6ea0352009-01-10 14:42:54 -0500635 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400636 skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500637 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200638 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200639 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200640 }
641
642 /*
643 * Setup descriptors. For receive we always terminate
644 * the descriptor list with a self-linked entry so we'll
645 * not get overrun under high load (as can happen with a
646 * 5212 when ANI processing enables PHY error frames).
647 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900648 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200649 * each descriptor as self-linked and add it to the end. As
650 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900651 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200652 * if DMA is happening. When processing RX interrupts we
653 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900654 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200655 * someplace to write a new frame.
656 */
657 ds = bf->desc;
658 ds->ds_link = bf->daddr; /* link to self */
659 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900660 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900661 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400662 ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900663 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900664 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200665
Pavel Roskine0d687b2011-07-14 20:21:55 -0400666 if (ah->rxlink != NULL)
667 *ah->rxlink = bf->daddr;
668 ah->rxlink = &ds->ds_link;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200669 return 0;
670}
671
Bob Copeland2ac29272010-02-09 13:06:54 -0500672static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
673{
674 struct ieee80211_hdr *hdr;
675 enum ath5k_pkt_type htype;
676 __le16 fc;
677
678 hdr = (struct ieee80211_hdr *)skb->data;
679 fc = hdr->frame_control;
680
681 if (ieee80211_is_beacon(fc))
682 htype = AR5K_PKT_TYPE_BEACON;
683 else if (ieee80211_is_probe_resp(fc))
684 htype = AR5K_PKT_TYPE_PROBE_RESP;
685 else if (ieee80211_is_atim(fc))
686 htype = AR5K_PKT_TYPE_ATIM;
687 else if (ieee80211_is_pspoll(fc))
688 htype = AR5K_PKT_TYPE_PSPOLL;
689 else
690 htype = AR5K_PKT_TYPE_NORMAL;
691
692 return htype;
693}
694
Thomas Huehn0967e012013-06-11 15:10:31 +0200695static struct ieee80211_rate *
696ath5k_get_rate(const struct ieee80211_hw *hw,
697 const struct ieee80211_tx_info *info,
698 struct ath5k_buf *bf, int idx)
699{
700 /*
701 * convert a ieee80211_tx_rate RC-table entry to
702 * the respective ieee80211_rate struct
703 */
704 if (bf->rates[idx].idx < 0) {
705 return NULL;
706 }
707
708 return &hw->wiphy->bands[info->band]->bitrates[ bf->rates[idx].idx ];
709}
710
711static u16
712ath5k_get_rate_hw_value(const struct ieee80211_hw *hw,
713 const struct ieee80211_tx_info *info,
714 struct ath5k_buf *bf, int idx)
715{
716 struct ieee80211_rate *rate;
717 u16 hw_rate;
718 u8 rc_flags;
719
720 rate = ath5k_get_rate(hw, info, bf, idx);
721 if (!rate)
722 return 0;
723
724 rc_flags = bf->rates[idx].flags;
725 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
726 rate->hw_value_short : rate->hw_value;
727
728 return hw_rate;
729}
730
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200731static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400732ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
Thomas Huehn0967e012013-06-11 15:10:31 +0200733 struct ath5k_txq *txq, int padsize,
734 struct ieee80211_tx_control *control)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200735{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200736 struct ath5k_desc *ds = bf->desc;
737 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200738 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200740 struct ieee80211_rate *rate;
741 unsigned int mrr_rate[3], mrr_tries[3];
742 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500743 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500744 u16 cts_rate = 0;
745 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500746 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200747
748 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200749
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200750 /* XXX endianness */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400751 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100752 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200753
John Greeneb499abd2014-03-11 14:08:34 -0400754 if (dma_mapping_error(ah->dev, bf->skbaddr))
755 return -ENOSPC;
756
Thomas Huehn0967e012013-06-11 15:10:31 +0200757 ieee80211_get_tx_rates(info->control.vif, (control) ? control->sta : NULL, skb, bf->rates,
758 ARRAY_SIZE(bf->rates));
759
760 rate = ath5k_get_rate(ah->hw, info, bf, 0);
761
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400762 if (!rate) {
763 ret = -EINVAL;
764 goto err_unmap;
765 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500766
Johannes Berge039fa42008-05-15 12:55:29 +0200767 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200768 flags |= AR5K_TXDESC_NOACK;
769
Bob Copeland8902ff42009-01-22 08:44:20 -0500770 rc_flags = info->control.rates[0].flags;
Thomas Huehn0967e012013-06-11 15:10:31 +0200771
772 hw_rate = ath5k_get_rate_hw_value(ah->hw, info, bf, 0);
Bob Copeland8902ff42009-01-22 08:44:20 -0500773
Bruno Randolf281c56d2008-02-05 18:44:55 +0900774 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200775
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200776 /* FIXME: If we are in g mode and rate is a CCK rate
777 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
778 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500779 if (info->control.hw_key) {
780 keyidx = info->control.hw_key->hw_key_idx;
781 pktlen += info->control.hw_key->icv_len;
782 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500783 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
784 flags |= AR5K_TXDESC_RTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400785 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
786 duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700787 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500788 }
789 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
790 flags |= AR5K_TXDESC_CTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400791 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
792 duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700793 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500794 }
Thomas Huehn0967e012013-06-11 15:10:31 +0200795
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200796 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100797 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500798 get_hw_packet_type(skb),
Nick Kossifidis987af542012-08-05 22:35:36 +0300799 (ah->ah_txpower.txp_requested * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500800 hw_rate,
Thomas Huehn0967e012013-06-11 15:10:31 +0200801 bf->rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500802 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200803 if (ret)
804 goto err_unmap;
805
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200806 /* Set up MRR descriptor */
807 if (ah->ah_capabilities.cap_has_mrr_support) {
808 memset(mrr_rate, 0, sizeof(mrr_rate));
809 memset(mrr_tries, 0, sizeof(mrr_tries));
Thomas Huehn0967e012013-06-11 15:10:31 +0200810
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200811 for (i = 0; i < 3; i++) {
Thomas Huehn0967e012013-06-11 15:10:31 +0200812
813 rate = ath5k_get_rate(ah->hw, info, bf, i);
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200814 if (!rate)
815 break;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200816
Thomas Huehn0967e012013-06-11 15:10:31 +0200817 mrr_rate[i] = ath5k_get_rate_hw_value(ah->hw, info, bf, i);
818 mrr_tries[i] = bf->rates[i].count;
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200819 }
820
821 ath5k_hw_setup_mrr_tx_desc(ah, ds,
822 mrr_rate[0], mrr_tries[0],
823 mrr_rate[1], mrr_tries[1],
824 mrr_rate[2], mrr_tries[2]);
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200825 }
826
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200827 ds->ds_link = 0;
828 ds->ds_data = bf->skbaddr;
829
830 spin_lock_bh(&txq->lock);
831 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900832 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200833 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300834 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835 else /* no, so only link it */
836 *txq->link = bf->daddr;
837
838 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300839 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200840 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200841 spin_unlock_bh(&txq->lock);
842
843 return 0;
844err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400845 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200846 return ret;
847}
848
849/*******************\
850* Descriptors setup *
851\*******************/
852
853static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400854ath5k_desc_alloc(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200855{
856 struct ath5k_desc *ds;
857 struct ath5k_buf *bf;
858 dma_addr_t da;
859 unsigned int i;
860 int ret;
861
862 /* allocate descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400863 ah->desc_len = sizeof(struct ath5k_desc) *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200864 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100865
Pavel Roskine0d687b2011-07-14 20:21:55 -0400866 ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
867 &ah->desc_daddr, GFP_KERNEL);
868 if (ah->desc == NULL) {
869 ATH5K_ERR(ah, "can't allocate descriptors\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200870 ret = -ENOMEM;
871 goto err;
872 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400873 ds = ah->desc;
874 da = ah->desc_daddr;
875 ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
876 ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200877
878 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
879 sizeof(struct ath5k_buf), GFP_KERNEL);
880 if (bf == NULL) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400881 ATH5K_ERR(ah, "can't allocate bufptr\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200882 ret = -ENOMEM;
883 goto err_free;
884 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400885 ah->bufptr = bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200886
Pavel Roskine0d687b2011-07-14 20:21:55 -0400887 INIT_LIST_HEAD(&ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200888 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
889 bf->desc = ds;
890 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400891 list_add_tail(&bf->list, &ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200892 }
893
Pavel Roskine0d687b2011-07-14 20:21:55 -0400894 INIT_LIST_HEAD(&ah->txbuf);
895 ah->txbuf_len = ATH_TXBUF;
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400896 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200897 bf->desc = ds;
898 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400899 list_add_tail(&bf->list, &ah->txbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200900 }
901
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700902 /* beacon buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400903 INIT_LIST_HEAD(&ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700904 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
905 bf->desc = ds;
906 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400907 list_add_tail(&bf->list, &ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700908 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200909
910 return 0;
911err_free:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400912 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200913err:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400914 ah->desc = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200915 return ret;
916}
917
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900918void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400919ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900920{
921 BUG_ON(!bf);
922 if (!bf->skb)
923 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400924 dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900925 DMA_TO_DEVICE);
Felix Fietkau596ab5e2012-12-10 16:40:41 +0100926 ieee80211_free_txskb(ah->hw, bf->skb);
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900927 bf->skb = NULL;
928 bf->skbaddr = 0;
929 bf->desc->ds_data = 0;
930}
931
932void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400933ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900934{
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900935 struct ath_common *common = ath5k_hw_common(ah);
936
937 BUG_ON(!bf);
938 if (!bf->skb)
939 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400940 dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900941 DMA_FROM_DEVICE);
942 dev_kfree_skb_any(bf->skb);
943 bf->skb = NULL;
944 bf->skbaddr = 0;
945 bf->desc->ds_data = 0;
946}
947
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200948static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400949ath5k_desc_free(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200950{
951 struct ath5k_buf *bf;
952
Pavel Roskine0d687b2011-07-14 20:21:55 -0400953 list_for_each_entry(bf, &ah->txbuf, list)
954 ath5k_txbuf_free_skb(ah, bf);
955 list_for_each_entry(bf, &ah->rxbuf, list)
956 ath5k_rxbuf_free_skb(ah, bf);
957 list_for_each_entry(bf, &ah->bcbuf, list)
958 ath5k_txbuf_free_skb(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200959
960 /* Free memory associated with all descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400961 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
962 ah->desc = NULL;
963 ah->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200964
Pavel Roskine0d687b2011-07-14 20:21:55 -0400965 kfree(ah->bufptr);
966 ah->bufptr = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200967}
968
969
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200970/**************\
971* Queues setup *
972\**************/
973
974static struct ath5k_txq *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400975ath5k_txq_setup(struct ath5k_hw *ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200976 int qtype, int subtype)
977{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200978 struct ath5k_txq *txq;
979 struct ath5k_txq_info qi = {
980 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900981 /* XXX: default values not correct for B and XR channels,
982 * but who cares? */
983 .tqi_aifs = AR5K_TUNE_AIFS,
984 .tqi_cw_min = AR5K_TUNE_CWMIN,
985 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200986 };
987 int qnum;
988
989 /*
990 * Enable interrupts only for EOL and DESC conditions.
991 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400992 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200993 * EOL to reap descriptors. Note that this is done to
994 * reduce interrupt load and this only defers reaping
995 * descriptors, never transmitting frames. Aside from
996 * reducing interrupts this also permits more concurrency.
997 * The only potential downside is if the tx queue backs
998 * up in which case the top half of the kernel may backup
999 * due to a lack of tx descriptors.
1000 */
1001 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1002 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1003 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1004 if (qnum < 0) {
1005 /*
1006 * NB: don't print a message, this happens
1007 * normally on parts with too few tx queues
1008 */
1009 return ERR_PTR(qnum);
1010 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001011 txq = &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001012 if (!txq->setup) {
1013 txq->qnum = qnum;
1014 txq->link = NULL;
1015 INIT_LIST_HEAD(&txq->q);
1016 spin_lock_init(&txq->lock);
1017 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +09001018 txq->txq_len = 0;
John W. Linville81266ba2011-03-07 16:32:59 -05001019 txq->txq_max = ATH5K_TXQ_LEN_MAX;
Bruno Randolf4edd7612010-09-17 11:36:56 +09001020 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +09001021 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001022 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001023 return &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001024}
1025
1026static int
1027ath5k_beaconq_setup(struct ath5k_hw *ah)
1028{
1029 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +09001030 /* XXX: default values not correct for B and XR channels,
1031 * but who cares? */
1032 .tqi_aifs = AR5K_TUNE_AIFS,
1033 .tqi_cw_min = AR5K_TUNE_CWMIN,
1034 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001035 /* NB: for dynamic turbo, don't enable any other interrupts */
1036 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1037 };
1038
1039 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1040}
1041
1042static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001043ath5k_beaconq_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001044{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001045 struct ath5k_txq_info qi;
1046 int ret;
1047
Pavel Roskine0d687b2011-07-14 20:21:55 -04001048 ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001049 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -05001050 goto err;
1051
Pavel Roskine0d687b2011-07-14 20:21:55 -04001052 if (ah->opmode == NL80211_IFTYPE_AP ||
1053 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001054 /*
1055 * Always burst out beacon and CAB traffic
1056 * (aifs = cwmin = cwmax = 0)
1057 */
1058 qi.tqi_aifs = 0;
1059 qi.tqi_cw_min = 0;
1060 qi.tqi_cw_max = 0;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001061 } else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001062 /*
1063 * Adhoc mode; backoff between 0 and (2 * cw_min).
1064 */
1065 qi.tqi_aifs = 0;
1066 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +09001067 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001068 }
1069
Pavel Roskine0d687b2011-07-14 20:21:55 -04001070 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001071 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1072 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1073
Pavel Roskine0d687b2011-07-14 20:21:55 -04001074 ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001075 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001076 ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001077 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001078 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001079 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001080 ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
Bob Copelanda951ae22010-01-20 23:51:04 -05001081 if (ret)
1082 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001083
Bob Copelanda951ae22010-01-20 23:51:04 -05001084 /* reconfigure cabq with ready time to 80% of beacon_interval */
1085 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1086 if (ret)
1087 goto err;
1088
Pavel Roskine0d687b2011-07-14 20:21:55 -04001089 qi.tqi_ready_time = (ah->bintval * 80) / 100;
Bob Copelanda951ae22010-01-20 23:51:04 -05001090 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1091 if (ret)
1092 goto err;
1093
1094 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1095err:
1096 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001097}
1098
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001099/**
1100 * ath5k_drain_tx_buffs - Empty tx buffers
1101 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001102 * @ah The &struct ath5k_hw
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001103 *
1104 * Empty tx buffers from all queues in preparation
1105 * of a reset or during shutdown.
1106 *
1107 * NB: this assumes output has been stopped and
1108 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001109 */
1110static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001111ath5k_drain_tx_buffs(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001112{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001113 struct ath5k_txq *txq;
1114 struct ath5k_buf *bf, *bf0;
1115 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116
Pavel Roskine0d687b2011-07-14 20:21:55 -04001117 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
1118 if (ah->txqs[i].setup) {
1119 txq = &ah->txqs[i];
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001120 spin_lock_bh(&txq->lock);
1121 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001122 ath5k_debug_printtxbuf(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001123
Pavel Roskine0d687b2011-07-14 20:21:55 -04001124 ath5k_txbuf_free_skb(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001125
Bob Copeland66179422012-06-15 16:03:29 -04001126 spin_lock(&ah->txbuflock);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001127 list_move_tail(&bf->list, &ah->txbuf);
1128 ah->txbuf_len++;
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001129 txq->txq_len--;
Bob Copeland66179422012-06-15 16:03:29 -04001130 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001131 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001132 txq->link = NULL;
1133 txq->txq_poll_mark = false;
1134 spin_unlock_bh(&txq->lock);
1135 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001136 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001137}
1138
1139static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001140ath5k_txq_release(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001141{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001142 struct ath5k_txq *txq = ah->txqs;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143 unsigned int i;
1144
Pavel Roskine0d687b2011-07-14 20:21:55 -04001145 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001146 if (txq->setup) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001147 ath5k_hw_release_tx_queue(ah, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001148 txq->setup = false;
1149 }
1150}
1151
1152
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001153/*************\
1154* RX Handling *
1155\*************/
1156
1157/*
1158 * Enable the receive h/w following a reset.
1159 */
1160static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001161ath5k_rx_start(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001162{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001163 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001164 struct ath5k_buf *bf;
1165 int ret;
1166
Nick Kossifidisb6127982010-08-15 13:03:11 -04001167 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001168
Pavel Roskine0d687b2011-07-14 20:21:55 -04001169 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001170 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001171
Pavel Roskine0d687b2011-07-14 20:21:55 -04001172 spin_lock_bh(&ah->rxbuflock);
1173 ah->rxlink = NULL;
1174 list_for_each_entry(bf, &ah->rxbuf, list) {
1175 ret = ath5k_rxbuf_setup(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001176 if (ret != 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001177 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001178 goto err;
1179 }
1180 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001181 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001182 ath5k_hw_set_rxdp(ah, bf->daddr);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001183 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001184
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001185 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001186 ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001187 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1188
1189 return 0;
1190err:
1191 return ret;
1192}
1193
1194/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001195 * Disable the receive logic on PCU (DRU)
1196 * In preparation for a shutdown.
1197 *
1198 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1199 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001200 */
1201static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001202ath5k_rx_stop(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001203{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001204
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001205 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001206 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001207
Pavel Roskine0d687b2011-07-14 20:21:55 -04001208 ath5k_debug_printrxbuffs(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001209}
1210
1211static unsigned int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001212ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001213 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001214{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001215 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001216 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001217 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001218
Bruno Randolfb47f4072008-03-05 18:35:45 +09001219 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1220 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001221 return RX_FLAG_DECRYPTED;
1222
1223 /* Apparently when a default key is used to decrypt the packet
1224 the hw does not set the index used to decrypt. In such cases
1225 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001226 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001227 if (ieee80211_has_protected(hdr->frame_control) &&
1228 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1229 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001230 keyix = skb->data[hlen + 3] >> 6;
1231
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001232 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001233 return RX_FLAG_DECRYPTED;
1234 }
1235
1236 return 0;
1237}
1238
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001239
1240static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001241ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001242 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001243{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001244 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001245 u32 hw_tu;
1246 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1247
Oleksij Rempeld44efe22014-01-15 17:11:15 +01001248 if (le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001249 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001250 * Received an IBSS beacon with the same BSSID. Hardware *must*
1251 * have updated the local TSF. We have to work around various
1252 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001253 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001254 tsf = ath5k_hw_get_tsf64(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001255 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1256 hw_tu = TSF_TO_TU(tsf);
1257
Pavel Roskine0d687b2011-07-14 20:21:55 -04001258 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001259 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001260 (unsigned long long)bc_tstamp,
1261 (unsigned long long)rxs->mactime,
1262 (unsigned long long)(rxs->mactime - bc_tstamp),
1263 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001264
1265 /*
1266 * Sometimes the HW will give us a wrong tstamp in the rx
1267 * status, causing the timestamp extension to go wrong.
1268 * (This seems to happen especially with beacon frames bigger
1269 * than 78 byte (incl. FCS))
1270 * But we know that the receive timestamp must be later than the
1271 * timestamp of the beacon since HW must have synced to that.
1272 *
1273 * NOTE: here we assume mactime to be after the frame was
1274 * received, not like mac80211 which defines it at the start.
1275 */
1276 if (bc_tstamp > rxs->mactime) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001277 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001278 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001279 (unsigned long long)rxs->mactime,
1280 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001281 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001282 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001283
1284 /*
1285 * Local TSF might have moved higher than our beacon timers,
1286 * in that case we have to update them to continue sending
1287 * beacons. This also takes care of synchronizing beacon sending
1288 * times with other stations.
1289 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001290 if (hw_tu >= ah->nexttbtt)
1291 ath5k_beacon_update_timers(ah, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001292
1293 /* Check if the beacon timers are still correct, because a TSF
1294 * update might have created a window between them - for a
1295 * longer description see the comment of this function: */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001296 if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
1297 ath5k_beacon_update_timers(ah, bc_tstamp);
1298 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf7f896122010-09-27 12:22:21 +09001299 "fixed beacon timers after beacon receive\n");
1300 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001301 }
1302}
1303
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001304/*
Bob Copelanda180a132010-08-15 13:03:12 -04001305 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001306 */
1307static int ath5k_common_padpos(struct sk_buff *skb)
1308{
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001309 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001310 __le16 frame_control = hdr->frame_control;
1311 int padpos = 24;
1312
Pavel Roskind2c7f772011-07-07 18:14:07 -04001313 if (ieee80211_has_a4(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001314 padpos += ETH_ALEN;
Pavel Roskind2c7f772011-07-07 18:14:07 -04001315
1316 if (ieee80211_is_data_qos(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001317 padpos += IEEE80211_QOS_CTL_LEN;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001318
1319 return padpos;
1320}
1321
1322/*
Bob Copelanda180a132010-08-15 13:03:12 -04001323 * This function expects an 802.11 frame and returns the number of
1324 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001325 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001326static int ath5k_add_padding(struct sk_buff *skb)
1327{
1328 int padpos = ath5k_common_padpos(skb);
1329 int padsize = padpos & 3;
1330
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001331 if (padsize && skb->len > padpos) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001332
1333 if (skb_headroom(skb) < padsize)
1334 return -1;
1335
1336 skb_push(skb, padsize);
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001337 memmove(skb->data, skb->data + padsize, padpos);
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001338 return padsize;
1339 }
1340
1341 return 0;
1342}
1343
1344/*
Bob Copelanda180a132010-08-15 13:03:12 -04001345 * The MAC header is padded to have 32-bit boundary if the
1346 * packet payload is non-zero. The general calculation for
1347 * padsize would take into account odd header lengths:
1348 * padsize = 4 - (hdrlen & 3); however, since only
1349 * even-length headers are used, padding can only be 0 or 2
1350 * bytes and we can optimize this a bit. We must not try to
1351 * remove padding from short control frames that do not have a
1352 * payload.
1353 *
1354 * This function expects an 802.11 frame and returns the number of
1355 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001356 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001357static int ath5k_remove_padding(struct sk_buff *skb)
1358{
1359 int padpos = ath5k_common_padpos(skb);
1360 int padsize = padpos & 3;
1361
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001362 if (padsize && skb->len >= padpos + padsize) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001363 memmove(skb->data + padsize, skb->data, padpos);
1364 skb_pull(skb, padsize);
1365 return padsize;
1366 }
1367
1368 return 0;
1369}
1370
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001371static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001372ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001373 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001374{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001375 struct ieee80211_rx_status *rxs;
Oleksij Rempeld44efe22014-01-15 17:11:15 +01001376 struct ath_common *common = ath5k_hw_common(ah);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001377
Bruno Randolf8a89f062010-06-16 19:11:51 +09001378 ath5k_remove_padding(skb);
1379
1380 rxs = IEEE80211_SKB_RXCB(skb);
1381
1382 rxs->flag = 0;
1383 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1384 rxs->flag |= RX_FLAG_MMIC_ERROR;
Mathy Vanhoef41881352014-06-13 23:40:22 +02001385 if (unlikely(rs->rs_status & AR5K_RXERR_CRC))
1386 rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
1387
Bruno Randolf8a89f062010-06-16 19:11:51 +09001388
1389 /*
1390 * always extend the mac timestamp, since this information is
1391 * also needed for proper IBSS merging.
1392 *
1393 * XXX: it might be too late to do it here, since rs_tstamp is
1394 * 15bit only. that means TSF extension has to be done within
1395 * 32768usec (about 32ms). it might be necessary to move this to
1396 * the interrupt handler, like it is done in madwifi.
Bruno Randolf8a89f062010-06-16 19:11:51 +09001397 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001398 rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
Thomas Pedersene576def2012-12-10 14:48:03 -08001399 rxs->flag |= RX_FLAG_MACTIME_END;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001400
Pavel Roskine0d687b2011-07-14 20:21:55 -04001401 rxs->freq = ah->curchan->center_freq;
1402 rxs->band = ah->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001403
Pavel Roskine0d687b2011-07-14 20:21:55 -04001404 rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001405
1406 rxs->antenna = rs->rs_antenna;
1407
1408 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001409 ah->stats.antenna_rx[rs->rs_antenna]++;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001410 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001411 ah->stats.antenna_rx[0]++; /* invalid */
Bruno Randolf8a89f062010-06-16 19:11:51 +09001412
Pavel Roskine0d687b2011-07-14 20:21:55 -04001413 rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
1414 rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
Simon Wunderlich312a6442013-08-14 08:01:35 +02001415 switch (ah->ah_bwmode) {
1416 case AR5K_BWMODE_5MHZ:
1417 rxs->flag |= RX_FLAG_5MHZ;
1418 break;
1419 case AR5K_BWMODE_10MHZ:
1420 rxs->flag |= RX_FLAG_10MHZ;
1421 break;
1422 default:
1423 break;
1424 }
Bruno Randolf8a89f062010-06-16 19:11:51 +09001425
1426 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Pavel Roskine0d687b2011-07-14 20:21:55 -04001427 ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001428 rxs->flag |= RX_FLAG_SHORTPRE;
1429
Pavel Roskine0d687b2011-07-14 20:21:55 -04001430 trace_ath5k_rx(ah, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001431
Oleksij Rempeld44efe22014-01-15 17:11:15 +01001432 if (ath_is_mybeacon(common, (struct ieee80211_hdr *)skb->data)) {
1433 ewma_add(&ah->ah_beacon_rssi_avg, rs->rs_rssi);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001434
Oleksij Rempeld44efe22014-01-15 17:11:15 +01001435 /* check beacons in IBSS mode */
1436 if (ah->opmode == NL80211_IFTYPE_ADHOC)
1437 ath5k_check_ibss_tsf(ah, skb, rxs);
1438 }
Bruno Randolf8a89f062010-06-16 19:11:51 +09001439
Pavel Roskine0d687b2011-07-14 20:21:55 -04001440 ieee80211_rx(ah->hw, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001441}
1442
Bruno Randolf02a78b42010-06-16 19:11:56 +09001443/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1444 *
1445 * Check if we want to further process this frame or not. Also update
1446 * statistics. Return true if we want this frame, false if not.
1447 */
1448static bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04001449ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
Bruno Randolf02a78b42010-06-16 19:11:56 +09001450{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001451 ah->stats.rx_all_count++;
1452 ah->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001453
1454 if (unlikely(rs->rs_status)) {
Mathy Vanhoef41881352014-06-13 23:40:22 +02001455 unsigned int filters;
1456
Bruno Randolf02a78b42010-06-16 19:11:56 +09001457 if (rs->rs_status & AR5K_RXERR_CRC)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001458 ah->stats.rxerr_crc++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001459 if (rs->rs_status & AR5K_RXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001460 ah->stats.rxerr_fifo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001461 if (rs->rs_status & AR5K_RXERR_PHY) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001462 ah->stats.rxerr_phy++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001463 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001464 ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001465 return false;
1466 }
1467 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1468 /*
1469 * Decrypt error. If the error occurred
1470 * because there was no hardware key, then
1471 * let the frame through so the upper layers
1472 * can process it. This is necessary for 5210
1473 * parts which have no way to setup a ``clear''
1474 * key cache entry.
1475 *
1476 * XXX do key cache faulting
1477 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001478 ah->stats.rxerr_decrypt++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001479 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1480 !(rs->rs_status & AR5K_RXERR_CRC))
1481 return true;
1482 }
1483 if (rs->rs_status & AR5K_RXERR_MIC) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001484 ah->stats.rxerr_mic++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001485 return true;
1486 }
1487
Mathy Vanhoef41881352014-06-13 23:40:22 +02001488 /*
1489 * Reject any frames with non-crypto errors, and take into account the
1490 * current FIF_* filters.
1491 */
1492 filters = AR5K_RXERR_DECRYPT;
1493 if (ah->fif_filter_flags & FIF_FCSFAIL)
1494 filters |= AR5K_RXERR_CRC;
1495
1496 if (rs->rs_status & ~filters)
Bruno Randolf02a78b42010-06-16 19:11:56 +09001497 return false;
1498 }
1499
1500 if (unlikely(rs->rs_more)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001501 ah->stats.rxerr_jumbo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001502 return false;
1503 }
1504 return true;
1505}
1506
Bruno Randolf8a89f062010-06-16 19:11:51 +09001507static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001508ath5k_set_current_imask(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02001509{
Pavel Roskin4fc54012011-07-07 18:14:25 -04001510 enum ath5k_int imask;
Felix Fietkauc266c712011-04-10 18:32:19 +02001511 unsigned long flags;
1512
Pavel Roskine0d687b2011-07-14 20:21:55 -04001513 spin_lock_irqsave(&ah->irqlock, flags);
1514 imask = ah->imask;
1515 if (ah->rx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001516 imask &= ~AR5K_INT_RX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001517 if (ah->tx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001518 imask &= ~AR5K_INT_TX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001519 ath5k_hw_set_imr(ah, imask);
1520 spin_unlock_irqrestore(&ah->irqlock, flags);
Felix Fietkauc266c712011-04-10 18:32:19 +02001521}
1522
1523static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001524ath5k_tasklet_rx(unsigned long data)
1525{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001526 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001527 struct sk_buff *skb, *next_skb;
1528 dma_addr_t next_skb_addr;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001529 struct ath5k_hw *ah = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001530 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001531 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001532 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001533 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001534
Pavel Roskine0d687b2011-07-14 20:21:55 -04001535 spin_lock(&ah->rxbuflock);
1536 if (list_empty(&ah->rxbuf)) {
1537 ATH5K_WARN(ah, "empty rx buf pool\n");
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001538 goto unlock;
1539 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001540 do {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001541 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001542 BUG_ON(bf->skb == NULL);
1543 skb = bf->skb;
1544 ds = bf->desc;
1545
Bob Copelandc57ca812009-04-15 07:57:35 -04001546 /* bail if HW is still using self-linked descriptor */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001547 if (ath5k_hw_get_rxdp(ah) == bf->daddr)
Bob Copelandc57ca812009-04-15 07:57:35 -04001548 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001549
Pavel Roskine0d687b2011-07-14 20:21:55 -04001550 ret = ah->ah_proc_rx_desc(ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001551 if (unlikely(ret == -EINPROGRESS))
1552 break;
1553 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001554 ATH5K_ERR(ah, "error in processing rx descriptor\n");
1555 ah->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001556 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001557 }
1558
Pavel Roskine0d687b2011-07-14 20:21:55 -04001559 if (ath5k_receive_frame_ok(ah, &rs)) {
1560 next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001561
Bruno Randolf02a78b42010-06-16 19:11:56 +09001562 /*
1563 * If we can't replace bf->skb with a new skb under
1564 * memory pressure, just skip this packet
1565 */
1566 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001567 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001568
Pavel Roskine0d687b2011-07-14 20:21:55 -04001569 dma_unmap_single(ah->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001570 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001571 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001572
1573 skb_put(skb, rs.rs_datalen);
1574
Pavel Roskine0d687b2011-07-14 20:21:55 -04001575 ath5k_receive_frame(ah, skb, &rs);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001576
1577 bf->skb = next_skb;
1578 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001579 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001580next:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001581 list_move_tail(&bf->list, &ah->rxbuf);
1582 } while (ath5k_rxbuf_setup(ah, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001583unlock:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001584 spin_unlock(&ah->rxbuflock);
1585 ah->rx_pending = false;
1586 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001587}
1588
1589
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001590/*************\
1591* TX Handling *
1592\*************/
1593
Johannes Berg7bb45682011-02-24 14:42:06 +01001594void
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001595ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
Thomas Huehn0967e012013-06-11 15:10:31 +02001596 struct ath5k_txq *txq, struct ieee80211_tx_control *control)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001597{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001598 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001599 struct ath5k_buf *bf;
1600 unsigned long flags;
1601 int padsize;
1602
Pavel Roskine0d687b2011-07-14 20:21:55 -04001603 trace_ath5k_tx(ah, skb, txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001604
1605 /*
1606 * The hardware expects the header padded to 4 byte boundaries.
1607 * If this is not the case, we add the padding after the header.
1608 */
1609 padsize = ath5k_add_padding(skb);
1610 if (padsize < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001611 ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
Bob Copeland8a63fac2010-09-17 12:45:07 +09001612 " headroom to pad");
1613 goto drop_packet;
1614 }
1615
Felix Fietkau4e868792011-07-12 09:02:05 +08001616 if (txq->txq_len >= txq->txq_max &&
1617 txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001618 ieee80211_stop_queue(hw, txq->qnum);
1619
Pavel Roskine0d687b2011-07-14 20:21:55 -04001620 spin_lock_irqsave(&ah->txbuflock, flags);
1621 if (list_empty(&ah->txbuf)) {
1622 ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
1623 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001624 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001625 goto drop_packet;
1626 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001627 bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001628 list_del(&bf->list);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001629 ah->txbuf_len--;
1630 if (list_empty(&ah->txbuf))
Bob Copeland8a63fac2010-09-17 12:45:07 +09001631 ieee80211_stop_queues(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001632 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001633
1634 bf->skb = skb;
1635
Thomas Huehn0967e012013-06-11 15:10:31 +02001636 if (ath5k_txbuf_setup(ah, bf, txq, padsize, control)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09001637 bf->skb = NULL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001638 spin_lock_irqsave(&ah->txbuflock, flags);
1639 list_add_tail(&bf->list, &ah->txbuf);
1640 ah->txbuf_len++;
1641 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001642 goto drop_packet;
1643 }
Johannes Berg7bb45682011-02-24 14:42:06 +01001644 return;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001645
1646drop_packet:
Felix Fietkau596ab5e2012-12-10 16:40:41 +01001647 ieee80211_free_txskb(hw, skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001648}
1649
Bruno Randolf14404012010-09-17 11:36:51 +09001650static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001651ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
Thomas Huehn0967e012013-06-11 15:10:31 +02001652 struct ath5k_txq *txq, struct ath5k_tx_status *ts,
1653 struct ath5k_buf *bf)
Bruno Randolf14404012010-09-17 11:36:51 +09001654{
1655 struct ieee80211_tx_info *info;
Felix Fietkaued895082011-04-10 18:32:17 +02001656 u8 tries[3];
Bruno Randolf14404012010-09-17 11:36:51 +09001657 int i;
Thomas Huehn0967e012013-06-11 15:10:31 +02001658 int size = 0;
Bruno Randolf14404012010-09-17 11:36:51 +09001659
Pavel Roskine0d687b2011-07-14 20:21:55 -04001660 ah->stats.tx_all_count++;
1661 ah->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001662 info = IEEE80211_SKB_CB(skb);
1663
Felix Fietkau7ede6122013-10-14 21:18:48 +02001664 size = min_t(int, sizeof(info->status.rates), sizeof(bf->rates));
1665 memcpy(info->status.rates, bf->rates, size);
1666
Felix Fietkaued895082011-04-10 18:32:17 +02001667 tries[0] = info->status.rates[0].count;
1668 tries[1] = info->status.rates[1].count;
1669 tries[2] = info->status.rates[2].count;
1670
Bruno Randolf14404012010-09-17 11:36:51 +09001671 ieee80211_tx_info_clear_status(info);
Felix Fietkaued895082011-04-10 18:32:17 +02001672
1673 for (i = 0; i < ts->ts_final_idx; i++) {
Bruno Randolf14404012010-09-17 11:36:51 +09001674 struct ieee80211_tx_rate *r =
1675 &info->status.rates[i];
1676
Felix Fietkaued895082011-04-10 18:32:17 +02001677 r->count = tries[i];
Bruno Randolf14404012010-09-17 11:36:51 +09001678 }
1679
Felix Fietkaued895082011-04-10 18:32:17 +02001680 info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001681 info->status.rates[ts->ts_final_idx + 1].idx = -1;
Bruno Randolf14404012010-09-17 11:36:51 +09001682
1683 if (unlikely(ts->ts_status)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001684 ah->stats.ack_fail++;
Bruno Randolf14404012010-09-17 11:36:51 +09001685 if (ts->ts_status & AR5K_TXERR_FILT) {
1686 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001687 ah->stats.txerr_filt++;
Bruno Randolf14404012010-09-17 11:36:51 +09001688 }
1689 if (ts->ts_status & AR5K_TXERR_XRETRY)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001690 ah->stats.txerr_retry++;
Bruno Randolf14404012010-09-17 11:36:51 +09001691 if (ts->ts_status & AR5K_TXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001692 ah->stats.txerr_fifo++;
Bruno Randolf14404012010-09-17 11:36:51 +09001693 } else {
1694 info->flags |= IEEE80211_TX_STAT_ACK;
1695 info->status.ack_signal = ts->ts_rssi;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001696
1697 /* count the successful attempt as well */
1698 info->status.rates[ts->ts_final_idx].count++;
Bruno Randolf14404012010-09-17 11:36:51 +09001699 }
1700
1701 /*
1702 * Remove MAC header padding before giving the frame
1703 * back to mac80211.
1704 */
1705 ath5k_remove_padding(skb);
1706
1707 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001708 ah->stats.antenna_tx[ts->ts_antenna]++;
Bruno Randolf14404012010-09-17 11:36:51 +09001709 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001710 ah->stats.antenna_tx[0]++; /* invalid */
Bruno Randolf14404012010-09-17 11:36:51 +09001711
Pavel Roskine0d687b2011-07-14 20:21:55 -04001712 trace_ath5k_tx_complete(ah, skb, txq, ts);
1713 ieee80211_tx_status(ah->hw, skb);
Bruno Randolf14404012010-09-17 11:36:51 +09001714}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001715
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001716static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001717ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001718{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001719 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001720 struct ath5k_buf *bf, *bf0;
1721 struct ath5k_desc *ds;
1722 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001723 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724
1725 spin_lock(&txq->lock);
1726 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001727
1728 txq->txq_poll_mark = false;
1729
1730 /* skb might already have been processed last time. */
1731 if (bf->skb != NULL) {
1732 ds = bf->desc;
1733
Pavel Roskine0d687b2011-07-14 20:21:55 -04001734 ret = ah->ah_proc_tx_desc(ah, ds, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001735 if (unlikely(ret == -EINPROGRESS))
1736 break;
1737 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001738 ATH5K_ERR(ah,
Bruno Randolf23413292010-09-17 11:37:07 +09001739 "error %d while processing "
1740 "queue %u\n", ret, txq->qnum);
1741 break;
1742 }
1743
1744 skb = bf->skb;
1745 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001746
Pavel Roskine0d687b2011-07-14 20:21:55 -04001747 dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001748 DMA_TO_DEVICE);
Thomas Huehn0967e012013-06-11 15:10:31 +02001749 ath5k_tx_frame_completed(ah, skb, txq, &ts, bf);
Bruno Randolf23413292010-09-17 11:37:07 +09001750 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001751
Bob Copelanda05988b2010-04-07 23:55:58 -04001752 /*
1753 * It's possible that the hardware can say the buffer is
1754 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001755 * host memory and moved on.
1756 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001757 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001758 if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
1759 spin_lock(&ah->txbuflock);
1760 list_move_tail(&bf->list, &ah->txbuf);
1761 ah->txbuf_len++;
Bruno Randolf23413292010-09-17 11:37:07 +09001762 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001763 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001764 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001765 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001766 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001767 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001768 ieee80211_wake_queue(ah->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001769}
1770
1771static void
1772ath5k_tasklet_tx(unsigned long data)
1773{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001774 int i;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001775 struct ath5k_hw *ah = (void *)data;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001776
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001777 for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
Nick Kossifidis7ff7c822011-11-25 20:40:20 +02001778 if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
Pavel Roskine0d687b2011-07-14 20:21:55 -04001779 ath5k_tx_processq(ah, &ah->txqs[i]);
Felix Fietkauc266c712011-04-10 18:32:19 +02001780
Pavel Roskine0d687b2011-07-14 20:21:55 -04001781 ah->tx_pending = false;
1782 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001783}
1784
1785
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001786/*****************\
1787* Beacon handling *
1788\*****************/
1789
1790/*
1791 * Setup the beacon frame for transmit.
1792 */
1793static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001794ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001795{
1796 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001797 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001798 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001799 int ret = 0;
1800 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001801 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001802 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001803
Pavel Roskine0d687b2011-07-14 20:21:55 -04001804 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001805 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001806 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001807 "skbaddr %llx\n", skb, skb->data, skb->len,
1808 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001809
Pavel Roskine0d687b2011-07-14 20:21:55 -04001810 if (dma_mapping_error(ah->dev, bf->skbaddr)) {
1811 ATH5K_ERR(ah, "beacon DMA mapping failed\n");
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001812 dev_kfree_skb_any(skb);
1813 bf->skb = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001814 return -EIO;
1815 }
1816
1817 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001818 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001819
1820 flags = AR5K_TXDESC_NOACK;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001821 if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001822 ds->ds_link = bf->daddr; /* self-linked */
1823 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001824 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001826
1827 /*
1828 * If we use multiple antennas on AP and use
1829 * the Sectored AP scenario, switch antenna every
1830 * 4 beacons to make sure everybody hears our AP.
1831 * When a client tries to associate, hw will keep
1832 * track of the tx antenna to be used for this client
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001833 * automatically, based on ACKed packets.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001834 *
1835 * Note: AP still listens and transmits RTS on the
1836 * default antenna which is supposed to be an omni.
1837 *
1838 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001839 * multiple antennas (1 omni -- the default -- and 14
1840 * sectors), so if we choose to actually support this
1841 * mode, we need to allow the user to set how many antennas
1842 * we have and tweak the code below to send beacons
1843 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001844 */
1845 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001846 antenna = ah->bsent & 4 ? 2 : 1;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001847
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001848
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001849 /* FIXME: If we are in g mode and rate is a CCK rate
1850 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1851 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001852 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001853 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001854 ieee80211_get_hdrlen_from_skb(skb), padsize,
Nick Kossifidis987af542012-08-05 22:35:36 +03001855 AR5K_PKT_TYPE_BEACON,
1856 (ah->ah_txpower.txp_requested * 2),
Pavel Roskine0d687b2011-07-14 20:21:55 -04001857 ieee80211_get_tx_rate(ah->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001858 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001859 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001860 if (ret)
1861 goto err_unmap;
1862
1863 return 0;
1864err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001865 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001866 return ret;
1867}
1868
1869/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001870 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1871 * this is called only once at config_bss time, for AP we do it every
1872 * SWBA interrupt so that the TIM will reflect buffered frames.
1873 *
1874 * Called with the beacon lock.
1875 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001876int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001877ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1878{
1879 int ret;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001880 struct ath5k_hw *ah = hw->priv;
Wei Yongjun9c371f92012-10-08 08:42:58 +08001881 struct ath5k_vif *avf;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001882 struct sk_buff *skb;
1883
1884 if (WARN_ON(!vif)) {
1885 ret = -EINVAL;
1886 goto out;
1887 }
1888
1889 skb = ieee80211_beacon_get(hw, vif);
1890
1891 if (!skb) {
1892 ret = -ENOMEM;
1893 goto out;
1894 }
1895
Wei Yongjun9c371f92012-10-08 08:42:58 +08001896 avf = (void *)vif->drv_priv;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001897 ath5k_txbuf_free_skb(ah, avf->bbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001898 avf->bbuf->skb = skb;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001899 ret = ath5k_beacon_setup(ah, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001900out:
1901 return ret;
1902}
1903
1904/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001905 * Transmit a beacon frame at SWBA. Dynamic updates to the
1906 * frame contents are done as needed and the slot time is
1907 * also adjusted based on current state.
1908 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001909 * This is called from software irq context (beacontq tasklets)
1910 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001911 */
1912static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001913ath5k_beacon_send(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001914{
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001915 struct ieee80211_vif *vif;
1916 struct ath5k_vif *avf;
1917 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001918 struct sk_buff *skb;
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001919 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001920
Pavel Roskine0d687b2011-07-14 20:21:55 -04001921 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001922
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001923 /*
1924 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001925 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001926 * period and wait for the next. Missed beacons
1927 * indicate a problem and should not occur. If we
1928 * miss too many consecutive beacons reset the device.
1929 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001930 if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
1931 ah->bmisscount++;
1932 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1933 "missed %u consecutive beacons\n", ah->bmisscount);
1934 if (ah->bmisscount > 10) { /* NB: 10 is a guess */
1935 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001936 "stuck beacon time (%u missed)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001937 ah->bmisscount);
1938 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09001939 "stuck beacon, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04001940 ieee80211_queue_work(ah->hw, &ah->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941 }
1942 return;
1943 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001944 if (unlikely(ah->bmisscount != 0)) {
1945 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001946 "resume beacon xmit after %u misses\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001947 ah->bmisscount);
1948 ah->bmisscount = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001949 }
1950
Chun-Yeow Yeohda473b62012-03-03 09:48:56 +08001951 if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
1952 ah->num_mesh_vifs > 1) ||
Pavel Roskine0d687b2011-07-14 20:21:55 -04001953 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001954 u64 tsf = ath5k_hw_get_tsf64(ah);
1955 u32 tsftu = TSF_TO_TU(tsf);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001956 int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
1957 vif = ah->bslot[(slot + 1) % ATH_BCBUF];
1958 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001959 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001960 (unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001961 } else /* only one interface */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001962 vif = ah->bslot[0];
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001963
1964 if (!vif)
1965 return;
1966
1967 avf = (void *)vif->drv_priv;
1968 bf = avf->bbuf;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001969
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001970 /*
1971 * Stop any current dma and put the new frame on the queue.
1972 * This should never fail since we check above that no frames
1973 * are still pending on the queue.
1974 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001975 if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
1976 ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001977 /* NB: hw still stops DMA, so proceed */
1978 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001979
Javier Cardonad82b5772010-12-07 13:35:55 -08001980 /* refresh the beacon for AP or MESH mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001981 if (ah->opmode == NL80211_IFTYPE_AP ||
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001982 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1983 err = ath5k_beacon_update(ah->hw, vif);
1984 if (err)
1985 return;
1986 }
1987
1988 if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
1989 ah->opmode == NL80211_IFTYPE_MONITOR)) {
1990 ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
1991 return;
1992 }
Bob Copeland1071db82009-05-18 10:59:52 -04001993
Pavel Roskine0d687b2011-07-14 20:21:55 -04001994 trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
Bob Copeland0e472252011-01-24 23:32:55 -05001995
Pavel Roskine0d687b2011-07-14 20:21:55 -04001996 ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
1997 ath5k_hw_start_tx_dma(ah, ah->bhalq);
1998 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
1999 ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002000
Pavel Roskine0d687b2011-07-14 20:21:55 -04002001 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04002002 while (skb) {
Thomas Huehn0967e012013-06-11 15:10:31 +02002003 ath5k_tx_queue(ah->hw, skb, ah->cabq, NULL);
Felix Fietkau4e868792011-07-12 09:02:05 +08002004
Pavel Roskine0d687b2011-07-14 20:21:55 -04002005 if (ah->cabq->txq_len >= ah->cabq->txq_max)
Felix Fietkau4e868792011-07-12 09:02:05 +08002006 break;
2007
Pavel Roskine0d687b2011-07-14 20:21:55 -04002008 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04002009 }
2010
Pavel Roskine0d687b2011-07-14 20:21:55 -04002011 ah->bsent++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002012}
2013
Bruno Randolf9804b982008-01-19 18:17:59 +09002014/**
2015 * ath5k_beacon_update_timers - update beacon timers
2016 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002017 * @ah: struct ath5k_hw pointer we are operating on
Bruno Randolf9804b982008-01-19 18:17:59 +09002018 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2019 * beacon timer update based on the current HW TSF.
2020 *
2021 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2022 * of a received beacon or the current local hardware TSF and write it to the
2023 * beacon timer registers.
2024 *
2025 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002026 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002027 * when we otherwise know we have to update the timers, but we keep it in this
2028 * function to have it all together in one place.
2029 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002030void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002031ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002032{
Bruno Randolf9804b982008-01-19 18:17:59 +09002033 u32 nexttbtt, intval, hw_tu, bc_tu;
2034 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002035
Pavel Roskine0d687b2011-07-14 20:21:55 -04002036 intval = ah->bintval & AR5K_BEACON_PERIOD;
Chun-Yeow Yeohda473b62012-03-03 09:48:56 +08002037 if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
2038 + ah->num_mesh_vifs > 1) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002039 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
2040 if (intval < 15)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002041 ATH5K_WARN(ah, "intval %u is too low, min 15\n",
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002042 intval);
2043 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002044 if (WARN_ON(!intval))
2045 return;
2046
Bruno Randolf9804b982008-01-19 18:17:59 +09002047 /* beacon TSF converted to TU */
2048 bc_tu = TSF_TO_TU(bc_tsf);
2049
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002050 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002051 hw_tsf = ath5k_hw_get_tsf64(ah);
2052 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002053
Pavel Roskin633d0062011-07-07 18:14:01 -04002054#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
Bruno Randolf11f21df2010-09-27 12:22:26 +09002055 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002056 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
Bruno Randolf11f21df2010-09-27 12:22:26 +09002057 * configuration we need to make sure it is bigger than that. */
2058
Bruno Randolf9804b982008-01-19 18:17:59 +09002059 if (bc_tsf == -1) {
2060 /*
2061 * no beacons received, called internally.
2062 * just need to refresh timers based on HW TSF.
2063 */
2064 nexttbtt = roundup(hw_tu + FUDGE, intval);
2065 } else if (bc_tsf == 0) {
2066 /*
2067 * no beacon received, probably called by ath5k_reset_tsf().
2068 * reset TSF to start with 0.
2069 */
2070 nexttbtt = intval;
2071 intval |= AR5K_BEACON_RESET_TSF;
2072 } else if (bc_tsf > hw_tsf) {
2073 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002074 * beacon received, SW merge happened but HW TSF not yet updated.
Bruno Randolf9804b982008-01-19 18:17:59 +09002075 * not possible to reconfigure timers yet, but next time we
2076 * receive a beacon with the same BSSID, the hardware will
2077 * automatically update the TSF and then we need to reconfigure
2078 * the timers.
2079 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002080 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002081 "need to wait for HW TSF sync\n");
2082 return;
2083 } else {
2084 /*
2085 * most important case for beacon synchronization between STA.
2086 *
2087 * beacon received and HW TSF has been already updated by HW.
2088 * update next TBTT based on the TSF of the beacon, but make
2089 * sure it is ahead of our local TSF timer.
2090 */
2091 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2092 }
2093#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002094
Pavel Roskine0d687b2011-07-14 20:21:55 -04002095 ah->nexttbtt = nexttbtt;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002096
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002097 intval |= AR5K_BEACON_ENA;
Nick Kossifidisc47faa32011-11-25 20:40:25 +02002098 ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002099
2100 /*
2101 * debugging output last in order to preserve the time critical aspect
2102 * of this function
2103 */
2104 if (bc_tsf == -1)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002105 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002106 "reconfigured timers based on HW TSF\n");
2107 else if (bc_tsf == 0)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002108 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002109 "reset HW TSF and timers\n");
2110 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002111 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002112 "updated timers based on beacon TSF\n");
2113
Pavel Roskine0d687b2011-07-14 20:21:55 -04002114 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002115 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2116 (unsigned long long) bc_tsf,
2117 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002118 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
Bruno Randolf9804b982008-01-19 18:17:59 +09002119 intval & AR5K_BEACON_PERIOD,
2120 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2121 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002122}
2123
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002124/**
2125 * ath5k_beacon_config - Configure the beacon queues and interrupts
2126 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002127 * @ah: struct ath5k_hw pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002128 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002129 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002130 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002131 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002132void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002133ath5k_beacon_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002134{
Bob Copeland7dd67532012-08-12 21:18:33 -04002135 spin_lock_bh(&ah->block);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002136 ah->bmisscount = 0;
2137 ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002138
Pavel Roskine0d687b2011-07-14 20:21:55 -04002139 if (ah->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002140 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002141 * In IBSS mode we use a self-linked tx descriptor and let the
2142 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002143 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002144 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002145 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002146 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002147 ath5k_beaconq_config(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002148
Pavel Roskine0d687b2011-07-14 20:21:55 -04002149 ah->imask |= AR5K_INT_SWBA;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002150
Pavel Roskine0d687b2011-07-14 20:21:55 -04002151 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002152 if (ath5k_hw_hasveol(ah))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002153 ath5k_beacon_send(ah);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002154 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002155 ath5k_beacon_update_timers(ah, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002156 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002157 ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002158 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002159
Pavel Roskine0d687b2011-07-14 20:21:55 -04002160 ath5k_hw_set_imr(ah, ah->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002161 mmiowb();
Bob Copeland7dd67532012-08-12 21:18:33 -04002162 spin_unlock_bh(&ah->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002163}
2164
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002165static void ath5k_tasklet_beacon(unsigned long data)
2166{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002167 struct ath5k_hw *ah = (struct ath5k_hw *) data;
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002168
2169 /*
2170 * Software beacon alert--time to send a beacon.
2171 *
2172 * In IBSS mode we use this interrupt just to
2173 * keep track of the next TBTT (target beacon
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002174 * transmission time) in order to detect whether
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002175 * automatic TSF updates happened.
2176 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002177 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002178 /* XXX: only if VEOL supported */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002179 u64 tsf = ath5k_hw_get_tsf64(ah);
2180 ah->nexttbtt += ah->bintval;
2181 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002182 "SWBA nexttbtt: %x hw_tu: %x "
2183 "TSF: %llx\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04002184 ah->nexttbtt,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002185 TSF_TO_TU(tsf),
2186 (unsigned long long) tsf);
2187 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002188 spin_lock(&ah->block);
2189 ath5k_beacon_send(ah);
2190 spin_unlock(&ah->block);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002191 }
2192}
2193
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002194
2195/********************\
2196* Interrupt handling *
2197\********************/
2198
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002199static void
2200ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2201{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002202 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002203 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2204 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2205
2206 /* Run ANI only when calibration is not active */
2207
Bruno Randolf2111ac02010-04-02 18:44:08 +09002208 ah->ah_cal_next_ani = jiffies +
2209 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002210 tasklet_schedule(&ah->ani_tasklet);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002211
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002212 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
2213 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2214 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2215
2216 /* Run calibration only when another calibration
2217 * is not running.
2218 *
2219 * Note: This is for both full/short calibration,
2220 * if it's time for a full one, ath5k_calibrate_work will deal
2221 * with it. */
2222
2223 ah->ah_cal_next_short = jiffies +
2224 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2225 ieee80211_queue_work(ah->hw, &ah->calib_work);
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002226 }
2227 /* we could use SWI to generate enough interrupts to meet our
2228 * calibration interval requirements, if necessary:
2229 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2230}
2231
Felix Fietkauc266c712011-04-10 18:32:19 +02002232static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002233ath5k_schedule_rx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002234{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002235 ah->rx_pending = true;
2236 tasklet_schedule(&ah->rxtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002237}
2238
2239static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002240ath5k_schedule_tx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002241{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002242 ah->tx_pending = true;
2243 tasklet_schedule(&ah->txtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002244}
2245
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04002246static irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002247ath5k_intr(int irq, void *dev_id)
2248{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002249 struct ath5k_hw *ah = dev_id;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002250 enum ath5k_int status;
2251 unsigned int counter = 1000;
2252
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002253
2254 /*
2255 * If hw is not ready (or detached) and we get an
2256 * interrupt, or if we have no interrupts pending
2257 * (that means it's not for us) skip it.
2258 *
2259 * NOTE: Group 0/1 PCI interface registers are not
2260 * supported on WiSOCs, so we can't check for pending
2261 * interrupts (ISR belongs to another register group
2262 * so we are ok).
2263 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002264 if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002265 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2266 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002267 return IRQ_NONE;
2268
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002269 /** Main loop **/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002270 do {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002271 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2272
Pavel Roskine0d687b2011-07-14 20:21:55 -04002273 ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2274 status, ah->imask);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002275
2276 /*
2277 * Fatal hw error -> Log and reset
2278 *
2279 * Fatal errors are unrecoverable so we have to
2280 * reset the card. These errors include bus and
2281 * dma errors.
2282 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002283 if (unlikely(status & AR5K_INT_FATAL)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002284
Pavel Roskine0d687b2011-07-14 20:21:55 -04002285 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002286 "fatal int, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002287 ieee80211_queue_work(ah->hw, &ah->reset_work);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002288
2289 /*
2290 * RX Overrun -> Count and reset if needed
2291 *
2292 * Receive buffers are full. Either the bus is busy or
2293 * the CPU is not fast enough to process all received
2294 * frames.
2295 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002296 } else if (unlikely(status & AR5K_INT_RXORN)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002297
Bruno Randolf87d77c42010-04-12 16:38:52 +09002298 /*
Bruno Randolf87d77c42010-04-12 16:38:52 +09002299 * Older chipsets need a reset to come out of this
2300 * condition, but we treat it as RX for newer chips.
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002301 * We don't know exactly which versions need a reset
Bruno Randolf87d77c42010-04-12 16:38:52 +09002302 * this guess is copied from the HAL.
2303 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002304 ah->stats.rxorn_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002305
Bruno Randolf8d67a032010-06-16 19:11:12 +09002306 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002307 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002308 "rx overrun, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002309 ieee80211_queue_work(ah->hw, &ah->reset_work);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002310 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002311 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002312
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002313 } else {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002314
2315 /* Software Beacon Alert -> Schedule beacon tasklet */
Pavel Roskind2c7f772011-07-07 18:14:07 -04002316 if (status & AR5K_INT_SWBA)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002317 tasklet_hi_schedule(&ah->beacontq);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002318
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002319 /*
2320 * No more RX descriptors -> Just count
2321 *
2322 * NB: the hardware should re-read the link when
2323 * RXE bit is written, but it doesn't work at
2324 * least on older hardware revs.
2325 */
2326 if (status & AR5K_INT_RXEOL)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002327 ah->stats.rxeol_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002328
2329
2330 /* TX Underrun -> Bump tx trigger level */
2331 if (status & AR5K_INT_TXURN)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002332 ath5k_hw_update_tx_triglevel(ah, true);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002333
2334 /* RX -> Schedule rx tasklet */
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002335 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002336 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002337
2338 /* TX -> Schedule tx tasklet */
2339 if (status & (AR5K_INT_TXOK
2340 | AR5K_INT_TXDESC
2341 | AR5K_INT_TXERR
2342 | AR5K_INT_TXEOL))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002343 ath5k_schedule_tx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002344
2345 /* Missed beacon -> TODO
2346 if (status & AR5K_INT_BMISS)
2347 */
2348
2349 /* MIB event -> Update counters and notify ANI */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002350 if (status & AR5K_INT_MIB) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002351 ah->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002352 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002353 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002354 }
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002355
2356 /* GPIO -> Notify RFKill layer */
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002357 if (status & AR5K_INT_GPIO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002358 tasklet_schedule(&ah->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002359
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002360 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002361
2362 if (ath5k_get_bus_type(ah) == ATH_AHB)
2363 break;
2364
Bob Copeland2516baa2009-04-27 22:18:10 -04002365 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002366
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002367 /*
2368 * Until we handle rx/tx interrupts mask them on IMR
2369 *
2370 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
2371 * and unset after we 've handled the interrupts.
2372 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002373 if (ah->rx_pending || ah->tx_pending)
2374 ath5k_set_current_imask(ah);
Felix Fietkauc266c712011-04-10 18:32:19 +02002375
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002376 if (unlikely(!counter))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002377 ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002378
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002379 /* Fire up calibration poll */
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002380 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002381
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002382 return IRQ_HANDLED;
2383}
2384
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002385/*
2386 * Periodically recalibrate the PHY to account
2387 * for temperature/environment changes.
2388 */
2389static void
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002390ath5k_calibrate_work(struct work_struct *work)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002391{
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002392 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2393 calib_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002394
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002395 /* Should we run a full calibration ? */
2396 if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
2397
2398 ah->ah_cal_next_full = jiffies +
2399 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2400 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
2401
2402 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
2403 "running full calibration\n");
2404
2405 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2406 /*
2407 * Rfgain is out of bounds, reset the chip
2408 * to load new gain values.
2409 */
2410 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2411 "got new rfgain, resetting\n");
2412 ieee80211_queue_work(ah->hw, &ah->reset_work);
2413 }
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002414 } else
2415 ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2416
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002417
Pavel Roskine0d687b2011-07-14 20:21:55 -04002418 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2419 ieee80211_frequency_to_channel(ah->curchan->center_freq),
2420 ah->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002421
Pavel Roskine0d687b2011-07-14 20:21:55 -04002422 if (ath5k_hw_phy_calibrate(ah, ah->curchan))
2423 ATH5K_ERR(ah, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002424 ieee80211_frequency_to_channel(
Pavel Roskine0d687b2011-07-14 20:21:55 -04002425 ah->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002426
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002427 /* Clear calibration flags */
Felix Fietkau62e2c102012-03-06 11:06:37 +01002428 if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002429 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Felix Fietkau62e2c102012-03-06 11:06:37 +01002430 else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002431 ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002432}
2433
2434
Bruno Randolf2111ac02010-04-02 18:44:08 +09002435static void
2436ath5k_tasklet_ani(unsigned long data)
2437{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002438 struct ath5k_hw *ah = (void *)data;
Bruno Randolf2111ac02010-04-02 18:44:08 +09002439
2440 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2441 ath5k_ani_calibration(ah);
2442 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002443}
2444
2445
Bruno Randolf4edd7612010-09-17 11:36:56 +09002446static void
2447ath5k_tx_complete_poll_work(struct work_struct *work)
2448{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002449 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002450 tx_complete_work.work);
2451 struct ath5k_txq *txq;
2452 int i;
2453 bool needreset = false;
2454
Stanislaw Gruszkadb178342013-05-02 09:43:57 +02002455 if (!test_bit(ATH_STAT_STARTED, ah->status))
2456 return;
2457
Pavel Roskine0d687b2011-07-14 20:21:55 -04002458 mutex_lock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002459
Pavel Roskine0d687b2011-07-14 20:21:55 -04002460 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
2461 if (ah->txqs[i].setup) {
2462 txq = &ah->txqs[i];
Bruno Randolf4edd7612010-09-17 11:36:56 +09002463 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002464 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002465 if (txq->txq_poll_mark) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002466 ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002467 "TX queue stuck %d\n",
2468 txq->qnum);
2469 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002470 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002471 spin_unlock_bh(&txq->lock);
2472 break;
2473 } else {
2474 txq->txq_poll_mark = true;
2475 }
2476 }
2477 spin_unlock_bh(&txq->lock);
2478 }
2479 }
2480
2481 if (needreset) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002482 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002483 "TX queues stuck, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002484 ath5k_reset(ah, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002485 }
2486
Pavel Roskine0d687b2011-07-14 20:21:55 -04002487 mutex_unlock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002488
Pavel Roskine0d687b2011-07-14 20:21:55 -04002489 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002490 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2491}
2492
2493
Bob Copeland8a63fac2010-09-17 12:45:07 +09002494/*************************\
2495* Initialization routines *
2496\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002497
Felix Fietkau9b4760e2012-04-17 00:39:27 -04002498static const struct ieee80211_iface_limit if_limits[] = {
2499 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) },
2500 { .max = 4, .types =
2501#ifdef CONFIG_MAC80211_MESH
2502 BIT(NL80211_IFTYPE_MESH_POINT) |
2503#endif
2504 BIT(NL80211_IFTYPE_AP) },
2505};
2506
2507static const struct ieee80211_iface_combination if_comb = {
2508 .limits = if_limits,
2509 .n_limits = ARRAY_SIZE(if_limits),
2510 .max_interfaces = 2048,
2511 .num_different_channels = 1,
2512};
2513
Bill Pembertone829cf92012-12-03 09:56:28 -05002514int
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04002515ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
Felix Fietkau132b1c32010-12-02 10:26:56 +01002516{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002517 struct ieee80211_hw *hw = ah->hw;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002518 struct ath_common *common;
2519 int ret;
2520 int csz;
2521
2522 /* Initialize driver private data */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002523 SET_IEEE80211_DEV(hw, ah->dev);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002524 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002525 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2526 IEEE80211_HW_SIGNAL_DBM |
Chun-Yeow Yeoh90e62742012-09-14 18:26:11 +08002527 IEEE80211_HW_MFP_CAPABLE |
Thomas Huehn0967e012013-06-11 15:10:31 +02002528 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
2529 IEEE80211_HW_SUPPORTS_RC_TABLE;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002530
2531 hw->wiphy->interface_modes =
2532 BIT(NL80211_IFTYPE_AP) |
2533 BIT(NL80211_IFTYPE_STATION) |
2534 BIT(NL80211_IFTYPE_ADHOC) |
2535 BIT(NL80211_IFTYPE_MESH_POINT);
2536
Felix Fietkau9b4760e2012-04-17 00:39:27 -04002537 hw->wiphy->iface_combinations = &if_comb;
2538 hw->wiphy->n_iface_combinations = 1;
2539
Antonio Quartullif9972572012-01-14 11:42:43 +01002540 /* SW support for IBSS_RSN is provided by mac80211 */
2541 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
2542
Simon Wunderlich4d70f2f2013-08-14 08:01:37 +02002543 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;
2544
Bruno Randolf3de135d2010-12-16 11:30:33 +09002545 /* both antennas can be configured as RX or TX */
2546 hw->wiphy->available_antennas_tx = 0x3;
2547 hw->wiphy->available_antennas_rx = 0x3;
2548
Felix Fietkau132b1c32010-12-02 10:26:56 +01002549 hw->extra_tx_headroom = 2;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002550
2551 /*
2552 * Mark the device as detached to avoid processing
2553 * interrupts until setup is complete.
2554 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002555 __set_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002556
Pavel Roskine0d687b2011-07-14 20:21:55 -04002557 ah->opmode = NL80211_IFTYPE_STATION;
2558 ah->bintval = 1000;
2559 mutex_init(&ah->lock);
2560 spin_lock_init(&ah->rxbuflock);
2561 spin_lock_init(&ah->txbuflock);
2562 spin_lock_init(&ah->block);
2563 spin_lock_init(&ah->irqlock);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002564
2565 /* Setup interrupt handler */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002566 ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002567 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002568 ATH5K_ERR(ah, "request_irq failed\n");
Felix Fietkau132b1c32010-12-02 10:26:56 +01002569 goto err;
2570 }
2571
Pavel Roskine0d687b2011-07-14 20:21:55 -04002572 common = ath5k_hw_common(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002573 common->ops = &ath5k_common_ops;
2574 common->bus_ops = bus_ops;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002575 common->ah = ah;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002576 common->hw = hw;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002577 common->priv = ah;
Felix Fietkau26d16d22011-07-12 09:02:01 +08002578 common->clockrate = 40;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002579
2580 /*
2581 * Cache line size is used to size and align various
2582 * structures used to communicate with the hardware.
2583 */
2584 ath5k_read_cachesize(common, &csz);
2585 common->cachelsz = csz << 2; /* convert to bytes */
2586
2587 spin_lock_init(&common->cc_lock);
2588
2589 /* Initialize device */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002590 ret = ath5k_hw_init(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002591 if (ret)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002592 goto err_irq;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002593
Nick Kossifidis86f62d92011-11-25 20:40:28 +02002594 /* Set up multi-rate retry capabilities */
2595 if (ah->ah_capabilities.cap_has_mrr_support) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002596 hw->max_rates = 4;
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09002597 hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2598 AR5K_INIT_RETRY_LONG);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002599 }
2600
2601 hw->vif_data_size = sizeof(struct ath5k_vif);
2602
2603 /* Finish private driver data initialization */
2604 ret = ath5k_init(hw);
2605 if (ret)
2606 goto err_ah;
2607
Pavel Roskine0d687b2011-07-14 20:21:55 -04002608 ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2609 ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
2610 ah->ah_mac_srev,
2611 ah->ah_phy_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002612
Pavel Roskine0d687b2011-07-14 20:21:55 -04002613 if (!ah->ah_single_chip) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002614 /* Single chip radio (!RF5111) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002615 if (ah->ah_radio_5ghz_revision &&
2616 !ah->ah_radio_2ghz_revision) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002617 /* No 5GHz support -> report 2GHz radio */
2618 if (!test_bit(AR5K_MODE_11A,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002619 ah->ah_capabilities.cap_mode)) {
2620 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002621 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002622 ah->ah_radio_5ghz_revision),
2623 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002624 /* No 2GHz support (5110 and some
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002625 * 5GHz only cards) -> report 5GHz radio */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002626 } else if (!test_bit(AR5K_MODE_11B,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002627 ah->ah_capabilities.cap_mode)) {
2628 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002629 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002630 ah->ah_radio_5ghz_revision),
2631 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002632 /* Multiband radio */
2633 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002634 ATH5K_INFO(ah, "RF%s multiband radio found"
Felix Fietkau132b1c32010-12-02 10:26:56 +01002635 " (0x%x)\n",
2636 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002637 ah->ah_radio_5ghz_revision),
2638 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002639 }
2640 }
2641 /* Multi chip radio (RF5111 - RF2111) ->
2642 * report both 2GHz/5GHz radios */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002643 else if (ah->ah_radio_5ghz_revision &&
2644 ah->ah_radio_2ghz_revision) {
2645 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002646 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002647 ah->ah_radio_5ghz_revision),
2648 ah->ah_radio_5ghz_revision);
2649 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002650 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002651 ah->ah_radio_2ghz_revision),
2652 ah->ah_radio_2ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002653 }
2654 }
2655
Pavel Roskine0d687b2011-07-14 20:21:55 -04002656 ath5k_debug_init_device(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002657
2658 /* ready to process interrupts */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002659 __clear_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002660
2661 return 0;
2662err_ah:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002663 ath5k_hw_deinit(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002664err_irq:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002665 free_irq(ah->irq, ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002666err:
2667 return ret;
2668}
2669
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002670static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002671ath5k_stop_locked(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002672{
Bob Copelandcec8db22009-07-04 12:59:51 -04002673
Pavel Roskine0d687b2011-07-14 20:21:55 -04002674 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
2675 test_bit(ATH_STAT_INVALID, ah->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002676
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002677 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002678 * Shutdown the hardware and driver:
2679 * stop output from above
2680 * disable interrupts
2681 * turn off timers
2682 * turn off the radio
2683 * clear transmit machinery
2684 * clear receive machinery
2685 * drain and release tx queues
2686 * reclaim beacon resources
2687 * power down hardware
2688 *
2689 * Note that some of this work is not possible if the
2690 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002691 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002692 ieee80211_stop_queues(ah->hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002693
Pavel Roskine0d687b2011-07-14 20:21:55 -04002694 if (!test_bit(ATH_STAT_INVALID, ah->status)) {
2695 ath5k_led_off(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002696 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002697 synchronize_irq(ah->irq);
2698 ath5k_rx_stop(ah);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002699 ath5k_hw_dma_stop(ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002700 ath5k_drain_tx_buffs(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002701 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002702 }
2703
Bob Copeland8a63fac2010-09-17 12:45:07 +09002704 return 0;
2705}
2706
Pavel Roskinfabba042011-07-21 13:36:28 -04002707int ath5k_start(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002708{
Pavel Roskinfabba042011-07-21 13:36:28 -04002709 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002710 struct ath_common *common = ath5k_hw_common(ah);
2711 int ret, i;
2712
Pavel Roskine0d687b2011-07-14 20:21:55 -04002713 mutex_lock(&ah->lock);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002714
Pavel Roskine0d687b2011-07-14 20:21:55 -04002715 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002716
2717 /*
2718 * Stop anything previously setup. This is safe
2719 * no matter this is the first time through or not.
2720 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002721 ath5k_stop_locked(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002722
2723 /*
2724 * The basic interface to setting the hardware in a good
2725 * state is ``reset''. On return the hardware is known to
2726 * be powered up and with interrupts disabled. This must
2727 * be followed by initialization of the appropriate bits
2728 * and then setup of the interrupt mask.
2729 */
Karl Beldan675a0b02013-03-25 16:26:57 +01002730 ah->curchan = ah->hw->conf.chandef.chan;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002731 ah->imask = AR5K_INT_RXOK
2732 | AR5K_INT_RXERR
2733 | AR5K_INT_RXEOL
2734 | AR5K_INT_RXORN
2735 | AR5K_INT_TXDESC
2736 | AR5K_INT_TXEOL
2737 | AR5K_INT_FATAL
2738 | AR5K_INT_GLOBAL
2739 | AR5K_INT_MIB;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002740
Pavel Roskine0d687b2011-07-14 20:21:55 -04002741 ret = ath5k_reset(ah, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002742 if (ret)
2743 goto done;
2744
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002745 if (!ath5k_modparam_no_hw_rfkill_switch)
2746 ath5k_rfkill_hw_start(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002747
2748 /*
2749 * Reset the key cache since some parts do not reset the
2750 * contents on initial power up or resume from suspend.
2751 */
2752 for (i = 0; i < common->keymax; i++)
2753 ath_hw_keyreset(common, (u16) i);
2754
Nick Kossifidis61cde032010-11-23 21:12:23 +02002755 /* Use higher rates for acks instead of base
2756 * rate */
2757 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002758
Pavel Roskine0d687b2011-07-14 20:21:55 -04002759 for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
2760 ah->bslot[i] = NULL;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002761
Bob Copeland8a63fac2010-09-17 12:45:07 +09002762 ret = 0;
2763done:
2764 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002765 mutex_unlock(&ah->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002766
Stanislaw Gruszkadb178342013-05-02 09:43:57 +02002767 set_bit(ATH_STAT_STARTED, ah->status);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002768 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002769 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2770
Bob Copeland8a63fac2010-09-17 12:45:07 +09002771 return ret;
2772}
2773
Pavel Roskine0d687b2011-07-14 20:21:55 -04002774static void ath5k_stop_tasklets(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002775{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002776 ah->rx_pending = false;
2777 ah->tx_pending = false;
2778 tasklet_kill(&ah->rxtq);
2779 tasklet_kill(&ah->txtq);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002780 tasklet_kill(&ah->beacontq);
2781 tasklet_kill(&ah->ani_tasklet);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002782}
2783
2784/*
2785 * Stop the device, grabbing the top-level lock to protect
2786 * against concurrent entry through ath5k_init (which can happen
2787 * if another thread does a system call and the thread doing the
2788 * stop is preempted).
2789 */
Pavel Roskinfabba042011-07-21 13:36:28 -04002790void ath5k_stop(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002791{
Pavel Roskinfabba042011-07-21 13:36:28 -04002792 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002793 int ret;
2794
Pavel Roskine0d687b2011-07-14 20:21:55 -04002795 mutex_lock(&ah->lock);
2796 ret = ath5k_stop_locked(ah);
2797 if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09002798 /*
2799 * Don't set the card in full sleep mode!
2800 *
2801 * a) When the device is in this state it must be carefully
2802 * woken up or references to registers in the PCI clock
2803 * domain may freeze the bus (and system). This varies
2804 * by chip and is mostly an issue with newer parts
2805 * (madwifi sources mentioned srev >= 0x78) that go to
2806 * sleep more quickly.
2807 *
2808 * b) On older chips full sleep results a weird behaviour
2809 * during wakeup. I tested various cards with srev < 0x78
2810 * and they don't wake up after module reload, a second
2811 * module reload is needed to bring the card up again.
2812 *
2813 * Until we figure out what's going on don't enable
2814 * full chip reset on any chip (this is what Legacy HAL
2815 * and Sam's HAL do anyway). Instead Perform a full reset
2816 * on the device (same as initial state after attach) and
2817 * leave it idle (keep MAC/BB on warm reset) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002818 ret = ath5k_hw_on_hold(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002819
Pavel Roskine0d687b2011-07-14 20:21:55 -04002820 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bob Copeland8a63fac2010-09-17 12:45:07 +09002821 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002822 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002823
Bob Copeland8a63fac2010-09-17 12:45:07 +09002824 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002825 mutex_unlock(&ah->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002826
Pavel Roskine0d687b2011-07-14 20:21:55 -04002827 ath5k_stop_tasklets(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002828
Stanislaw Gruszkadb178342013-05-02 09:43:57 +02002829 clear_bit(ATH_STAT_STARTED, ah->status);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002830 cancel_delayed_work_sync(&ah->tx_complete_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002831
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002832 if (!ath5k_modparam_no_hw_rfkill_switch)
2833 ath5k_rfkill_hw_stop(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002834}
2835
Bob Copeland209d8892009-05-07 08:09:08 -04002836/*
2837 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2838 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002839 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002840 * This should be called with ah->lock.
Bob Copeland209d8892009-05-07 08:09:08 -04002841 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002842static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002843ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002844 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002845{
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002846 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002847 int ret, ani_mode;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002848 bool fast;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002849
Pavel Roskine0d687b2011-07-14 20:21:55 -04002850 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002851
Bob Copeland450464d2010-07-13 11:32:41 -04002852 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002853 synchronize_irq(ah->irq);
2854 ath5k_stop_tasklets(ah);
Bob Copeland450464d2010-07-13 11:32:41 -04002855
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002856 /* Save ani mode and disable ANI during
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002857 * reset. If we don't we might get false
2858 * PHY error interrupts. */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002859 ani_mode = ah->ani_state.ani_mode;
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002860 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2861
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002862 /* We are going to empty hw queues
2863 * so we should also free any remaining
2864 * tx buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002865 ath5k_drain_tx_buffs(ah);
Bruno Randolf930a7622011-01-19 18:21:13 +09002866 if (chan)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002867 ah->curchan = chan;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002868
2869 fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
2870
Pavel Roskine0d687b2011-07-14 20:21:55 -04002871 ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002872 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002873 ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002874 goto err;
2875 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002876
Pavel Roskine0d687b2011-07-14 20:21:55 -04002877 ret = ath5k_rx_start(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002878 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002879 ATH5K_ERR(ah, "can't start recv logic\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002880 goto err;
2881 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002882
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002883 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002884
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002885 /*
2886 * Set calibration intervals
2887 *
2888 * Note: We don't need to run calibration imediately
2889 * since some initial calibration is done on reset
2890 * even for fast channel switching. Also on scanning
2891 * this will get set again and again and it won't get
2892 * executed unless we connect somewhere and spend some
2893 * time on the channel (that's what calibration needs
2894 * anyway to be accurate).
2895 */
2896 ah->ah_cal_next_full = jiffies +
2897 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2898 ah->ah_cal_next_ani = jiffies +
2899 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2900 ah->ah_cal_next_short = jiffies +
2901 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2902
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002903 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002904
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002905 /* clear survey data and cycle counters */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002906 memset(&ah->survey, 0, sizeof(ah->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002907 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002908 ath_hw_cycle_counters_update(common);
2909 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2910 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002911 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002912
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002913 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002914 * Change channels and update the h/w rate map if we're switching;
2915 * e.g. 11a to 11b/g.
2916 *
2917 * We may be doing a reset in response to an ioctl that changes the
2918 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002919 *
2920 * XXX needed?
2921 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002922/* ath5k_chan_change(ah, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002923
Pavel Roskine0d687b2011-07-14 20:21:55 -04002924 ath5k_beacon_config(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002925 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002926
Pavel Roskine0d687b2011-07-14 20:21:55 -04002927 ieee80211_wake_queues(ah->hw);
Bruno Randolf397f3852010-05-19 10:30:49 +09002928
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002929 return 0;
2930err:
2931 return ret;
2932}
2933
Bob Copeland5faaff72010-07-13 11:32:40 -04002934static void ath5k_reset_work(struct work_struct *work)
2935{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002936 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bob Copeland5faaff72010-07-13 11:32:40 -04002937 reset_work);
2938
Pavel Roskine0d687b2011-07-14 20:21:55 -04002939 mutex_lock(&ah->lock);
2940 ath5k_reset(ah, NULL, true);
2941 mutex_unlock(&ah->lock);
Bob Copeland5faaff72010-07-13 11:32:40 -04002942}
2943
Bill Pembertone829cf92012-12-03 09:56:28 -05002944static int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002945ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002946{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002947
Pavel Roskine0d687b2011-07-14 20:21:55 -04002948 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002949 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002950 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002951 u8 mac[ETH_ALEN] = {};
2952 int ret;
2953
Bob Copeland8a63fac2010-09-17 12:45:07 +09002954
2955 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002956 * Collect the channel list. The 802.11 layer
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002957 * is responsible for filtering this list based
Bob Copeland8a63fac2010-09-17 12:45:07 +09002958 * on settings like the phy mode and regulatory
2959 * domain restrictions.
2960 */
2961 ret = ath5k_setup_bands(hw);
2962 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002963 ATH5K_ERR(ah, "can't get channels\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002964 goto err;
2965 }
2966
Bob Copeland8a63fac2010-09-17 12:45:07 +09002967 /*
2968 * Allocate tx+rx descriptors and populate the lists.
2969 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002970 ret = ath5k_desc_alloc(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002971 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002972 ATH5K_ERR(ah, "can't allocate descriptors\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002973 goto err;
2974 }
2975
2976 /*
2977 * Allocate hardware transmit queues: one queue for
2978 * beacon frames and one data queue for each QoS
2979 * priority. Note that hw functions handle resetting
2980 * these queues at the needed time.
2981 */
2982 ret = ath5k_beaconq_setup(ah);
2983 if (ret < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002984 ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002985 goto err_desc;
2986 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002987 ah->bhalq = ret;
2988 ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
2989 if (IS_ERR(ah->cabq)) {
2990 ATH5K_ERR(ah, "can't setup cab queue\n");
2991 ret = PTR_ERR(ah->cabq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002992 goto err_bhal;
2993 }
2994
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002995 /* 5211 and 5212 usually support 10 queues but we better rely on the
2996 * capability information */
2997 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2998 /* This order matches mac80211's queue priority, so we can
2999 * directly use the mac80211 queue number without any mapping */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003000 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003001 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003002 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003003 ret = PTR_ERR(txq);
3004 goto err_queues;
3005 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04003006 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003007 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003008 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003009 ret = PTR_ERR(txq);
3010 goto err_queues;
3011 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04003012 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003013 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003014 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003015 ret = PTR_ERR(txq);
3016 goto err_queues;
3017 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04003018 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003019 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003020 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003021 ret = PTR_ERR(txq);
3022 goto err_queues;
3023 }
3024 hw->queues = 4;
3025 } else {
3026 /* older hardware (5210) can only support one data queue */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003027 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003028 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003029 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003030 ret = PTR_ERR(txq);
3031 goto err_queues;
3032 }
3033 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09003034 }
3035
Pavel Roskine0d687b2011-07-14 20:21:55 -04003036 tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
3037 tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003038 tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
3039 tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003040
Pavel Roskine0d687b2011-07-14 20:21:55 -04003041 INIT_WORK(&ah->reset_work, ath5k_reset_work);
Nick Kossifidisce169ac2011-11-25 20:40:23 +02003042 INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003043 INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003044
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02003045 ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003046 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003047 ATH5K_ERR(ah, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09003048 goto err_queues;
3049 }
3050
3051 SET_IEEE80211_PERM_ADDR(hw, mac);
3052 /* All MAC address bits matter for ACKs */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003053 ath5k_update_bssid_mask_and_opmode(ah, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003054
3055 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
3056 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
3057 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003058 ATH5K_ERR(ah, "can't initialize regulatory system\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09003059 goto err_queues;
3060 }
3061
3062 ret = ieee80211_register_hw(hw);
3063 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003064 ATH5K_ERR(ah, "can't register ieee80211 hw\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09003065 goto err_queues;
3066 }
3067
3068 if (!ath_is_world_regd(regulatory))
3069 regulatory_hint(hw->wiphy, regulatory->alpha2);
3070
Pavel Roskine0d687b2011-07-14 20:21:55 -04003071 ath5k_init_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003072
Pavel Roskine0d687b2011-07-14 20:21:55 -04003073 ath5k_sysfs_register(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003074
3075 return 0;
3076err_queues:
Pavel Roskine0d687b2011-07-14 20:21:55 -04003077 ath5k_txq_release(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003078err_bhal:
Pavel Roskine0d687b2011-07-14 20:21:55 -04003079 ath5k_hw_release_tx_queue(ah, ah->bhalq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003080err_desc:
Pavel Roskine0d687b2011-07-14 20:21:55 -04003081 ath5k_desc_free(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003082err:
3083 return ret;
3084}
3085
Felix Fietkau132b1c32010-12-02 10:26:56 +01003086void
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04003087ath5k_deinit_ah(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09003088{
Pavel Roskine0d687b2011-07-14 20:21:55 -04003089 struct ieee80211_hw *hw = ah->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09003090
3091 /*
3092 * NB: the order of these is important:
3093 * o call the 802.11 layer before detaching ath5k_hw to
3094 * ensure callbacks into the driver to delete global
3095 * key cache entries can be handled
3096 * o reclaim the tx queue data structures after calling
3097 * the 802.11 layer as we'll get called back to reclaim
3098 * node state and potentially want to use them
3099 * o to cleanup the tx queues the hal is called, so detach
3100 * it last
3101 * XXX: ??? detach ath5k_hw ???
3102 * Other than that, it's straightforward...
3103 */
3104 ieee80211_unregister_hw(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003105 ath5k_desc_free(ah);
3106 ath5k_txq_release(ah);
3107 ath5k_hw_release_tx_queue(ah, ah->bhalq);
3108 ath5k_unregister_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003109
Pavel Roskine0d687b2011-07-14 20:21:55 -04003110 ath5k_sysfs_unregister(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003111 /*
3112 * NB: can't reclaim these until after ieee80211_ifdetach
3113 * returns because we'll get called back to reclaim node
3114 * state and potentially want to use them.
3115 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003116 ath5k_hw_deinit(ah);
3117 free_irq(ah->irq, ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003118}
3119
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003120bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04003121ath5k_any_vif_assoc(struct ath5k_hw *ah)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003122{
Ben Greeare4b0b322011-03-03 14:39:05 -08003123 struct ath5k_vif_iter_data iter_data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003124 iter_data.hw_macaddr = NULL;
3125 iter_data.any_assoc = false;
3126 iter_data.need_set_hw_addr = false;
3127 iter_data.found_active = true;
3128
Johannes Berg8b2c9822012-11-06 20:23:30 +01003129 ieee80211_iterate_active_interfaces_atomic(
3130 ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
3131 ath5k_vif_iter, &iter_data);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003132 return iter_data.any_assoc;
3133}
3134
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003135void
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04003136ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
Martin Xu02969b32008-11-24 10:49:27 +08003137{
Pavel Roskine0d687b2011-07-14 20:21:55 -04003138 struct ath5k_hw *ah = hw->priv;
Martin Xu02969b32008-11-24 10:49:27 +08003139 u32 rfilt;
3140 rfilt = ath5k_hw_get_rx_filter(ah);
3141 if (enable)
3142 rfilt |= AR5K_RX_FILTER_BEACON;
3143 else
3144 rfilt &= ~AR5K_RX_FILTER_BEACON;
3145 ath5k_hw_set_rx_filter(ah, rfilt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003146 ah->filter_flags = rfilt;
Martin Xu02969b32008-11-24 10:49:27 +08003147}
Joe Perches227842d2012-03-18 17:30:53 -07003148
3149void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
3150 const char *fmt, ...)
3151{
3152 struct va_format vaf;
3153 va_list args;
3154
3155 va_start(args, fmt);
3156
3157 vaf.fmt = fmt;
3158 vaf.va = &args;
3159
3160 if (ah && ah->hw)
3161 printk("%s" pr_fmt("%s: %pV"),
3162 level, wiphy_name(ah->hw->wiphy), &vaf);
3163 else
3164 printk("%s" pr_fmt("%pV"), level, &vaf);
3165
3166 va_end(args);
3167}