blob: 9fcc4e14d1e50c21b10bcaddc7897d5427fb07bc [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020050#include <linux/ethtool.h>
51#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090052#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070053#include <linux/etherdevice.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Ben Greear62c58fb2010-10-08 12:01:15 -070063#include "../debug.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020064
Bob Copeland9ad9a262008-10-29 08:30:54 -040065static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040066module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040067MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020068
Bob Copeland42639fc2009-03-30 08:05:29 -040069static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040070module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040071MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
72
Jiri Slabyfa1c1142007-08-12 17:33:16 +020073/* Module info */
74MODULE_AUTHOR("Jiri Slaby");
75MODULE_AUTHOR("Nick Kossifidis");
76MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
77MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
78MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030079MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020080
Felix Fietkau132b1c32010-12-02 10:26:56 +010081static int ath5k_init(struct ieee80211_hw *hw);
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020082static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
83 bool skip_pcu);
Bob Copeland8a63fac2010-09-17 12:45:07 +090084static int ath5k_beacon_update(struct ieee80211_hw *hw,
85 struct ieee80211_vif *vif);
86static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087
Jiri Slabyfa1c1142007-08-12 17:33:16 +020088/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010089static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +030090 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
91 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
92 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
93 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
94 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
95 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
96 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
97 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
98 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
99 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
100 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
101 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
102 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
103 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
104 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
105 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
106 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
107 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
108 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200109 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
110 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200112 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
113 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
114 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300115 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200116 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
117 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300118 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
119 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
120 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
121 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
122 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
123 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200124 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
125 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
126};
127
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100128static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200129 { .bitrate = 10,
130 .hw_value = ATH5K_RATE_CODE_1M, },
131 { .bitrate = 20,
132 .hw_value = ATH5K_RATE_CODE_2M,
133 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
134 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
135 { .bitrate = 55,
136 .hw_value = ATH5K_RATE_CODE_5_5M,
137 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
138 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
139 { .bitrate = 110,
140 .hw_value = ATH5K_RATE_CODE_11M,
141 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
142 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
143 { .bitrate = 60,
144 .hw_value = ATH5K_RATE_CODE_6M,
145 .flags = 0 },
146 { .bitrate = 90,
147 .hw_value = ATH5K_RATE_CODE_9M,
148 .flags = 0 },
149 { .bitrate = 120,
150 .hw_value = ATH5K_RATE_CODE_12M,
151 .flags = 0 },
152 { .bitrate = 180,
153 .hw_value = ATH5K_RATE_CODE_18M,
154 .flags = 0 },
155 { .bitrate = 240,
156 .hw_value = ATH5K_RATE_CODE_24M,
157 .flags = 0 },
158 { .bitrate = 360,
159 .hw_value = ATH5K_RATE_CODE_36M,
160 .flags = 0 },
161 { .bitrate = 480,
162 .hw_value = ATH5K_RATE_CODE_48M,
163 .flags = 0 },
164 { .bitrate = 540,
165 .hw_value = ATH5K_RATE_CODE_54M,
166 .flags = 0 },
167 /* XR missing */
168};
169
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900170static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200171 struct ath5k_buf *bf)
172{
173 BUG_ON(!bf);
174 if (!bf->skb)
175 return;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100176 dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
177 DMA_TO_DEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200178 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200179 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900180 bf->skbaddr = 0;
181 bf->desc->ds_data = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200182}
183
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900184static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100185 struct ath5k_buf *bf)
186{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800187 struct ath5k_hw *ah = sc->ah;
188 struct ath_common *common = ath5k_hw_common(ah);
189
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100190 BUG_ON(!bf);
191 if (!bf->skb)
192 return;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100193 dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
194 DMA_FROM_DEVICE);
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100195 dev_kfree_skb_any(bf->skb);
196 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900197 bf->skbaddr = 0;
198 bf->desc->ds_data = 0;
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100199}
200
201
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200202static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
203{
204 u64 tsf = ath5k_hw_get_tsf64(ah);
205
206 if ((tsf & 0x7fff) < rstamp)
207 tsf -= 0x8000;
208
209 return (tsf & ~0x7fff) | rstamp;
210}
211
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100212const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200213ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
214{
215 const char *name = "xxxxx";
216 unsigned int i;
217
218 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
219 if (srev_names[i].sr_type != type)
220 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300221
222 if ((val & 0xf0) == srev_names[i].sr_val)
223 name = srev_names[i].sr_name;
224
225 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200226 name = srev_names[i].sr_name;
227 break;
228 }
229 }
230
231 return name;
232}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700233static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
234{
235 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
236 return ath5k_hw_reg_read(ah, reg_offset);
237}
238
239static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
240{
241 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
242 ath5k_hw_reg_write(ah, val, reg_offset);
243}
244
245static const struct ath_ops ath5k_common_ops = {
246 .read = ath5k_ioread32,
247 .write = ath5k_iowrite32,
248};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200249
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200250/***********************\
251* Driver Initialization *
252\***********************/
253
Bob Copelandf769c362009-03-30 22:30:31 -0400254static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
255{
256 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
257 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700258 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400259
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700260 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400261}
262
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200263/********************\
264* Channel/mode setup *
265\********************/
266
267/*
268 * Convert IEEE channel number to MHz frequency.
269 */
270static inline short
271ath5k_ieee2mhz(short chan)
272{
273 if (chan <= 14 || chan >= 27)
274 return ieee80211chan2mhz(chan);
275 else
276 return 2212 + chan * 20;
277}
278
Bob Copeland42639fc2009-03-30 08:05:29 -0400279/*
280 * Returns true for the channel numbers used without all_channels modparam.
281 */
282static bool ath5k_is_standard_channel(short chan)
283{
284 return ((chan <= 14) ||
285 /* UNII 1,2 */
286 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
287 /* midband */
288 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
289 /* UNII-3 */
290 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
291}
292
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200293static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200294ath5k_copy_channels(struct ath5k_hw *ah,
295 struct ieee80211_channel *channels,
296 unsigned int mode,
297 unsigned int max)
298{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500299 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300
301 if (!test_bit(mode, ah->ah_modes))
302 return 0;
303
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200304 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500305 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200306 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500307 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200308 chfreq = CHANNEL_5GHZ;
309 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500310 case AR5K_MODE_11B:
311 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500312 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200313 chfreq = CHANNEL_2GHZ;
314 break;
315 default:
316 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
317 return 0;
318 }
319
320 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500321 ch = i + 1 ;
322 freq = ath5k_ieee2mhz(ch);
323
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500325 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200326 continue;
327
Bob Copeland42639fc2009-03-30 08:05:29 -0400328 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
329 continue;
330
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500331 /* Write channel info and increment counter */
332 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500333 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
334 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500335 switch (mode) {
336 case AR5K_MODE_11A:
337 case AR5K_MODE_11G:
338 channels[count].hw_value = chfreq | CHANNEL_OFDM;
339 break;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500340 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500341 channels[count].hw_value = CHANNEL_B;
342 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200343
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200344 count++;
345 max--;
346 }
347
348 return count;
349}
350
Bruno Randolf63266a62008-07-30 17:12:58 +0200351static void
352ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
353{
354 u8 i;
355
356 for (i = 0; i < AR5K_MAX_RATES; i++)
357 sc->rate_idx[b->band][i] = -1;
358
359 for (i = 0; i < b->n_bitrates; i++) {
360 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
361 if (b->bitrates[i].hw_value_short)
362 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
363 }
364}
365
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200366static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200367ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200368{
369 struct ath5k_softc *sc = hw->priv;
370 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200371 struct ieee80211_supported_band *sband;
372 int max_c, count_c = 0;
373 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200374
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500375 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200376 max_c = ARRAY_SIZE(sc->channels);
377
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500378 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200379 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
380 sband->band = IEEE80211_BAND_2GHZ;
381 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200382
Bruno Randolf63266a62008-07-30 17:12:58 +0200383 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
384 /* G mode */
385 memcpy(sband->bitrates, &ath5k_rates[0],
386 sizeof(struct ieee80211_rate) * 12);
387 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200388
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500389 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500390 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200391 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500392
393 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200394 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500395 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +0200396 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
397 /* B mode */
398 memcpy(sband->bitrates, &ath5k_rates[0],
399 sizeof(struct ieee80211_rate) * 4);
400 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500401
Bruno Randolf63266a62008-07-30 17:12:58 +0200402 /* 5211 only supports B rates and uses 4bit rate codes
403 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
404 * fix them up here:
405 */
406 if (ah->ah_version == AR5K_AR5211) {
407 for (i = 0; i < 4; i++) {
408 sband->bitrates[i].hw_value =
409 sband->bitrates[i].hw_value & 0xF;
410 sband->bitrates[i].hw_value_short =
411 sband->bitrates[i].hw_value_short & 0xF;
412 }
413 }
414
415 sband->channels = sc->channels;
416 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
417 AR5K_MODE_11B, max_c);
418
419 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
420 count_c = sband->n_channels;
421 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500422 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200423 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500424
Bruno Randolf63266a62008-07-30 17:12:58 +0200425 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500426 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200427 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500428 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +0200429 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
430
431 memcpy(sband->bitrates, &ath5k_rates[4],
432 sizeof(struct ieee80211_rate) * 8);
433 sband->n_bitrates = 8;
434
435 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500436 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
437 AR5K_MODE_11A, max_c);
438
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500439 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
440 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200441 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500442
Luis R. Rodriguezb4461972008-02-04 10:03:54 -0500443 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500444
445 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200446}
447
448/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200449 * Set/change channels. We always reset the chip.
450 * To accomplish this we must first cleanup any pending DMA,
451 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500452 *
453 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200454 */
455static int
456ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
457{
Bruno Randolf8d67a032010-06-16 19:11:12 +0900458 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
459 "channel set, resetting (%u -> %u MHz)\n",
460 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200461
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200462 /*
463 * To switch channels clear any pending DMA operations;
464 * wait long enough for the RX fifo to drain, reset the
465 * hardware at the new frequency, and then re-enable
466 * the relevant bits of the h/w.
467 */
Nick Kossifidis8aec7af2010-11-23 21:39:28 +0200468 return ath5k_reset(sc, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200469}
470
471static void
472ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
473{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200474 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500475
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500476 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500477 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
478 } else {
479 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
480 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200481}
482
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700483struct ath_vif_iter_data {
484 const u8 *hw_macaddr;
485 u8 mask[ETH_ALEN];
486 u8 active_mac[ETH_ALEN]; /* first active MAC */
487 bool need_set_hw_addr;
488 bool found_active;
489 bool any_assoc;
Ben Greear62c58fb2010-10-08 12:01:15 -0700490 enum nl80211_iftype opmode;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700491};
492
493static void ath_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
494{
495 struct ath_vif_iter_data *iter_data = data;
496 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700497 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700498
499 if (iter_data->hw_macaddr)
500 for (i = 0; i < ETH_ALEN; i++)
501 iter_data->mask[i] &=
502 ~(iter_data->hw_macaddr[i] ^ mac[i]);
503
504 if (!iter_data->found_active) {
505 iter_data->found_active = true;
506 memcpy(iter_data->active_mac, mac, ETH_ALEN);
507 }
508
509 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
510 if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
511 iter_data->need_set_hw_addr = false;
512
513 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700514 if (avf->assoc)
515 iter_data->any_assoc = true;
516 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700517
518 /* Calculate combined mode - when APs are active, operate in AP mode.
519 * Otherwise use the mode of the new interface. This can currently
520 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800521 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700522 */
523 if (avf->opmode == NL80211_IFTYPE_AP)
524 iter_data->opmode = NL80211_IFTYPE_AP;
525 else
526 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
527 iter_data->opmode = avf->opmode;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700528}
529
Luis R. Rodriguez14fb7c12010-10-20 06:59:38 -0700530static void ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
531 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700532{
533 struct ath_common *common = ath5k_hw_common(sc->ah);
534 struct ath_vif_iter_data iter_data;
535
536 /*
537 * Use the hardware MAC address as reference, the hardware uses it
538 * together with the BSSID mask when matching addresses.
539 */
540 iter_data.hw_macaddr = common->macaddr;
541 memset(&iter_data.mask, 0xff, ETH_ALEN);
542 iter_data.found_active = false;
543 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700544 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700545
546 if (vif)
547 ath_vif_iter(&iter_data, vif->addr, vif);
548
549 /* Get list of all active MAC addresses */
550 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
551 &iter_data);
552 memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
553
Ben Greear62c58fb2010-10-08 12:01:15 -0700554 sc->opmode = iter_data.opmode;
555 if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
556 /* Nothing active, default to station mode */
557 sc->opmode = NL80211_IFTYPE_STATION;
558
Ben Greear7afbb2f2010-11-10 11:43:51 -0800559 ath5k_hw_set_opmode(sc->ah, sc->opmode);
560 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
561 sc->opmode, ath_opmode_to_string(sc->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700562
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700563 if (iter_data.need_set_hw_addr && iter_data.found_active)
564 ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
565
Ben Greear62c58fb2010-10-08 12:01:15 -0700566 if (ath5k_hw_hasbssidmask(sc->ah))
567 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700568}
569
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200570static void
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700571ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200572{
573 struct ath5k_hw *ah = sc->ah;
574 u32 rfilt;
575
576 /* configure rx filter */
577 rfilt = sc->filter_flags;
578 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Ben Greear62c58fb2010-10-08 12:01:15 -0700580
581 ath5k_update_bssid_mask_and_opmode(sc, vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200582}
583
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500584static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +0200585ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
586{
Bob Copelandb7266042009-03-02 21:55:18 -0500587 int rix;
588
589 /* return base rate on errors */
590 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
591 "hw_rix out of bounds: %x\n", hw_rix))
592 return 0;
593
594 rix = sc->rate_idx[sc->curband->band][hw_rix];
595 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
596 rix = 0;
597
598 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500599}
600
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200601/***************\
602* Buffers setup *
603\***************/
604
Bob Copelandb6ea0352009-01-10 14:42:54 -0500605static
606struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
607{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700608 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500609 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500610
611 /*
612 * Allocate buffer with headroom_needed space for the
613 * fake physical layer header at the start.
614 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700615 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800616 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700617 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500618
619 if (!skb) {
620 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800621 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500622 return NULL;
623 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500624
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100625 *skb_addr = dma_map_single(sc->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800626 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100627 DMA_FROM_DEVICE);
628
629 if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
Bob Copelandb6ea0352009-01-10 14:42:54 -0500630 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
631 dev_kfree_skb(skb);
632 return NULL;
633 }
634 return skb;
635}
636
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200637static int
638ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
639{
640 struct ath5k_hw *ah = sc->ah;
641 struct sk_buff *skb = bf->skb;
642 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900643 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200644
Bob Copelandb6ea0352009-01-10 14:42:54 -0500645 if (!skb) {
646 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
647 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200648 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200649 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200650 }
651
652 /*
653 * Setup descriptors. For receive we always terminate
654 * the descriptor list with a self-linked entry so we'll
655 * not get overrun under high load (as can happen with a
656 * 5212 when ANI processing enables PHY error frames).
657 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900658 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200659 * each descriptor as self-linked and add it to the end. As
660 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900661 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200662 * if DMA is happening. When processing RX interrupts we
663 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900664 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200665 * someplace to write a new frame.
666 */
667 ds = bf->desc;
668 ds->ds_link = bf->daddr; /* link to self */
669 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900670 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900671 if (ret) {
672 ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900673 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900674 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200675
676 if (sc->rxlink != NULL)
677 *sc->rxlink = bf->daddr;
678 sc->rxlink = &ds->ds_link;
679 return 0;
680}
681
Bob Copeland2ac29272010-02-09 13:06:54 -0500682static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
683{
684 struct ieee80211_hdr *hdr;
685 enum ath5k_pkt_type htype;
686 __le16 fc;
687
688 hdr = (struct ieee80211_hdr *)skb->data;
689 fc = hdr->frame_control;
690
691 if (ieee80211_is_beacon(fc))
692 htype = AR5K_PKT_TYPE_BEACON;
693 else if (ieee80211_is_probe_resp(fc))
694 htype = AR5K_PKT_TYPE_PROBE_RESP;
695 else if (ieee80211_is_atim(fc))
696 htype = AR5K_PKT_TYPE_ATIM;
697 else if (ieee80211_is_pspoll(fc))
698 htype = AR5K_PKT_TYPE_PSPOLL;
699 else
700 htype = AR5K_PKT_TYPE_NORMAL;
701
702 return htype;
703}
704
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705static int
Bob Copelandcec8db22009-07-04 12:59:51 -0400706ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100707 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708{
709 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200710 struct ath5k_desc *ds = bf->desc;
711 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200712 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200714 struct ieee80211_rate *rate;
715 unsigned int mrr_rate[3], mrr_tries[3];
716 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500717 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500718 u16 cts_rate = 0;
719 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500720 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200721
722 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200723
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200724 /* XXX endianness */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100725 bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
726 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727
Bob Copeland8902ff42009-01-22 08:44:20 -0500728 rate = ieee80211_get_tx_rate(sc->hw, info);
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400729 if (!rate) {
730 ret = -EINVAL;
731 goto err_unmap;
732 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500733
Johannes Berge039fa42008-05-15 12:55:29 +0200734 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200735 flags |= AR5K_TXDESC_NOACK;
736
Bob Copeland8902ff42009-01-22 08:44:20 -0500737 rc_flags = info->control.rates[0].flags;
738 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
739 rate->hw_value_short : rate->hw_value;
740
Bruno Randolf281c56d2008-02-05 18:44:55 +0900741 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200742
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200743 /* FIXME: If we are in g mode and rate is a CCK rate
744 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
745 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500746 if (info->control.hw_key) {
747 keyidx = info->control.hw_key->hw_key_idx;
748 pktlen += info->control.hw_key->icv_len;
749 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500750 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
751 flags |= AR5K_TXDESC_RTSENA;
752 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
753 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700754 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500755 }
756 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
757 flags |= AR5K_TXDESC_CTSENA;
758 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
759 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700760 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500761 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200762 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100763 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500764 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200765 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500766 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400767 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500768 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200769 if (ret)
770 goto err_unmap;
771
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200772 memset(mrr_rate, 0, sizeof(mrr_rate));
773 memset(mrr_tries, 0, sizeof(mrr_tries));
774 for (i = 0; i < 3; i++) {
775 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
776 if (!rate)
777 break;
778
779 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +0200780 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200781 }
782
Bruno Randolfa6668192010-06-16 19:12:01 +0900783 ath5k_hw_setup_mrr_tx_desc(ah, ds,
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200784 mrr_rate[0], mrr_tries[0],
785 mrr_rate[1], mrr_tries[1],
786 mrr_rate[2], mrr_tries[2]);
787
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200788 ds->ds_link = 0;
789 ds->ds_data = bf->skbaddr;
790
791 spin_lock_bh(&txq->lock);
792 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900793 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200794 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300795 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200796 else /* no, so only link it */
797 *txq->link = bf->daddr;
798
799 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300800 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200801 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200802 spin_unlock_bh(&txq->lock);
803
804 return 0;
805err_unmap:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100806 dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200807 return ret;
808}
809
810/*******************\
811* Descriptors setup *
812\*******************/
813
814static int
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100815ath5k_desc_alloc(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200816{
817 struct ath5k_desc *ds;
818 struct ath5k_buf *bf;
819 dma_addr_t da;
820 unsigned int i;
821 int ret;
822
823 /* allocate descriptors */
824 sc->desc_len = sizeof(struct ath5k_desc) *
825 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100826
827 sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
828 &sc->desc_daddr, GFP_KERNEL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200829 if (sc->desc == NULL) {
830 ATH5K_ERR(sc, "can't allocate descriptors\n");
831 ret = -ENOMEM;
832 goto err;
833 }
834 ds = sc->desc;
835 da = sc->desc_daddr;
836 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
837 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
838
839 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
840 sizeof(struct ath5k_buf), GFP_KERNEL);
841 if (bf == NULL) {
842 ATH5K_ERR(sc, "can't allocate bufptr\n");
843 ret = -ENOMEM;
844 goto err_free;
845 }
846 sc->bufptr = bf;
847
848 INIT_LIST_HEAD(&sc->rxbuf);
849 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
850 bf->desc = ds;
851 bf->daddr = da;
852 list_add_tail(&bf->list, &sc->rxbuf);
853 }
854
855 INIT_LIST_HEAD(&sc->txbuf);
856 sc->txbuf_len = ATH_TXBUF;
857 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
858 da += sizeof(*ds)) {
859 bf->desc = ds;
860 bf->daddr = da;
861 list_add_tail(&bf->list, &sc->txbuf);
862 }
863
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700864 /* beacon buffers */
865 INIT_LIST_HEAD(&sc->bcbuf);
866 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
867 bf->desc = ds;
868 bf->daddr = da;
869 list_add_tail(&bf->list, &sc->bcbuf);
870 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200871
872 return 0;
873err_free:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100874 dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200875err:
876 sc->desc = NULL;
877 return ret;
878}
879
880static void
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100881ath5k_desc_free(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200882{
883 struct ath5k_buf *bf;
884
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200885 list_for_each_entry(bf, &sc->txbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900886 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200887 list_for_each_entry(bf, &sc->rxbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900888 ath5k_rxbuf_free_skb(sc, bf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700889 list_for_each_entry(bf, &sc->bcbuf, list)
890 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200891
892 /* Free memory associated with all descriptors */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100893 dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
Bruno Randolf39d63f22010-06-16 19:11:41 +0900894 sc->desc = NULL;
895 sc->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200896
897 kfree(sc->bufptr);
898 sc->bufptr = NULL;
899}
900
901
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200902/**************\
903* Queues setup *
904\**************/
905
906static struct ath5k_txq *
907ath5k_txq_setup(struct ath5k_softc *sc,
908 int qtype, int subtype)
909{
910 struct ath5k_hw *ah = sc->ah;
911 struct ath5k_txq *txq;
912 struct ath5k_txq_info qi = {
913 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900914 /* XXX: default values not correct for B and XR channels,
915 * but who cares? */
916 .tqi_aifs = AR5K_TUNE_AIFS,
917 .tqi_cw_min = AR5K_TUNE_CWMIN,
918 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200919 };
920 int qnum;
921
922 /*
923 * Enable interrupts only for EOL and DESC conditions.
924 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400925 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200926 * EOL to reap descriptors. Note that this is done to
927 * reduce interrupt load and this only defers reaping
928 * descriptors, never transmitting frames. Aside from
929 * reducing interrupts this also permits more concurrency.
930 * The only potential downside is if the tx queue backs
931 * up in which case the top half of the kernel may backup
932 * due to a lack of tx descriptors.
933 */
934 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
935 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
936 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
937 if (qnum < 0) {
938 /*
939 * NB: don't print a message, this happens
940 * normally on parts with too few tx queues
941 */
942 return ERR_PTR(qnum);
943 }
944 if (qnum >= ARRAY_SIZE(sc->txqs)) {
945 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
946 qnum, ARRAY_SIZE(sc->txqs));
947 ath5k_hw_release_tx_queue(ah, qnum);
948 return ERR_PTR(-EINVAL);
949 }
950 txq = &sc->txqs[qnum];
951 if (!txq->setup) {
952 txq->qnum = qnum;
953 txq->link = NULL;
954 INIT_LIST_HEAD(&txq->q);
955 spin_lock_init(&txq->lock);
956 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900957 txq->txq_len = 0;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900958 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900959 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200960 }
961 return &sc->txqs[qnum];
962}
963
964static int
965ath5k_beaconq_setup(struct ath5k_hw *ah)
966{
967 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900968 /* XXX: default values not correct for B and XR channels,
969 * but who cares? */
970 .tqi_aifs = AR5K_TUNE_AIFS,
971 .tqi_cw_min = AR5K_TUNE_CWMIN,
972 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200973 /* NB: for dynamic turbo, don't enable any other interrupts */
974 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
975 };
976
977 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
978}
979
980static int
981ath5k_beaconq_config(struct ath5k_softc *sc)
982{
983 struct ath5k_hw *ah = sc->ah;
984 struct ath5k_txq_info qi;
985 int ret;
986
987 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
988 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500989 goto err;
990
Johannes Berg05c914f2008-09-11 00:01:58 +0200991 if (sc->opmode == NL80211_IFTYPE_AP ||
992 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200993 /*
994 * Always burst out beacon and CAB traffic
995 * (aifs = cwmin = cwmax = 0)
996 */
997 qi.tqi_aifs = 0;
998 qi.tqi_cw_min = 0;
999 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001000 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001001 /*
1002 * Adhoc mode; backoff between 0 and (2 * cw_min).
1003 */
1004 qi.tqi_aifs = 0;
1005 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +09001006 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001007 }
1008
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001009 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1010 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1011 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1012
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001013 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001014 if (ret) {
1015 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1016 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001017 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001018 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001019 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1020 if (ret)
1021 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001022
Bob Copelanda951ae22010-01-20 23:51:04 -05001023 /* reconfigure cabq with ready time to 80% of beacon_interval */
1024 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1025 if (ret)
1026 goto err;
1027
1028 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1029 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1030 if (ret)
1031 goto err;
1032
1033 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1034err:
1035 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001036}
1037
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001038/**
1039 * ath5k_drain_tx_buffs - Empty tx buffers
1040 *
1041 * @sc The &struct ath5k_softc
1042 *
1043 * Empty tx buffers from all queues in preparation
1044 * of a reset or during shutdown.
1045 *
1046 * NB: this assumes output has been stopped and
1047 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001048 */
1049static void
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001050ath5k_drain_tx_buffs(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001051{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001052 struct ath5k_txq *txq;
1053 struct ath5k_buf *bf, *bf0;
1054 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001055
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001056 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
1057 if (sc->txqs[i].setup) {
1058 txq = &sc->txqs[i];
1059 spin_lock_bh(&txq->lock);
1060 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1061 ath5k_debug_printtxbuf(sc, bf);
1062
1063 ath5k_txbuf_free_skb(sc, bf);
1064
1065 spin_lock_bh(&sc->txbuflock);
1066 list_move_tail(&bf->list, &sc->txbuf);
1067 sc->txbuf_len++;
1068 txq->txq_len--;
1069 spin_unlock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001070 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001071 txq->link = NULL;
1072 txq->txq_poll_mark = false;
1073 spin_unlock_bh(&txq->lock);
1074 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001075 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001076}
1077
1078static void
1079ath5k_txq_release(struct ath5k_softc *sc)
1080{
1081 struct ath5k_txq *txq = sc->txqs;
1082 unsigned int i;
1083
1084 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1085 if (txq->setup) {
1086 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1087 txq->setup = false;
1088 }
1089}
1090
1091
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001092/*************\
1093* RX Handling *
1094\*************/
1095
1096/*
1097 * Enable the receive h/w following a reset.
1098 */
1099static int
1100ath5k_rx_start(struct ath5k_softc *sc)
1101{
1102 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001103 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001104 struct ath5k_buf *bf;
1105 int ret;
1106
Nick Kossifidisb6127982010-08-15 13:03:11 -04001107 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001109 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1110 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001111
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001112 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001113 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001114 list_for_each_entry(bf, &sc->rxbuf, list) {
1115 ret = ath5k_rxbuf_setup(sc, bf);
1116 if (ret != 0) {
1117 spin_unlock_bh(&sc->rxbuflock);
1118 goto err;
1119 }
1120 }
1121 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001122 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001123 spin_unlock_bh(&sc->rxbuflock);
1124
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001125 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001126 ath5k_mode_setup(sc, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001127 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1128
1129 return 0;
1130err:
1131 return ret;
1132}
1133
1134/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001135 * Disable the receive logic on PCU (DRU)
1136 * In preparation for a shutdown.
1137 *
1138 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1139 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001140 */
1141static void
1142ath5k_rx_stop(struct ath5k_softc *sc)
1143{
1144 struct ath5k_hw *ah = sc->ah;
1145
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001146 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001147 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001148
1149 ath5k_debug_printrxbuffs(sc, ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001150}
1151
1152static unsigned int
Bruno Randolf8a89f062010-06-16 19:11:51 +09001153ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
1154 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001155{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001156 struct ath5k_hw *ah = sc->ah;
1157 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001158 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001159 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001160
Bruno Randolfb47f4072008-03-05 18:35:45 +09001161 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1162 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001163 return RX_FLAG_DECRYPTED;
1164
1165 /* Apparently when a default key is used to decrypt the packet
1166 the hw does not set the index used to decrypt. In such cases
1167 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001168 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001169 if (ieee80211_has_protected(hdr->frame_control) &&
1170 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1171 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001172 keyix = skb->data[hlen + 3] >> 6;
1173
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001174 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001175 return RX_FLAG_DECRYPTED;
1176 }
1177
1178 return 0;
1179}
1180
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001181
1182static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001183ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1184 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001185{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001186 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001187 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001188 u32 hw_tu;
1189 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1190
Harvey Harrison24b56e72008-06-14 23:33:38 -07001191 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001192 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001193 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001194 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001195 * Received an IBSS beacon with the same BSSID. Hardware *must*
1196 * have updated the local TSF. We have to work around various
1197 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001198 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001199 tsf = ath5k_hw_get_tsf64(sc->ah);
1200 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1201 hw_tu = TSF_TO_TU(tsf);
1202
1203 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1204 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001205 (unsigned long long)bc_tstamp,
1206 (unsigned long long)rxs->mactime,
1207 (unsigned long long)(rxs->mactime - bc_tstamp),
1208 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001209
1210 /*
1211 * Sometimes the HW will give us a wrong tstamp in the rx
1212 * status, causing the timestamp extension to go wrong.
1213 * (This seems to happen especially with beacon frames bigger
1214 * than 78 byte (incl. FCS))
1215 * But we know that the receive timestamp must be later than the
1216 * timestamp of the beacon since HW must have synced to that.
1217 *
1218 * NOTE: here we assume mactime to be after the frame was
1219 * received, not like mac80211 which defines it at the start.
1220 */
1221 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001222 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001223 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001224 (unsigned long long)rxs->mactime,
1225 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001226 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001227 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001228
1229 /*
1230 * Local TSF might have moved higher than our beacon timers,
1231 * in that case we have to update them to continue sending
1232 * beacons. This also takes care of synchronizing beacon sending
1233 * times with other stations.
1234 */
1235 if (hw_tu >= sc->nexttbtt)
1236 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001237
1238 /* Check if the beacon timers are still correct, because a TSF
1239 * update might have created a window between them - for a
1240 * longer description see the comment of this function: */
1241 if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
1242 ath5k_beacon_update_timers(sc, bc_tstamp);
1243 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1244 "fixed beacon timers after beacon receive\n");
1245 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001246 }
1247}
1248
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001249static void
1250ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1251{
1252 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1253 struct ath5k_hw *ah = sc->ah;
1254 struct ath_common *common = ath5k_hw_common(ah);
1255
1256 /* only beacons from our BSSID */
1257 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1258 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1259 return;
1260
Bruno Randolfeef39be2010-11-16 10:58:43 +09001261 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001262
1263 /* in IBSS mode we should keep RSSI statistics per neighbour */
1264 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1265}
1266
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001267/*
Bob Copelanda180a132010-08-15 13:03:12 -04001268 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001269 */
1270static int ath5k_common_padpos(struct sk_buff *skb)
1271{
1272 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1273 __le16 frame_control = hdr->frame_control;
1274 int padpos = 24;
1275
1276 if (ieee80211_has_a4(frame_control)) {
1277 padpos += ETH_ALEN;
1278 }
1279 if (ieee80211_is_data_qos(frame_control)) {
1280 padpos += IEEE80211_QOS_CTL_LEN;
1281 }
1282
1283 return padpos;
1284}
1285
1286/*
Bob Copelanda180a132010-08-15 13:03:12 -04001287 * This function expects an 802.11 frame and returns the number of
1288 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001289 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001290static int ath5k_add_padding(struct sk_buff *skb)
1291{
1292 int padpos = ath5k_common_padpos(skb);
1293 int padsize = padpos & 3;
1294
1295 if (padsize && skb->len>padpos) {
1296
1297 if (skb_headroom(skb) < padsize)
1298 return -1;
1299
1300 skb_push(skb, padsize);
1301 memmove(skb->data, skb->data+padsize, padpos);
1302 return padsize;
1303 }
1304
1305 return 0;
1306}
1307
1308/*
Bob Copelanda180a132010-08-15 13:03:12 -04001309 * The MAC header is padded to have 32-bit boundary if the
1310 * packet payload is non-zero. The general calculation for
1311 * padsize would take into account odd header lengths:
1312 * padsize = 4 - (hdrlen & 3); however, since only
1313 * even-length headers are used, padding can only be 0 or 2
1314 * bytes and we can optimize this a bit. We must not try to
1315 * remove padding from short control frames that do not have a
1316 * payload.
1317 *
1318 * This function expects an 802.11 frame and returns the number of
1319 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001320 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001321static int ath5k_remove_padding(struct sk_buff *skb)
1322{
1323 int padpos = ath5k_common_padpos(skb);
1324 int padsize = padpos & 3;
1325
1326 if (padsize && skb->len>=padpos+padsize) {
1327 memmove(skb->data + padsize, skb->data, padpos);
1328 skb_pull(skb, padsize);
1329 return padsize;
1330 }
1331
1332 return 0;
1333}
1334
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001335static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001336ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
1337 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001338{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001339 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001340
Bruno Randolf8a89f062010-06-16 19:11:51 +09001341 ath5k_remove_padding(skb);
1342
1343 rxs = IEEE80211_SKB_RXCB(skb);
1344
1345 rxs->flag = 0;
1346 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1347 rxs->flag |= RX_FLAG_MMIC_ERROR;
1348
1349 /*
1350 * always extend the mac timestamp, since this information is
1351 * also needed for proper IBSS merging.
1352 *
1353 * XXX: it might be too late to do it here, since rs_tstamp is
1354 * 15bit only. that means TSF extension has to be done within
1355 * 32768usec (about 32ms). it might be necessary to move this to
1356 * the interrupt handler, like it is done in madwifi.
1357 *
1358 * Unfortunately we don't know when the hardware takes the rx
1359 * timestamp (beginning of phy frame, data frame, end of rx?).
1360 * The only thing we know is that it is hardware specific...
1361 * On AR5213 it seems the rx timestamp is at the end of the
1362 * frame, but i'm not sure.
1363 *
1364 * NOTE: mac80211 defines mactime at the beginning of the first
1365 * data symbol. Since we don't have any time references it's
1366 * impossible to comply to that. This affects IBSS merge only
1367 * right now, so it's not too bad...
1368 */
1369 rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
1370 rxs->flag |= RX_FLAG_TSFT;
1371
1372 rxs->freq = sc->curchan->center_freq;
1373 rxs->band = sc->curband->band;
1374
1375 rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
1376
1377 rxs->antenna = rs->rs_antenna;
1378
1379 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1380 sc->stats.antenna_rx[rs->rs_antenna]++;
1381 else
1382 sc->stats.antenna_rx[0]++; /* invalid */
1383
1384 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
1385 rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
1386
1387 if (rxs->rate_idx >= 0 && rs->rs_rate ==
1388 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1389 rxs->flag |= RX_FLAG_SHORTPRE;
1390
1391 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1392
1393 ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
1394
1395 /* check beacons in IBSS mode */
1396 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1397 ath5k_check_ibss_tsf(sc, skb, rxs);
1398
1399 ieee80211_rx(sc->hw, skb);
1400}
1401
Bruno Randolf02a78b42010-06-16 19:11:56 +09001402/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1403 *
1404 * Check if we want to further process this frame or not. Also update
1405 * statistics. Return true if we want this frame, false if not.
1406 */
1407static bool
1408ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
1409{
1410 sc->stats.rx_all_count++;
Ben Greearb72acdd2010-10-01 10:54:04 -07001411 sc->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001412
1413 if (unlikely(rs->rs_status)) {
1414 if (rs->rs_status & AR5K_RXERR_CRC)
1415 sc->stats.rxerr_crc++;
1416 if (rs->rs_status & AR5K_RXERR_FIFO)
1417 sc->stats.rxerr_fifo++;
1418 if (rs->rs_status & AR5K_RXERR_PHY) {
1419 sc->stats.rxerr_phy++;
1420 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1421 sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
1422 return false;
1423 }
1424 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1425 /*
1426 * Decrypt error. If the error occurred
1427 * because there was no hardware key, then
1428 * let the frame through so the upper layers
1429 * can process it. This is necessary for 5210
1430 * parts which have no way to setup a ``clear''
1431 * key cache entry.
1432 *
1433 * XXX do key cache faulting
1434 */
1435 sc->stats.rxerr_decrypt++;
1436 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1437 !(rs->rs_status & AR5K_RXERR_CRC))
1438 return true;
1439 }
1440 if (rs->rs_status & AR5K_RXERR_MIC) {
1441 sc->stats.rxerr_mic++;
1442 return true;
1443 }
1444
Bob Copeland23538c22010-08-15 13:03:13 -04001445 /* reject any frames with non-crypto errors */
1446 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001447 return false;
1448 }
1449
1450 if (unlikely(rs->rs_more)) {
1451 sc->stats.rxerr_jumbo++;
1452 return false;
1453 }
1454 return true;
1455}
1456
Bruno Randolf8a89f062010-06-16 19:11:51 +09001457static void
1458ath5k_tasklet_rx(unsigned long data)
1459{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001460 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001461 struct sk_buff *skb, *next_skb;
1462 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001463 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001464 struct ath5k_hw *ah = sc->ah;
1465 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001466 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001467 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001468 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001469
1470 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001471 if (list_empty(&sc->rxbuf)) {
1472 ATH5K_WARN(sc, "empty rx buf pool\n");
1473 goto unlock;
1474 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001475 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001476 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1477 BUG_ON(bf->skb == NULL);
1478 skb = bf->skb;
1479 ds = bf->desc;
1480
Bob Copelandc57ca812009-04-15 07:57:35 -04001481 /* bail if HW is still using self-linked descriptor */
1482 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1483 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001484
Bruno Randolfb47f4072008-03-05 18:35:45 +09001485 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001486 if (unlikely(ret == -EINPROGRESS))
1487 break;
1488 else if (unlikely(ret)) {
1489 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09001490 sc->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001491 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001492 }
1493
Bruno Randolf02a78b42010-06-16 19:11:56 +09001494 if (ath5k_receive_frame_ok(sc, &rs)) {
1495 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001496
Bruno Randolf02a78b42010-06-16 19:11:56 +09001497 /*
1498 * If we can't replace bf->skb with a new skb under
1499 * memory pressure, just skip this packet
1500 */
1501 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001502 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001503
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001504 dma_unmap_single(sc->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001505 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001506 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001507
1508 skb_put(skb, rs.rs_datalen);
1509
1510 ath5k_receive_frame(sc, skb, &rs);
1511
1512 bf->skb = next_skb;
1513 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001514 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001515next:
1516 list_move_tail(&bf->list, &sc->rxbuf);
1517 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001518unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001519 spin_unlock(&sc->rxbuflock);
1520}
1521
1522
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001523/*************\
1524* TX Handling *
1525\*************/
1526
Bob Copeland8a63fac2010-09-17 12:45:07 +09001527static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1528 struct ath5k_txq *txq)
1529{
1530 struct ath5k_softc *sc = hw->priv;
1531 struct ath5k_buf *bf;
1532 unsigned long flags;
1533 int padsize;
1534
1535 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
1536
1537 /*
1538 * The hardware expects the header padded to 4 byte boundaries.
1539 * If this is not the case, we add the padding after the header.
1540 */
1541 padsize = ath5k_add_padding(skb);
1542 if (padsize < 0) {
1543 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
1544 " headroom to pad");
1545 goto drop_packet;
1546 }
1547
Bruno Randolf925e0b02010-09-17 11:36:35 +09001548 if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
1549 ieee80211_stop_queue(hw, txq->qnum);
1550
Bob Copeland8a63fac2010-09-17 12:45:07 +09001551 spin_lock_irqsave(&sc->txbuflock, flags);
1552 if (list_empty(&sc->txbuf)) {
1553 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
1554 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001555 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001556 goto drop_packet;
1557 }
1558 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
1559 list_del(&bf->list);
1560 sc->txbuf_len--;
1561 if (list_empty(&sc->txbuf))
1562 ieee80211_stop_queues(hw);
1563 spin_unlock_irqrestore(&sc->txbuflock, flags);
1564
1565 bf->skb = skb;
1566
1567 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
1568 bf->skb = NULL;
1569 spin_lock_irqsave(&sc->txbuflock, flags);
1570 list_add_tail(&bf->list, &sc->txbuf);
1571 sc->txbuf_len++;
1572 spin_unlock_irqrestore(&sc->txbuflock, flags);
1573 goto drop_packet;
1574 }
1575 return NETDEV_TX_OK;
1576
1577drop_packet:
1578 dev_kfree_skb_any(skb);
1579 return NETDEV_TX_OK;
1580}
1581
Bruno Randolf14404012010-09-17 11:36:51 +09001582static void
1583ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
1584 struct ath5k_tx_status *ts)
1585{
1586 struct ieee80211_tx_info *info;
1587 int i;
1588
1589 sc->stats.tx_all_count++;
Ben Greearb72acdd2010-10-01 10:54:04 -07001590 sc->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001591 info = IEEE80211_SKB_CB(skb);
1592
1593 ieee80211_tx_info_clear_status(info);
1594 for (i = 0; i < 4; i++) {
1595 struct ieee80211_tx_rate *r =
1596 &info->status.rates[i];
1597
1598 if (ts->ts_rate[i]) {
1599 r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
1600 r->count = ts->ts_retry[i];
1601 } else {
1602 r->idx = -1;
1603 r->count = 0;
1604 }
1605 }
1606
1607 /* count the successful attempt as well */
1608 info->status.rates[ts->ts_final_idx].count++;
1609
1610 if (unlikely(ts->ts_status)) {
1611 sc->stats.ack_fail++;
1612 if (ts->ts_status & AR5K_TXERR_FILT) {
1613 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1614 sc->stats.txerr_filt++;
1615 }
1616 if (ts->ts_status & AR5K_TXERR_XRETRY)
1617 sc->stats.txerr_retry++;
1618 if (ts->ts_status & AR5K_TXERR_FIFO)
1619 sc->stats.txerr_fifo++;
1620 } else {
1621 info->flags |= IEEE80211_TX_STAT_ACK;
1622 info->status.ack_signal = ts->ts_rssi;
1623 }
1624
1625 /*
1626 * Remove MAC header padding before giving the frame
1627 * back to mac80211.
1628 */
1629 ath5k_remove_padding(skb);
1630
1631 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1632 sc->stats.antenna_tx[ts->ts_antenna]++;
1633 else
1634 sc->stats.antenna_tx[0]++; /* invalid */
1635
1636 ieee80211_tx_status(sc->hw, skb);
1637}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001638
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001639static void
1640ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1641{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001642 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001643 struct ath5k_buf *bf, *bf0;
1644 struct ath5k_desc *ds;
1645 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001646 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001647
1648 spin_lock(&txq->lock);
1649 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001650
1651 txq->txq_poll_mark = false;
1652
1653 /* skb might already have been processed last time. */
1654 if (bf->skb != NULL) {
1655 ds = bf->desc;
1656
1657 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
1658 if (unlikely(ret == -EINPROGRESS))
1659 break;
1660 else if (unlikely(ret)) {
1661 ATH5K_ERR(sc,
1662 "error %d while processing "
1663 "queue %u\n", ret, txq->qnum);
1664 break;
1665 }
1666
1667 skb = bf->skb;
1668 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001669
1670 dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
1671 DMA_TO_DEVICE);
Bruno Randolf23413292010-09-17 11:37:07 +09001672 ath5k_tx_frame_completed(sc, skb, &ts);
1673 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001674
Bob Copelanda05988b2010-04-07 23:55:58 -04001675 /*
1676 * It's possible that the hardware can say the buffer is
1677 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001678 * host memory and moved on.
1679 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001680 */
Bruno Randolf23413292010-09-17 11:37:07 +09001681 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
1682 spin_lock(&sc->txbuflock);
1683 list_move_tail(&bf->list, &sc->txbuf);
1684 sc->txbuf_len++;
1685 txq->txq_len--;
1686 spin_unlock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001687 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001688 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001689 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001690 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001691 ieee80211_wake_queue(sc->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001692}
1693
1694static void
1695ath5k_tasklet_tx(unsigned long data)
1696{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001697 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001698 struct ath5k_softc *sc = (void *)data;
1699
Bob Copeland8784d2e2009-07-29 17:32:28 -04001700 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
1701 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
1702 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001703}
1704
1705
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001706/*****************\
1707* Beacon handling *
1708\*****************/
1709
1710/*
1711 * Setup the beacon frame for transmit.
1712 */
1713static int
Johannes Berge039fa42008-05-15 12:55:29 +02001714ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001715{
1716 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001717 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001718 struct ath5k_hw *ah = sc->ah;
1719 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001720 int ret = 0;
1721 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001722 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001723 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001725 bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
1726 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001727 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1728 "skbaddr %llx\n", skb, skb->data, skb->len,
1729 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001730
1731 if (dma_mapping_error(sc->dev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001732 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1733 return -EIO;
1734 }
1735
1736 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001737 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001738
1739 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02001740 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001741 ds->ds_link = bf->daddr; /* self-linked */
1742 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001743 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001744 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001745
1746 /*
1747 * If we use multiple antennas on AP and use
1748 * the Sectored AP scenario, switch antenna every
1749 * 4 beacons to make sure everybody hears our AP.
1750 * When a client tries to associate, hw will keep
1751 * track of the tx antenna to be used for this client
1752 * automaticaly, based on ACKed packets.
1753 *
1754 * Note: AP still listens and transmits RTS on the
1755 * default antenna which is supposed to be an omni.
1756 *
1757 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001758 * multiple antennas (1 omni -- the default -- and 14
1759 * sectors), so if we choose to actually support this
1760 * mode, we need to allow the user to set how many antennas
1761 * we have and tweak the code below to send beacons
1762 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001763 */
1764 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1765 antenna = sc->bsent & 4 ? 2 : 1;
1766
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001767
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001768 /* FIXME: If we are in g mode and rate is a CCK rate
1769 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1770 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001772 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001773 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001774 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001775 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001776 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001777 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001778 if (ret)
1779 goto err_unmap;
1780
1781 return 0;
1782err_unmap:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001783 dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001784 return ret;
1785}
1786
1787/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001788 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1789 * this is called only once at config_bss time, for AP we do it every
1790 * SWBA interrupt so that the TIM will reflect buffered frames.
1791 *
1792 * Called with the beacon lock.
1793 */
1794static int
1795ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1796{
1797 int ret;
1798 struct ath5k_softc *sc = hw->priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001799 struct ath5k_vif *avf = (void *)vif->drv_priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001800 struct sk_buff *skb;
1801
1802 if (WARN_ON(!vif)) {
1803 ret = -EINVAL;
1804 goto out;
1805 }
1806
1807 skb = ieee80211_beacon_get(hw, vif);
1808
1809 if (!skb) {
1810 ret = -ENOMEM;
1811 goto out;
1812 }
1813
1814 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
1815
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001816 ath5k_txbuf_free_skb(sc, avf->bbuf);
1817 avf->bbuf->skb = skb;
1818 ret = ath5k_beacon_setup(sc, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001819 if (ret)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001820 avf->bbuf->skb = NULL;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001821out:
1822 return ret;
1823}
1824
1825/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001826 * Transmit a beacon frame at SWBA. Dynamic updates to the
1827 * frame contents are done as needed and the slot time is
1828 * also adjusted based on current state.
1829 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001830 * This is called from software irq context (beacontq tasklets)
1831 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001832 */
1833static void
1834ath5k_beacon_send(struct ath5k_softc *sc)
1835{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001836 struct ath5k_hw *ah = sc->ah;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001837 struct ieee80211_vif *vif;
1838 struct ath5k_vif *avf;
1839 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001840 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001841
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001842 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001843
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001844 /*
1845 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001846 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001847 * period and wait for the next. Missed beacons
1848 * indicate a problem and should not occur. If we
1849 * miss too many consecutive beacons reset the device.
1850 */
1851 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
1852 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001853 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001854 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001855 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001856 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001857 "stuck beacon time (%u missed)\n",
1858 sc->bmisscount);
Bruno Randolf8d67a032010-06-16 19:11:12 +09001859 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
1860 "stuck beacon, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04001861 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001862 }
1863 return;
1864 }
1865 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001866 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001867 "resume beacon xmit after %u misses\n",
1868 sc->bmisscount);
1869 sc->bmisscount = 0;
1870 }
1871
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001872 if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
1873 u64 tsf = ath5k_hw_get_tsf64(ah);
1874 u32 tsftu = TSF_TO_TU(tsf);
1875 int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
1876 vif = sc->bslot[(slot + 1) % ATH_BCBUF];
1877 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1878 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
1879 (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
1880 } else /* only one interface */
1881 vif = sc->bslot[0];
1882
1883 if (!vif)
1884 return;
1885
1886 avf = (void *)vif->drv_priv;
1887 bf = avf->bbuf;
1888 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
1889 sc->opmode == NL80211_IFTYPE_MONITOR)) {
1890 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1891 return;
1892 }
1893
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001894 /*
1895 * Stop any current dma and put the new frame on the queue.
1896 * This should never fail since we check above that no frames
1897 * are still pending on the queue.
1898 */
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02001899 if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001900 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001901 /* NB: hw still stops DMA, so proceed */
1902 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903
Bob Copeland1071db82009-05-18 10:59:52 -04001904 /* refresh the beacon for AP mode */
1905 if (sc->opmode == NL80211_IFTYPE_AP)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001906 ath5k_beacon_update(sc->hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04001907
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001908 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
1909 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001910 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001911 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
1912
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001913 skb = ieee80211_get_buffered_bc(sc->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001914 while (skb) {
1915 ath5k_tx_queue(sc->hw, skb, sc->cabq);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001916 skb = ieee80211_get_buffered_bc(sc->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001917 }
1918
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001919 sc->bsent++;
1920}
1921
Bruno Randolf9804b982008-01-19 18:17:59 +09001922/**
1923 * ath5k_beacon_update_timers - update beacon timers
1924 *
1925 * @sc: struct ath5k_softc pointer we are operating on
1926 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1927 * beacon timer update based on the current HW TSF.
1928 *
1929 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1930 * of a received beacon or the current local hardware TSF and write it to the
1931 * beacon timer registers.
1932 *
1933 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001934 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001935 * when we otherwise know we have to update the timers, but we keep it in this
1936 * function to have it all together in one place.
1937 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001938static void
Bruno Randolf9804b982008-01-19 18:17:59 +09001939ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001940{
1941 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09001942 u32 nexttbtt, intval, hw_tu, bc_tu;
1943 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001944
1945 intval = sc->bintval & AR5K_BEACON_PERIOD;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001946 if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
1947 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
1948 if (intval < 15)
1949 ATH5K_WARN(sc, "intval %u is too low, min 15\n",
1950 intval);
1951 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001952 if (WARN_ON(!intval))
1953 return;
1954
Bruno Randolf9804b982008-01-19 18:17:59 +09001955 /* beacon TSF converted to TU */
1956 bc_tu = TSF_TO_TU(bc_tsf);
1957
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001958 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001959 hw_tsf = ath5k_hw_get_tsf64(ah);
1960 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001961
Bruno Randolf11f21df2010-09-27 12:22:26 +09001962#define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
1963 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
1964 * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
1965 * configuration we need to make sure it is bigger than that. */
1966
Bruno Randolf9804b982008-01-19 18:17:59 +09001967 if (bc_tsf == -1) {
1968 /*
1969 * no beacons received, called internally.
1970 * just need to refresh timers based on HW TSF.
1971 */
1972 nexttbtt = roundup(hw_tu + FUDGE, intval);
1973 } else if (bc_tsf == 0) {
1974 /*
1975 * no beacon received, probably called by ath5k_reset_tsf().
1976 * reset TSF to start with 0.
1977 */
1978 nexttbtt = intval;
1979 intval |= AR5K_BEACON_RESET_TSF;
1980 } else if (bc_tsf > hw_tsf) {
1981 /*
1982 * beacon received, SW merge happend but HW TSF not yet updated.
1983 * not possible to reconfigure timers yet, but next time we
1984 * receive a beacon with the same BSSID, the hardware will
1985 * automatically update the TSF and then we need to reconfigure
1986 * the timers.
1987 */
1988 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1989 "need to wait for HW TSF sync\n");
1990 return;
1991 } else {
1992 /*
1993 * most important case for beacon synchronization between STA.
1994 *
1995 * beacon received and HW TSF has been already updated by HW.
1996 * update next TBTT based on the TSF of the beacon, but make
1997 * sure it is ahead of our local TSF timer.
1998 */
1999 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2000 }
2001#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002002
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002003 sc->nexttbtt = nexttbtt;
2004
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002005 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002006 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002007
2008 /*
2009 * debugging output last in order to preserve the time critical aspect
2010 * of this function
2011 */
2012 if (bc_tsf == -1)
2013 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2014 "reconfigured timers based on HW TSF\n");
2015 else if (bc_tsf == 0)
2016 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2017 "reset HW TSF and timers\n");
2018 else
2019 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2020 "updated timers based on beacon TSF\n");
2021
2022 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002023 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2024 (unsigned long long) bc_tsf,
2025 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002026 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2027 intval & AR5K_BEACON_PERIOD,
2028 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2029 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002030}
2031
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002032/**
2033 * ath5k_beacon_config - Configure the beacon queues and interrupts
2034 *
2035 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002036 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002037 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002038 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002039 */
2040static void
2041ath5k_beacon_config(struct ath5k_softc *sc)
2042{
2043 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002044 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002045
Bob Copeland21800492009-07-04 12:59:52 -04002046 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002047 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002048 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002049
Bob Copeland21800492009-07-04 12:59:52 -04002050 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002052 * In IBSS mode we use a self-linked tx descriptor and let the
2053 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002054 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002055 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002056 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002057 */
2058 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002059
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002060 sc->imask |= AR5K_INT_SWBA;
2061
Jiri Slabyda966bc2008-10-12 22:54:10 +02002062 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002063 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002064 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002065 } else
2066 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002067 } else {
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02002068 ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002069 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002070
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002071 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002072 mmiowb();
2073 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002074}
2075
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002076static void ath5k_tasklet_beacon(unsigned long data)
2077{
2078 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2079
2080 /*
2081 * Software beacon alert--time to send a beacon.
2082 *
2083 * In IBSS mode we use this interrupt just to
2084 * keep track of the next TBTT (target beacon
2085 * transmission time) in order to detect wether
2086 * automatic TSF updates happened.
2087 */
2088 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2089 /* XXX: only if VEOL suppported */
2090 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2091 sc->nexttbtt += sc->bintval;
2092 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2093 "SWBA nexttbtt: %x hw_tu: %x "
2094 "TSF: %llx\n",
2095 sc->nexttbtt,
2096 TSF_TO_TU(tsf),
2097 (unsigned long long) tsf);
2098 } else {
2099 spin_lock(&sc->block);
2100 ath5k_beacon_send(sc);
2101 spin_unlock(&sc->block);
2102 }
2103}
2104
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002105
2106/********************\
2107* Interrupt handling *
2108\********************/
2109
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002110static void
2111ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2112{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002113 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2114 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2115 /* run ANI only when full calibration is not active */
2116 ah->ah_cal_next_ani = jiffies +
2117 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2118 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2119
2120 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002121 ah->ah_cal_next_full = jiffies +
2122 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2123 tasklet_schedule(&ah->ah_sc->calib);
2124 }
2125 /* we could use SWI to generate enough interrupts to meet our
2126 * calibration interval requirements, if necessary:
2127 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2128}
2129
Felix Fietkau132b1c32010-12-02 10:26:56 +01002130irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002131ath5k_intr(int irq, void *dev_id)
2132{
2133 struct ath5k_softc *sc = dev_id;
2134 struct ath5k_hw *ah = sc->ah;
2135 enum ath5k_int status;
2136 unsigned int counter = 1000;
2137
2138 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2139 !ath5k_hw_is_intr_pending(ah)))
2140 return IRQ_NONE;
2141
2142 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002143 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2144 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2145 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002146 if (unlikely(status & AR5K_INT_FATAL)) {
2147 /*
2148 * Fatal errors are unrecoverable.
2149 * Typically these are caused by DMA errors.
2150 */
Bruno Randolf8d67a032010-06-16 19:11:12 +09002151 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2152 "fatal int, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002153 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002154 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002155 /*
2156 * Receive buffers are full. Either the bus is busy or
2157 * the CPU is not fast enough to process all received
2158 * frames.
2159 * Older chipsets need a reset to come out of this
2160 * condition, but we treat it as RX for newer chips.
2161 * We don't know exactly which versions need a reset -
2162 * this guess is copied from the HAL.
2163 */
2164 sc->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002165 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2166 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2167 "rx overrun, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002168 ieee80211_queue_work(sc->hw, &sc->reset_work);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002169 }
Bruno Randolf87d77c42010-04-12 16:38:52 +09002170 else
2171 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002172 } else {
2173 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002174 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002175 }
2176 if (status & AR5K_INT_RXEOL) {
2177 /*
2178 * NB: the hardware should re-read the link when
2179 * RXE bit is written, but it doesn't work at
2180 * least on older hardware revs.
2181 */
Bruno Randolfb3f194e2010-07-14 10:53:29 +09002182 sc->stats.rxeol_intr++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002183 }
2184 if (status & AR5K_INT_TXURN) {
2185 /* bump tx trigger level */
2186 ath5k_hw_update_tx_triglevel(ah, true);
2187 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002188 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002189 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002190 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2191 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002192 tasklet_schedule(&sc->txtq);
2193 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002194 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002195 }
2196 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002197 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002198 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002199 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002200 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002201 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002202 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002203
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002204 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002205 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002206
2207 if (unlikely(!counter))
2208 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2209
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002210 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002211
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002212 return IRQ_HANDLED;
2213}
2214
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002215/*
2216 * Periodically recalibrate the PHY to account
2217 * for temperature/environment changes.
2218 */
2219static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002220ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002221{
2222 struct ath5k_softc *sc = (void *)data;
2223 struct ath5k_hw *ah = sc->ah;
2224
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002225 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002226 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002227
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002228 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002229 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2230 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002231
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002232 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002233 /*
2234 * Rfgain is out of bounds, reset the chip
2235 * to load new gain values.
2236 */
2237 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002238 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002239 }
2240 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2241 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002242 ieee80211_frequency_to_channel(
2243 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002244
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002245 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolf651d9372010-09-17 11:36:46 +09002246 * doesn't.
2247 * TODO: We should stop TX here, so that it doesn't interfere.
2248 * Note that stopping the queues is not enough to stop TX! */
Bruno Randolfafe86282010-05-19 10:31:10 +09002249 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2250 ah->ah_cal_next_nf = jiffies +
2251 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
Bruno Randolfafe86282010-05-19 10:31:10 +09002252 ath5k_hw_update_noise_floor(ah);
Bruno Randolfafe86282010-05-19 10:31:10 +09002253 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002254
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002255 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002256}
2257
2258
Bruno Randolf2111ac02010-04-02 18:44:08 +09002259static void
2260ath5k_tasklet_ani(unsigned long data)
2261{
2262 struct ath5k_softc *sc = (void *)data;
2263 struct ath5k_hw *ah = sc->ah;
2264
2265 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2266 ath5k_ani_calibration(ah);
2267 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002268}
2269
2270
Bruno Randolf4edd7612010-09-17 11:36:56 +09002271static void
2272ath5k_tx_complete_poll_work(struct work_struct *work)
2273{
2274 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2275 tx_complete_work.work);
2276 struct ath5k_txq *txq;
2277 int i;
2278 bool needreset = false;
2279
2280 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
2281 if (sc->txqs[i].setup) {
2282 txq = &sc->txqs[i];
2283 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002284 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002285 if (txq->txq_poll_mark) {
2286 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
2287 "TX queue stuck %d\n",
2288 txq->qnum);
2289 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002290 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002291 spin_unlock_bh(&txq->lock);
2292 break;
2293 } else {
2294 txq->txq_poll_mark = true;
2295 }
2296 }
2297 spin_unlock_bh(&txq->lock);
2298 }
2299 }
2300
2301 if (needreset) {
2302 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2303 "TX queues stuck, resetting\n");
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002304 ath5k_reset(sc, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002305 }
2306
2307 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2308 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2309}
2310
2311
Bob Copeland8a63fac2010-09-17 12:45:07 +09002312/*************************\
2313* Initialization routines *
2314\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002315
Felix Fietkau132b1c32010-12-02 10:26:56 +01002316int
2317ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
2318{
2319 struct ieee80211_hw *hw = sc->hw;
2320 struct ath_common *common;
2321 int ret;
2322 int csz;
2323
2324 /* Initialize driver private data */
2325 SET_IEEE80211_DEV(hw, sc->dev);
2326 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
2327 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2328 IEEE80211_HW_SIGNAL_DBM;
2329
2330 hw->wiphy->interface_modes =
2331 BIT(NL80211_IFTYPE_AP) |
2332 BIT(NL80211_IFTYPE_STATION) |
2333 BIT(NL80211_IFTYPE_ADHOC) |
2334 BIT(NL80211_IFTYPE_MESH_POINT);
2335
2336 hw->extra_tx_headroom = 2;
2337 hw->channel_change_time = 5000;
2338
2339 /*
2340 * Mark the device as detached to avoid processing
2341 * interrupts until setup is complete.
2342 */
2343 __set_bit(ATH_STAT_INVALID, sc->status);
2344
2345 sc->opmode = NL80211_IFTYPE_STATION;
2346 sc->bintval = 1000;
2347 mutex_init(&sc->lock);
2348 spin_lock_init(&sc->rxbuflock);
2349 spin_lock_init(&sc->txbuflock);
2350 spin_lock_init(&sc->block);
2351
2352
2353 /* Setup interrupt handler */
2354 ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
2355 if (ret) {
2356 ATH5K_ERR(sc, "request_irq failed\n");
2357 goto err;
2358 }
2359
2360 /* If we passed the test, malloc an ath5k_hw struct */
2361 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
2362 if (!sc->ah) {
2363 ret = -ENOMEM;
2364 ATH5K_ERR(sc, "out of memory\n");
2365 goto err_irq;
2366 }
2367
2368 sc->ah->ah_sc = sc;
2369 sc->ah->ah_iobase = sc->iobase;
2370 common = ath5k_hw_common(sc->ah);
2371 common->ops = &ath5k_common_ops;
2372 common->bus_ops = bus_ops;
2373 common->ah = sc->ah;
2374 common->hw = hw;
2375 common->priv = sc;
2376
2377 /*
2378 * Cache line size is used to size and align various
2379 * structures used to communicate with the hardware.
2380 */
2381 ath5k_read_cachesize(common, &csz);
2382 common->cachelsz = csz << 2; /* convert to bytes */
2383
2384 spin_lock_init(&common->cc_lock);
2385
2386 /* Initialize device */
2387 ret = ath5k_hw_init(sc);
2388 if (ret)
2389 goto err_free_ah;
2390
2391 /* set up multi-rate retry capabilities */
2392 if (sc->ah->ah_version == AR5K_AR5212) {
2393 hw->max_rates = 4;
2394 hw->max_rate_tries = 11;
2395 }
2396
2397 hw->vif_data_size = sizeof(struct ath5k_vif);
2398
2399 /* Finish private driver data initialization */
2400 ret = ath5k_init(hw);
2401 if (ret)
2402 goto err_ah;
2403
2404 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2405 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
2406 sc->ah->ah_mac_srev,
2407 sc->ah->ah_phy_revision);
2408
2409 if (!sc->ah->ah_single_chip) {
2410 /* Single chip radio (!RF5111) */
2411 if (sc->ah->ah_radio_5ghz_revision &&
2412 !sc->ah->ah_radio_2ghz_revision) {
2413 /* No 5GHz support -> report 2GHz radio */
2414 if (!test_bit(AR5K_MODE_11A,
2415 sc->ah->ah_capabilities.cap_mode)) {
2416 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
2417 ath5k_chip_name(AR5K_VERSION_RAD,
2418 sc->ah->ah_radio_5ghz_revision),
2419 sc->ah->ah_radio_5ghz_revision);
2420 /* No 2GHz support (5110 and some
2421 * 5Ghz only cards) -> report 5Ghz radio */
2422 } else if (!test_bit(AR5K_MODE_11B,
2423 sc->ah->ah_capabilities.cap_mode)) {
2424 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
2425 ath5k_chip_name(AR5K_VERSION_RAD,
2426 sc->ah->ah_radio_5ghz_revision),
2427 sc->ah->ah_radio_5ghz_revision);
2428 /* Multiband radio */
2429 } else {
2430 ATH5K_INFO(sc, "RF%s multiband radio found"
2431 " (0x%x)\n",
2432 ath5k_chip_name(AR5K_VERSION_RAD,
2433 sc->ah->ah_radio_5ghz_revision),
2434 sc->ah->ah_radio_5ghz_revision);
2435 }
2436 }
2437 /* Multi chip radio (RF5111 - RF2111) ->
2438 * report both 2GHz/5GHz radios */
2439 else if (sc->ah->ah_radio_5ghz_revision &&
2440 sc->ah->ah_radio_2ghz_revision){
2441 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
2442 ath5k_chip_name(AR5K_VERSION_RAD,
2443 sc->ah->ah_radio_5ghz_revision),
2444 sc->ah->ah_radio_5ghz_revision);
2445 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
2446 ath5k_chip_name(AR5K_VERSION_RAD,
2447 sc->ah->ah_radio_2ghz_revision),
2448 sc->ah->ah_radio_2ghz_revision);
2449 }
2450 }
2451
2452 ath5k_debug_init_device(sc);
2453
2454 /* ready to process interrupts */
2455 __clear_bit(ATH_STAT_INVALID, sc->status);
2456
2457 return 0;
2458err_ah:
2459 ath5k_hw_deinit(sc->ah);
2460err_free_ah:
2461 kfree(sc->ah);
2462err_irq:
2463 free_irq(sc->irq, sc);
2464err:
2465 return ret;
2466}
2467
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002468static int
Bob Copeland8a63fac2010-09-17 12:45:07 +09002469ath5k_stop_locked(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002470{
Bob Copeland8a63fac2010-09-17 12:45:07 +09002471 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002472
Bob Copeland8a63fac2010-09-17 12:45:07 +09002473 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2474 test_bit(ATH_STAT_INVALID, sc->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002475
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002476 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002477 * Shutdown the hardware and driver:
2478 * stop output from above
2479 * disable interrupts
2480 * turn off timers
2481 * turn off the radio
2482 * clear transmit machinery
2483 * clear receive machinery
2484 * drain and release tx queues
2485 * reclaim beacon resources
2486 * power down hardware
2487 *
2488 * Note that some of this work is not possible if the
2489 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002490 */
Bob Copeland8a63fac2010-09-17 12:45:07 +09002491 ieee80211_stop_queues(sc->hw);
2492
2493 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2494 ath5k_led_off(sc);
2495 ath5k_hw_set_imr(ah, 0);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002496 synchronize_irq(sc->irq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002497 ath5k_rx_stop(sc);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002498 ath5k_hw_dma_stop(ah);
2499 ath5k_drain_tx_buffs(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002500 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002501 }
2502
Bob Copeland8a63fac2010-09-17 12:45:07 +09002503 return 0;
2504}
2505
2506static int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002507ath5k_init_hw(struct ath5k_softc *sc)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002508{
2509 struct ath5k_hw *ah = sc->ah;
2510 struct ath_common *common = ath5k_hw_common(ah);
2511 int ret, i;
2512
2513 mutex_lock(&sc->lock);
2514
2515 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2516
2517 /*
2518 * Stop anything previously setup. This is safe
2519 * no matter this is the first time through or not.
2520 */
2521 ath5k_stop_locked(sc);
2522
2523 /*
2524 * The basic interface to setting the hardware in a good
2525 * state is ``reset''. On return the hardware is known to
2526 * be powered up and with interrupts disabled. This must
2527 * be followed by initialization of the appropriate bits
2528 * and then setup of the interrupt mask.
2529 */
2530 sc->curchan = sc->hw->conf.channel;
2531 sc->curband = &sc->sbands[sc->curchan->band];
2532 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2533 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
2534 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2535
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002536 ret = ath5k_reset(sc, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002537 if (ret)
2538 goto done;
2539
2540 ath5k_rfkill_hw_start(ah);
2541
2542 /*
2543 * Reset the key cache since some parts do not reset the
2544 * contents on initial power up or resume from suspend.
2545 */
2546 for (i = 0; i < common->keymax; i++)
2547 ath_hw_keyreset(common, (u16) i);
2548
Nick Kossifidis61cde032010-11-23 21:12:23 +02002549 /* Use higher rates for acks instead of base
2550 * rate */
2551 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002552
2553 for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
2554 sc->bslot[i] = NULL;
2555
Bob Copeland8a63fac2010-09-17 12:45:07 +09002556 ret = 0;
2557done:
2558 mmiowb();
2559 mutex_unlock(&sc->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002560
2561 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2562 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2563
Bob Copeland8a63fac2010-09-17 12:45:07 +09002564 return ret;
2565}
2566
2567static void stop_tasklets(struct ath5k_softc *sc)
2568{
2569 tasklet_kill(&sc->rxtq);
2570 tasklet_kill(&sc->txtq);
2571 tasklet_kill(&sc->calib);
2572 tasklet_kill(&sc->beacontq);
2573 tasklet_kill(&sc->ani_tasklet);
2574}
2575
2576/*
2577 * Stop the device, grabbing the top-level lock to protect
2578 * against concurrent entry through ath5k_init (which can happen
2579 * if another thread does a system call and the thread doing the
2580 * stop is preempted).
2581 */
2582static int
2583ath5k_stop_hw(struct ath5k_softc *sc)
2584{
2585 int ret;
2586
2587 mutex_lock(&sc->lock);
2588 ret = ath5k_stop_locked(sc);
2589 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2590 /*
2591 * Don't set the card in full sleep mode!
2592 *
2593 * a) When the device is in this state it must be carefully
2594 * woken up or references to registers in the PCI clock
2595 * domain may freeze the bus (and system). This varies
2596 * by chip and is mostly an issue with newer parts
2597 * (madwifi sources mentioned srev >= 0x78) that go to
2598 * sleep more quickly.
2599 *
2600 * b) On older chips full sleep results a weird behaviour
2601 * during wakeup. I tested various cards with srev < 0x78
2602 * and they don't wake up after module reload, a second
2603 * module reload is needed to bring the card up again.
2604 *
2605 * Until we figure out what's going on don't enable
2606 * full chip reset on any chip (this is what Legacy HAL
2607 * and Sam's HAL do anyway). Instead Perform a full reset
2608 * on the device (same as initial state after attach) and
2609 * leave it idle (keep MAC/BB on warm reset) */
2610 ret = ath5k_hw_on_hold(sc->ah);
2611
2612 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2613 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002614 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002615
Bob Copeland8a63fac2010-09-17 12:45:07 +09002616 mmiowb();
2617 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002618
Bob Copeland8a63fac2010-09-17 12:45:07 +09002619 stop_tasklets(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002620
Bruno Randolf4edd7612010-09-17 11:36:56 +09002621 cancel_delayed_work_sync(&sc->tx_complete_work);
2622
Bob Copeland8a63fac2010-09-17 12:45:07 +09002623 ath5k_rfkill_hw_stop(sc->ah);
2624
2625 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002626}
2627
Bob Copeland209d8892009-05-07 08:09:08 -04002628/*
2629 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2630 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002631 *
2632 * This should be called with sc->lock.
Bob Copeland209d8892009-05-07 08:09:08 -04002633 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002634static int
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002635ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
2636 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002637{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002638 struct ath5k_hw *ah = sc->ah;
2639 int ret;
2640
2641 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002642
Bob Copeland450464d2010-07-13 11:32:41 -04002643 ath5k_hw_set_imr(ah, 0);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002644 synchronize_irq(sc->irq);
Bob Copeland450464d2010-07-13 11:32:41 -04002645 stop_tasklets(sc);
2646
Bob Copeland209d8892009-05-07 08:09:08 -04002647 if (chan) {
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002648 ath5k_drain_tx_buffs(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002649
2650 sc->curchan = chan;
2651 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002652 }
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002653 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL,
2654 skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002655 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002656 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2657 goto err;
2658 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002659
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002660 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002661 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002662 ATH5K_ERR(sc, "can't start recv logic\n");
2663 goto err;
2664 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002665
Bruno Randolf2111ac02010-04-02 18:44:08 +09002666 ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
2667
Bruno Randolfac559522010-05-19 10:30:55 +09002668 ah->ah_cal_next_full = jiffies;
2669 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002670 ah->ah_cal_next_nf = jiffies;
Bruno Randolfeef39be2010-11-16 10:58:43 +09002671 ewma_init(&ah->ah_beacon_rssi_avg, 1000, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002672
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002673 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002674 * Change channels and update the h/w rate map if we're switching;
2675 * e.g. 11a to 11b/g.
2676 *
2677 * We may be doing a reset in response to an ioctl that changes the
2678 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002679 *
2680 * XXX needed?
2681 */
2682/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002683
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002684 ath5k_beacon_config(sc);
2685 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002686
Bruno Randolf397f3852010-05-19 10:30:49 +09002687 ieee80211_wake_queues(sc->hw);
2688
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002689 return 0;
2690err:
2691 return ret;
2692}
2693
Bob Copeland5faaff72010-07-13 11:32:40 -04002694static void ath5k_reset_work(struct work_struct *work)
2695{
2696 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2697 reset_work);
2698
2699 mutex_lock(&sc->lock);
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002700 ath5k_reset(sc, NULL, true);
Bob Copeland5faaff72010-07-13 11:32:40 -04002701 mutex_unlock(&sc->lock);
2702}
2703
Bob Copeland8a63fac2010-09-17 12:45:07 +09002704static int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002705ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002706{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002707
Bob Copeland8a63fac2010-09-17 12:45:07 +09002708 struct ath5k_softc *sc = hw->priv;
2709 struct ath5k_hw *ah = sc->ah;
2710 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002711 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002712 u8 mac[ETH_ALEN] = {};
2713 int ret;
2714
Bob Copeland8a63fac2010-09-17 12:45:07 +09002715
2716 /*
2717 * Check if the MAC has multi-rate retry support.
2718 * We do this by trying to setup a fake extended
2719 * descriptor. MACs that don't have support will
2720 * return false w/o doing anything. MACs that do
2721 * support it will return true w/o doing anything.
2722 */
2723 ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
2724
2725 if (ret < 0)
2726 goto err;
2727 if (ret > 0)
2728 __set_bit(ATH_STAT_MRRETRY, sc->status);
2729
2730 /*
2731 * Collect the channel list. The 802.11 layer
2732 * is resposible for filtering this list based
2733 * on settings like the phy mode and regulatory
2734 * domain restrictions.
2735 */
2736 ret = ath5k_setup_bands(hw);
2737 if (ret) {
2738 ATH5K_ERR(sc, "can't get channels\n");
2739 goto err;
2740 }
2741
2742 /* NB: setup here so ath5k_rate_update is happy */
2743 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
2744 ath5k_setcurmode(sc, AR5K_MODE_11A);
2745 else
2746 ath5k_setcurmode(sc, AR5K_MODE_11B);
2747
2748 /*
2749 * Allocate tx+rx descriptors and populate the lists.
2750 */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002751 ret = ath5k_desc_alloc(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002752 if (ret) {
2753 ATH5K_ERR(sc, "can't allocate descriptors\n");
2754 goto err;
2755 }
2756
2757 /*
2758 * Allocate hardware transmit queues: one queue for
2759 * beacon frames and one data queue for each QoS
2760 * priority. Note that hw functions handle resetting
2761 * these queues at the needed time.
2762 */
2763 ret = ath5k_beaconq_setup(ah);
2764 if (ret < 0) {
2765 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
2766 goto err_desc;
2767 }
2768 sc->bhalq = ret;
2769 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
2770 if (IS_ERR(sc->cabq)) {
2771 ATH5K_ERR(sc, "can't setup cab queue\n");
2772 ret = PTR_ERR(sc->cabq);
2773 goto err_bhal;
2774 }
2775
Bruno Randolf925e0b02010-09-17 11:36:35 +09002776 /* This order matches mac80211's queue priority, so we can
2777 * directly use the mac80211 queue number without any mapping */
2778 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
2779 if (IS_ERR(txq)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09002780 ATH5K_ERR(sc, "can't setup xmit queue\n");
Bruno Randolf925e0b02010-09-17 11:36:35 +09002781 ret = PTR_ERR(txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002782 goto err_queues;
2783 }
Bruno Randolf925e0b02010-09-17 11:36:35 +09002784 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
2785 if (IS_ERR(txq)) {
2786 ATH5K_ERR(sc, "can't setup xmit queue\n");
2787 ret = PTR_ERR(txq);
2788 goto err_queues;
2789 }
2790 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2791 if (IS_ERR(txq)) {
2792 ATH5K_ERR(sc, "can't setup xmit queue\n");
2793 ret = PTR_ERR(txq);
2794 goto err_queues;
2795 }
2796 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
2797 if (IS_ERR(txq)) {
2798 ATH5K_ERR(sc, "can't setup xmit queue\n");
2799 ret = PTR_ERR(txq);
2800 goto err_queues;
2801 }
2802 hw->queues = 4;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002803
2804 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
2805 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
2806 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
2807 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
2808 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
2809
2810 INIT_WORK(&sc->reset_work, ath5k_reset_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002811 INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002812
2813 ret = ath5k_eeprom_read_mac(ah, mac);
2814 if (ret) {
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002815 ATH5K_ERR(sc, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002816 goto err_queues;
2817 }
2818
2819 SET_IEEE80211_PERM_ADDR(hw, mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002820 memcpy(&sc->lladdr, mac, ETH_ALEN);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002821 /* All MAC address bits matter for ACKs */
Ben Greear62c58fb2010-10-08 12:01:15 -07002822 ath5k_update_bssid_mask_and_opmode(sc, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002823
2824 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2825 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2826 if (ret) {
2827 ATH5K_ERR(sc, "can't initialize regulatory system\n");
2828 goto err_queues;
2829 }
2830
2831 ret = ieee80211_register_hw(hw);
2832 if (ret) {
2833 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
2834 goto err_queues;
2835 }
2836
2837 if (!ath_is_world_regd(regulatory))
2838 regulatory_hint(hw->wiphy, regulatory->alpha2);
2839
2840 ath5k_init_leds(sc);
2841
2842 ath5k_sysfs_register(sc);
2843
2844 return 0;
2845err_queues:
2846 ath5k_txq_release(sc);
2847err_bhal:
2848 ath5k_hw_release_tx_queue(ah, sc->bhalq);
2849err_desc:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002850 ath5k_desc_free(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002851err:
2852 return ret;
2853}
2854
Felix Fietkau132b1c32010-12-02 10:26:56 +01002855void
2856ath5k_deinit_softc(struct ath5k_softc *sc)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002857{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002858 struct ieee80211_hw *hw = sc->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002859
2860 /*
2861 * NB: the order of these is important:
2862 * o call the 802.11 layer before detaching ath5k_hw to
2863 * ensure callbacks into the driver to delete global
2864 * key cache entries can be handled
2865 * o reclaim the tx queue data structures after calling
2866 * the 802.11 layer as we'll get called back to reclaim
2867 * node state and potentially want to use them
2868 * o to cleanup the tx queues the hal is called, so detach
2869 * it last
2870 * XXX: ??? detach ath5k_hw ???
2871 * Other than that, it's straightforward...
2872 */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002873 ath5k_debug_finish_device(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002874 ieee80211_unregister_hw(hw);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002875 ath5k_desc_free(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002876 ath5k_txq_release(sc);
2877 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
2878 ath5k_unregister_leds(sc);
2879
2880 ath5k_sysfs_unregister(sc);
2881 /*
2882 * NB: can't reclaim these until after ieee80211_ifdetach
2883 * returns because we'll get called back to reclaim node
2884 * state and potentially want to use them.
2885 */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002886 ath5k_hw_deinit(sc->ah);
2887 free_irq(sc->irq, sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002888}
2889
2890/********************\
2891* Mac80211 functions *
2892\********************/
2893
2894static int
2895ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
2896{
2897 struct ath5k_softc *sc = hw->priv;
Bruno Randolf925e0b02010-09-17 11:36:35 +09002898 u16 qnum = skb_get_queue_mapping(skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002899
Bruno Randolf925e0b02010-09-17 11:36:35 +09002900 if (WARN_ON(qnum >= sc->ah->ah_capabilities.cap_queues.q_tx_num)) {
2901 dev_kfree_skb_any(skb);
2902 return 0;
2903 }
2904
2905 return ath5k_tx_queue(hw, skb, &sc->txqs[qnum]);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002906}
2907
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002908static int ath5k_start(struct ieee80211_hw *hw)
2909{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002910 return ath5k_init_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002911}
2912
2913static void ath5k_stop(struct ieee80211_hw *hw)
2914{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002915 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002916}
2917
2918static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002919 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002920{
2921 struct ath5k_softc *sc = hw->priv;
2922 int ret;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002923 struct ath5k_vif *avf = (void *)vif->drv_priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002924
2925 mutex_lock(&sc->lock);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002926
2927 if ((vif->type == NL80211_IFTYPE_AP ||
2928 vif->type == NL80211_IFTYPE_ADHOC)
2929 && (sc->num_ap_vifs + sc->num_adhoc_vifs) >= ATH_BCBUF) {
2930 ret = -ELNRNG;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002931 goto end;
2932 }
2933
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002934 /* Don't allow other interfaces if one ad-hoc is configured.
2935 * TODO: Fix the problems with ad-hoc and multiple other interfaces.
2936 * We would need to operate the HW in ad-hoc mode to allow TSF updates
2937 * for the IBSS, but this breaks with additional AP or STA interfaces
2938 * at the moment. */
2939 if (sc->num_adhoc_vifs ||
2940 (sc->nvifs && vif->type == NL80211_IFTYPE_ADHOC)) {
2941 ATH5K_ERR(sc, "Only one single ad-hoc interface is allowed.\n");
2942 ret = -ELNRNG;
2943 goto end;
2944 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002945
Johannes Berg1ed32e42009-12-23 13:15:45 +01002946 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002947 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002948 case NL80211_IFTYPE_STATION:
2949 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002950 case NL80211_IFTYPE_MESH_POINT:
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002951 avf->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002952 break;
2953 default:
2954 ret = -EOPNOTSUPP;
2955 goto end;
2956 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002957
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002958 sc->nvifs++;
2959 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", avf->opmode);
Bruno Randolfccfe5552010-03-09 16:55:38 +09002960
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002961 /* Assign the vap/adhoc to a beacon xmit slot. */
2962 if ((avf->opmode == NL80211_IFTYPE_AP) ||
2963 (avf->opmode == NL80211_IFTYPE_ADHOC)) {
2964 int slot;
2965
2966 WARN_ON(list_empty(&sc->bcbuf));
2967 avf->bbuf = list_first_entry(&sc->bcbuf, struct ath5k_buf,
2968 list);
2969 list_del(&avf->bbuf->list);
2970
2971 avf->bslot = 0;
2972 for (slot = 0; slot < ATH_BCBUF; slot++) {
2973 if (!sc->bslot[slot]) {
2974 avf->bslot = slot;
2975 break;
2976 }
2977 }
2978 BUG_ON(sc->bslot[avf->bslot] != NULL);
2979 sc->bslot[avf->bslot] = vif;
2980 if (avf->opmode == NL80211_IFTYPE_AP)
2981 sc->num_ap_vifs++;
2982 else
2983 sc->num_adhoc_vifs++;
2984 }
2985
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002986 /* Any MAC address is fine, all others are included through the
2987 * filter.
2988 */
2989 memcpy(&sc->lladdr, vif->addr, ETH_ALEN);
Johannes Berg1ed32e42009-12-23 13:15:45 +01002990 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002991
2992 memcpy(&avf->lladdr, vif->addr, ETH_ALEN);
2993
2994 ath5k_mode_setup(sc, vif);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002995
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002996 ret = 0;
2997end:
2998 mutex_unlock(&sc->lock);
2999 return ret;
3000}
3001
3002static void
3003ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01003004 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003005{
3006 struct ath5k_softc *sc = hw->priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003007 struct ath5k_vif *avf = (void *)vif->drv_priv;
3008 unsigned int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003009
3010 mutex_lock(&sc->lock);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003011 sc->nvifs--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003012
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003013 if (avf->bbuf) {
3014 ath5k_txbuf_free_skb(sc, avf->bbuf);
3015 list_add_tail(&avf->bbuf->list, &sc->bcbuf);
3016 for (i = 0; i < ATH_BCBUF; i++) {
3017 if (sc->bslot[i] == vif) {
3018 sc->bslot[i] = NULL;
3019 break;
3020 }
3021 }
3022 avf->bbuf = NULL;
3023 }
3024 if (avf->opmode == NL80211_IFTYPE_AP)
3025 sc->num_ap_vifs--;
3026 else if (avf->opmode == NL80211_IFTYPE_ADHOC)
3027 sc->num_adhoc_vifs--;
3028
Ben Greear62c58fb2010-10-08 12:01:15 -07003029 ath5k_update_bssid_mask_and_opmode(sc, NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003030 mutex_unlock(&sc->lock);
3031}
3032
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05003033/*
3034 * TODO: Phy disable/diversity etc
3035 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003036static int
Johannes Berge8975582008-10-09 12:18:51 +02003037ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003038{
3039 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04003040 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02003041 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003042 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05003043
3044 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003045
Joerg Alberte30eb4a2009-08-05 01:52:07 +02003046 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
3047 ret = ath5k_chan_set(sc, conf->channel);
3048 if (ret < 0)
3049 goto unlock;
3050 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003051
Nick Kossifidisa0823812009-04-30 15:55:44 -04003052 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
3053 (sc->power_level != conf->power_level)) {
3054 sc->power_level = conf->power_level;
3055
3056 /* Half dB steps */
3057 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
3058 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003059
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003060 /* TODO:
3061 * 1) Move this on config_interface and handle each case
3062 * separately eg. when we have only one STA vif, use
3063 * AR5K_ANTMODE_SINGLE_AP
3064 *
3065 * 2) Allow the user to change antenna mode eg. when only
3066 * one antenna is present
3067 *
3068 * 3) Allow the user to set default/tx antenna when possible
3069 *
3070 * 4) Default mode should handle 90% of the cases, together
3071 * with fixed a/b and single AP modes we should be able to
3072 * handle 99%. Sectored modes are extreme cases and i still
3073 * haven't found a usage for them. If we decide to support them,
3074 * then we must allow the user to set how many tx antennas we
3075 * have available
3076 */
Bruno Randolfcaec9112010-03-09 16:55:28 +09003077 ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
Bob Copelandbe009372009-01-22 08:44:16 -05003078
John W. Linville55aa4e02009-05-25 21:28:47 +02003079unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05003080 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02003081 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003082}
3083
Johannes Berg3ac64be2009-08-17 16:16:53 +02003084static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003085 struct netdev_hw_addr_list *mc_list)
Johannes Berg3ac64be2009-08-17 16:16:53 +02003086{
3087 u32 mfilt[2], val;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003088 u8 pos;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003089 struct netdev_hw_addr *ha;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003090
3091 mfilt[0] = 0;
3092 mfilt[1] = 1;
3093
Jiri Pirko22bedad32010-04-01 21:22:57 +00003094 netdev_hw_addr_list_for_each(ha, mc_list) {
Johannes Berg3ac64be2009-08-17 16:16:53 +02003095 /* calculate XOR of eight 6-bit values */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003096 val = get_unaligned_le32(ha->addr + 0);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003097 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003098 val = get_unaligned_le32(ha->addr + 3);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003099 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
3100 pos &= 0x3f;
3101 mfilt[pos / 32] |= (1 << (pos % 32));
3102 /* XXX: we might be able to just do this instead,
3103 * but not sure, needs testing, if we do use this we'd
3104 * neet to inform below to not reset the mcast */
3105 /* ath5k_hw_set_mcast_filterindex(ah,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003106 * ha->addr[5]); */
Johannes Berg3ac64be2009-08-17 16:16:53 +02003107 }
3108
3109 return ((u64)(mfilt[1]) << 32) | mfilt[0];
3110}
3111
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003112static bool ath_any_vif_assoc(struct ath5k_softc *sc)
3113{
3114 struct ath_vif_iter_data iter_data;
3115 iter_data.hw_macaddr = NULL;
3116 iter_data.any_assoc = false;
3117 iter_data.need_set_hw_addr = false;
3118 iter_data.found_active = true;
3119
3120 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
3121 &iter_data);
3122 return iter_data.any_assoc;
3123}
3124
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003125#define SUPPORTED_FIF_FLAGS \
3126 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
3127 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
3128 FIF_BCN_PRBRESP_PROMISC
3129/*
3130 * o always accept unicast, broadcast, and multicast traffic
3131 * o multicast traffic for all BSSIDs will be enabled if mac80211
3132 * says it should be
3133 * o maintain current state of phy ofdm or phy cck error reception.
3134 * If the hardware detects any of these type of errors then
3135 * ath5k_hw_get_rx_filter() will pass to us the respective
3136 * hardware filters to be able to receive these type of frames.
3137 * o probe request frames are accepted only when operating in
3138 * hostap, adhoc, or monitor modes
3139 * o enable promiscuous mode according to the interface state
3140 * o accept beacons:
3141 * - when operating in adhoc mode so the 802.11 layer creates
3142 * node table entries for peers,
3143 * - when operating in station mode for collecting rssi data when
3144 * the station is otherwise quiet, or
3145 * - when scanning
3146 */
3147static void ath5k_configure_filter(struct ieee80211_hw *hw,
3148 unsigned int changed_flags,
3149 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003150 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003151{
3152 struct ath5k_softc *sc = hw->priv;
3153 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003154 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003155
Bob Copeland56d1de02009-08-24 23:00:30 -04003156 mutex_lock(&sc->lock);
3157
Johannes Berg3ac64be2009-08-17 16:16:53 +02003158 mfilt[0] = multicast;
3159 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003160
3161 /* Only deal with supported flags */
3162 changed_flags &= SUPPORTED_FIF_FLAGS;
3163 *new_flags &= SUPPORTED_FIF_FLAGS;
3164
3165 /* If HW detects any phy or radar errors, leave those filters on.
3166 * Also, always enable Unicast, Broadcasts and Multicast
3167 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
3168 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
3169 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
3170 AR5K_RX_FILTER_MCAST);
3171
3172 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
3173 if (*new_flags & FIF_PROMISC_IN_BSS) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003174 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003175 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003176 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003177 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003178 }
3179
Bob Copeland6b5dccc2010-06-04 08:14:14 -04003180 if (test_bit(ATH_STAT_PROMISC, sc->status))
3181 rfilt |= AR5K_RX_FILTER_PROM;
3182
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003183 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
3184 if (*new_flags & FIF_ALLMULTI) {
3185 mfilt[0] = ~0;
3186 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003187 }
3188
3189 /* This is the best we can do */
3190 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
3191 rfilt |= AR5K_RX_FILTER_PHYERR;
3192
3193 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
Bob Copeland30bf4162010-08-15 13:03:15 -04003194 * and probes for any BSSID */
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003195 if ((*new_flags & FIF_BCN_PRBRESP_PROMISC) || (sc->nvifs > 1))
Bob Copeland30bf4162010-08-15 13:03:15 -04003196 rfilt |= AR5K_RX_FILTER_BEACON;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003197
3198 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
3199 * set we should only pass on control frames for this
3200 * station. This needs testing. I believe right now this
3201 * enables *all* control frames, which is OK.. but
3202 * but we should see if we can improve on granularity */
3203 if (*new_flags & FIF_CONTROL)
3204 rfilt |= AR5K_RX_FILTER_CONTROL;
3205
3206 /* Additional settings per mode -- this is per ath5k */
3207
3208 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3209
Bob Copeland56d1de02009-08-24 23:00:30 -04003210 switch (sc->opmode) {
3211 case NL80211_IFTYPE_MESH_POINT:
Bob Copeland56d1de02009-08-24 23:00:30 -04003212 rfilt |= AR5K_RX_FILTER_CONTROL |
3213 AR5K_RX_FILTER_BEACON |
3214 AR5K_RX_FILTER_PROBEREQ |
3215 AR5K_RX_FILTER_PROM;
3216 break;
3217 case NL80211_IFTYPE_AP:
3218 case NL80211_IFTYPE_ADHOC:
3219 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3220 AR5K_RX_FILTER_BEACON;
3221 break;
3222 case NL80211_IFTYPE_STATION:
3223 if (sc->assoc)
3224 rfilt |= AR5K_RX_FILTER_BEACON;
3225 default:
3226 break;
3227 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003228
3229 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003230 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003231
3232 /* Set multicast bits */
3233 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
Bob Copelanda180a132010-08-15 13:03:12 -04003234 /* Set the cached hw filter flags, this will later actually
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003235 * be set in HW */
3236 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003237
3238 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003239}
3240
3241static int
3242ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003243 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3244 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003245{
3246 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003247 struct ath5k_hw *ah = sc->ah;
3248 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003249 int ret = 0;
3250
Bob Copeland9ad9a262008-10-29 08:30:54 -04003251 if (modparam_nohwcrypt)
3252 return -EOPNOTSUPP;
3253
Johannes Berg97359d12010-08-10 09:46:38 +02003254 switch (key->cipher) {
3255 case WLAN_CIPHER_SUITE_WEP40:
3256 case WLAN_CIPHER_SUITE_WEP104:
3257 case WLAN_CIPHER_SUITE_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003258 break;
Johannes Berg97359d12010-08-10 09:46:38 +02003259 case WLAN_CIPHER_SUITE_CCMP:
Bruno Randolf781f3132010-09-08 16:04:59 +09003260 if (common->crypt_caps & ATH_CRYPT_CAP_CIPHER_AESCCM)
Bob Copeland1c818742009-08-24 23:00:33 -04003261 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003262 return -EOPNOTSUPP;
3263 default:
3264 WARN_ON(1);
3265 return -EINVAL;
3266 }
3267
3268 mutex_lock(&sc->lock);
3269
3270 switch (cmd) {
3271 case SET_KEY:
Bruno Randolfe0f8c2a2010-09-08 16:04:43 +09003272 ret = ath_key_config(common, vif, sta, key);
3273 if (ret >= 0) {
3274 key->hw_key_idx = ret;
3275 /* push IV and Michael MIC generation to stack */
3276 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3277 if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
3278 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
3279 if (key->cipher == WLAN_CIPHER_SUITE_CCMP)
3280 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
3281 ret = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003282 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003283 break;
3284 case DISABLE_KEY:
Bruno Randolfe0f8c2a2010-09-08 16:04:43 +09003285 ath_key_delete(common, key);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003286 break;
3287 default:
3288 ret = -EINVAL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003289 }
3290
Jiri Slaby274c7c32008-07-15 17:44:20 +02003291 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003292 mutex_unlock(&sc->lock);
3293 return ret;
3294}
3295
3296static int
3297ath5k_get_stats(struct ieee80211_hw *hw,
3298 struct ieee80211_low_level_stats *stats)
3299{
3300 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003301
3302 /* Force update */
Bruno Randolf495391d2010-03-25 14:49:36 +09003303 ath5k_hw_update_mib_counters(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003304
Bruno Randolf495391d2010-03-25 14:49:36 +09003305 stats->dot11ACKFailureCount = sc->stats.ack_fail;
3306 stats->dot11RTSFailureCount = sc->stats.rts_fail;
3307 stats->dot11RTSSuccessCount = sc->stats.rts_ok;
3308 stats->dot11FCSErrorCount = sc->stats.fcs_error;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003309
3310 return 0;
3311}
3312
Holger Schurig55ee82b2010-04-19 10:24:22 +02003313static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
3314 struct survey_info *survey)
3315{
3316 struct ath5k_softc *sc = hw->priv;
3317 struct ieee80211_conf *conf = &hw->conf;
Bruno Randolfedb40a22010-10-19 16:56:54 +09003318 struct ath_common *common = ath5k_hw_common(sc->ah);
3319 struct ath_cycle_counters *cc = &common->cc_survey;
3320 unsigned int div = common->clockrate * 1000;
Holger Schurig55ee82b2010-04-19 10:24:22 +02003321
Bruno Randolfedb40a22010-10-19 16:56:54 +09003322 if (idx != 0)
Holger Schurig55ee82b2010-04-19 10:24:22 +02003323 return -ENOENT;
3324
3325 survey->channel = conf->channel;
3326 survey->filled = SURVEY_INFO_NOISE_DBM;
3327 survey->noise = sc->ah->ah_noise_floor;
3328
Bruno Randolfedb40a22010-10-19 16:56:54 +09003329 spin_lock_bh(&common->cc_lock);
3330 ath_hw_cycle_counters_update(common);
3331 if (cc->cycles > 0) {
3332 survey->filled |= SURVEY_INFO_CHANNEL_TIME |
3333 SURVEY_INFO_CHANNEL_TIME_BUSY |
3334 SURVEY_INFO_CHANNEL_TIME_RX |
3335 SURVEY_INFO_CHANNEL_TIME_TX;
3336 survey->channel_time += cc->cycles / div;
3337 survey->channel_time_busy += cc->rx_busy / div;
3338 survey->channel_time_rx += cc->rx_frame / div;
3339 survey->channel_time_tx += cc->tx_frame / div;
3340 }
3341 memset(cc, 0, sizeof(*cc));
3342 spin_unlock_bh(&common->cc_lock);
3343
Holger Schurig55ee82b2010-04-19 10:24:22 +02003344 return 0;
3345}
3346
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003347static u64
3348ath5k_get_tsf(struct ieee80211_hw *hw)
3349{
3350 struct ath5k_softc *sc = hw->priv;
3351
3352 return ath5k_hw_get_tsf64(sc->ah);
3353}
3354
3355static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003356ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3357{
3358 struct ath5k_softc *sc = hw->priv;
3359
3360 ath5k_hw_set_tsf64(sc->ah, tsf);
3361}
3362
3363static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003364ath5k_reset_tsf(struct ieee80211_hw *hw)
3365{
3366 struct ath5k_softc *sc = hw->priv;
3367
Bruno Randolf9804b982008-01-19 18:17:59 +09003368 /*
3369 * in IBSS mode we need to update the beacon timers too.
3370 * this will also reset the TSF if we call it with 0
3371 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003372 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003373 ath5k_beacon_update_timers(sc, 0);
3374 else
3375 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003376}
3377
Martin Xu02969b32008-11-24 10:49:27 +08003378static void
3379set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3380{
3381 struct ath5k_softc *sc = hw->priv;
3382 struct ath5k_hw *ah = sc->ah;
3383 u32 rfilt;
3384 rfilt = ath5k_hw_get_rx_filter(ah);
3385 if (enable)
3386 rfilt |= AR5K_RX_FILTER_BEACON;
3387 else
3388 rfilt &= ~AR5K_RX_FILTER_BEACON;
3389 ath5k_hw_set_rx_filter(ah, rfilt);
3390 sc->filter_flags = rfilt;
3391}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003392
Martin Xu02969b32008-11-24 10:49:27 +08003393static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3394 struct ieee80211_vif *vif,
3395 struct ieee80211_bss_conf *bss_conf,
3396 u32 changes)
3397{
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003398 struct ath5k_vif *avf = (void *)vif->drv_priv;
Martin Xu02969b32008-11-24 10:49:27 +08003399 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003400 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003401 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003402 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003403
3404 mutex_lock(&sc->lock);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003405
3406 if (changes & BSS_CHANGED_BSSID) {
3407 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003408 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003409 common->curaid = 0;
Nick Kossifidis418de6d2010-08-15 13:03:10 -04003410 ath5k_hw_set_bssid(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003411 mmiowb();
3412 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003413
3414 if (changes & BSS_CHANGED_BEACON_INT)
3415 sc->bintval = bss_conf->beacon_int;
3416
Martin Xu02969b32008-11-24 10:49:27 +08003417 if (changes & BSS_CHANGED_ASSOC) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003418 avf->assoc = bss_conf->assoc;
3419 if (bss_conf->assoc)
3420 sc->assoc = bss_conf->assoc;
3421 else
3422 sc->assoc = ath_any_vif_assoc(sc);
3423
Martin Xu02969b32008-11-24 10:49:27 +08003424 if (sc->opmode == NL80211_IFTYPE_STATION)
3425 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003426 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3427 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003428 if (bss_conf->assoc) {
3429 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3430 "Bss Info ASSOC %d, bssid: %pM\n",
3431 bss_conf->aid, common->curbssid);
3432 common->curaid = bss_conf->aid;
Nick Kossifidis418de6d2010-08-15 13:03:10 -04003433 ath5k_hw_set_bssid(ah);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003434 /* Once ANI is available you would start it here */
3435 }
Martin Xu02969b32008-11-24 10:49:27 +08003436 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003437
Bob Copeland21800492009-07-04 12:59:52 -04003438 if (changes & BSS_CHANGED_BEACON) {
3439 spin_lock_irqsave(&sc->block, flags);
3440 ath5k_beacon_update(hw, vif);
3441 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003442 }
3443
Bob Copeland21800492009-07-04 12:59:52 -04003444 if (changes & BSS_CHANGED_BEACON_ENABLED)
3445 sc->enable_beacon = bss_conf->enable_beacon;
3446
3447 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3448 BSS_CHANGED_BEACON_INT))
3449 ath5k_beacon_config(sc);
3450
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003451 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003452}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003453
3454static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3455{
3456 struct ath5k_softc *sc = hw->priv;
3457 if (!sc->assoc)
3458 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3459}
3460
3461static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3462{
3463 struct ath5k_softc *sc = hw->priv;
3464 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3465 AR5K_LED_ASSOC : AR5K_LED_INIT);
3466}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003467
3468/**
3469 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3470 *
3471 * @hw: struct ieee80211_hw pointer
3472 * @coverage_class: IEEE 802.11 coverage class number
3473 *
3474 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3475 * coverage class. The values are persistent, they are restored after device
3476 * reset.
3477 */
3478static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3479{
3480 struct ath5k_softc *sc = hw->priv;
3481
3482 mutex_lock(&sc->lock);
3483 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3484 mutex_unlock(&sc->lock);
3485}
Bob Copeland8a63fac2010-09-17 12:45:07 +09003486
Bruno Randolfe0b1cc52010-09-17 11:37:18 +09003487static int ath5k_conf_tx(struct ieee80211_hw *hw, u16 queue,
3488 const struct ieee80211_tx_queue_params *params)
3489{
3490 struct ath5k_softc *sc = hw->priv;
3491 struct ath5k_hw *ah = sc->ah;
3492 struct ath5k_txq_info qi;
3493 int ret = 0;
3494
3495 if (queue >= ah->ah_capabilities.cap_queues.q_tx_num)
3496 return 0;
3497
3498 mutex_lock(&sc->lock);
3499
3500 ath5k_hw_get_tx_queueprops(ah, queue, &qi);
3501
3502 qi.tqi_aifs = params->aifs;
3503 qi.tqi_cw_min = params->cw_min;
3504 qi.tqi_cw_max = params->cw_max;
3505 qi.tqi_burst_time = params->txop;
3506
3507 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3508 "Configure tx [queue %d], "
3509 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
3510 queue, params->aifs, params->cw_min,
3511 params->cw_max, params->txop);
3512
3513 if (ath5k_hw_set_tx_queueprops(ah, queue, &qi)) {
3514 ATH5K_ERR(sc,
3515 "Unable to update hardware queue %u!\n", queue);
3516 ret = -EIO;
3517 } else
3518 ath5k_hw_reset_tx_queue(ah, queue);
3519
3520 mutex_unlock(&sc->lock);
3521
3522 return ret;
3523}
3524
Bruno Randolf72a80112010-11-10 12:51:01 +09003525static int ath5k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant)
3526{
3527 struct ath5k_softc *sc = hw->priv;
3528
3529 if (tx_ant == 1 && rx_ant == 1)
3530 ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_FIXED_A);
3531 else if (tx_ant == 2 && rx_ant == 2)
3532 ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_FIXED_B);
3533 else if ((tx_ant & 3) == 3 && (rx_ant & 3) == 3)
3534 ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_DEFAULT);
3535 else
3536 return -EINVAL;
3537 return 0;
3538}
3539
3540static int ath5k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant)
3541{
3542 struct ath5k_softc *sc = hw->priv;
3543
3544 switch (sc->ah->ah_ant_mode) {
3545 case AR5K_ANTMODE_FIXED_A:
3546 *tx_ant = 1; *rx_ant = 1; break;
3547 case AR5K_ANTMODE_FIXED_B:
3548 *tx_ant = 2; *rx_ant = 2; break;
3549 case AR5K_ANTMODE_DEFAULT:
3550 *tx_ant = 3; *rx_ant = 3; break;
3551 }
3552 return 0;
3553}
3554
Felix Fietkau132b1c32010-12-02 10:26:56 +01003555const struct ieee80211_ops ath5k_hw_ops = {
Bob Copeland8a63fac2010-09-17 12:45:07 +09003556 .tx = ath5k_tx,
3557 .start = ath5k_start,
3558 .stop = ath5k_stop,
3559 .add_interface = ath5k_add_interface,
3560 .remove_interface = ath5k_remove_interface,
3561 .config = ath5k_config,
3562 .prepare_multicast = ath5k_prepare_multicast,
3563 .configure_filter = ath5k_configure_filter,
3564 .set_key = ath5k_set_key,
3565 .get_stats = ath5k_get_stats,
3566 .get_survey = ath5k_get_survey,
Bruno Randolfe0b1cc52010-09-17 11:37:18 +09003567 .conf_tx = ath5k_conf_tx,
Bob Copeland8a63fac2010-09-17 12:45:07 +09003568 .get_tsf = ath5k_get_tsf,
3569 .set_tsf = ath5k_set_tsf,
3570 .reset_tsf = ath5k_reset_tsf,
3571 .bss_info_changed = ath5k_bss_info_changed,
3572 .sw_scan_start = ath5k_sw_scan_start,
3573 .sw_scan_complete = ath5k_sw_scan_complete,
3574 .set_coverage_class = ath5k_set_coverage_class,
Bruno Randolf72a80112010-11-10 12:51:01 +09003575 .set_antenna = ath5k_set_antenna,
3576 .get_antenna = ath5k_get_antenna,
Bob Copeland8a63fac2010-09-17 12:45:07 +09003577};