blob: 9d2400b5f503f617ff29e849cc49f1a7f2a33dc6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070017#include <linux/suspend.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020019#include <linux/syscore_ops.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010020#include <linux/io.h>
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010021#include <linux/irq.h>
Sebastian Andrzej Siewiorb4593962011-02-23 12:38:16 +010022#include <linux/i2c/pxa-i2c.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Marek Vasut851982c2010-10-11 02:20:19 +020024#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/irq.h>
Russell King2c74a0c2011-06-22 17:41:48 +010027#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/irqs.h>
Eric Miaoa58fbcd2009-01-06 17:37:37 +080029#include <mach/gpio.h>
Eric Miao51c62982009-01-02 23:17:22 +080030#include <mach/pxa27x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010031#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/ohci.h>
33#include <mach/pm.h>
34#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010035#include <mach/smemc.h>
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010038#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010039#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Eric Miao0cb0b0d2008-10-04 12:45:39 +080041void pxa27x_clear_otgph(void)
42{
43 if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
44 PSSR |= PSSR_OTGPH;
45}
46EXPORT_SYMBOL(pxa27x_clear_otgph);
47
Eric Miaofb1bf8c2010-01-04 16:30:58 +080048static unsigned long ac97_reset_config[] = {
Eric Miaofb1bf8c2010-01-04 16:30:58 +080049 GPIO113_GPIO,
Eric Miao5e16e3c2010-07-13 09:41:28 +080050 GPIO113_AC97_nRESET,
51 GPIO95_GPIO,
52 GPIO95_AC97_nRESET,
Eric Miaofb1bf8c2010-01-04 16:30:58 +080053};
54
55void pxa27x_assert_ac97reset(int reset_gpio, int on)
56{
57 if (reset_gpio == 113)
58 pxa2xx_mfp_config(on ? &ac97_reset_config[0] :
59 &ac97_reset_config[1], 1);
60
61 if (reset_gpio == 95)
62 pxa2xx_mfp_config(on ? &ac97_reset_config[2] :
63 &ac97_reset_config[3], 1);
64}
65EXPORT_SYMBOL_GPL(pxa27x_assert_ac97reset);
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067/* Crystal clock: 13MHz */
68#define BASE_CLK 13000000
69
70/*
71 * Get the clock frequency as reflected by CCSR and the turbo flag.
72 * We assume these values have been applied via a fcs.
73 * If info is not 0 we also display the current settings.
74 */
Russell King15a40332007-08-20 10:07:44 +010075unsigned int pxa27x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070076{
77 unsigned long ccsr, clkcfg;
78 unsigned int l, L, m, M, n2, N, S;
79 int cccr_a, t, ht, b;
80
81 ccsr = CCSR;
82 cccr_a = CCCR & (1 << 25);
83
84 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
85 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
Richard Purdieafe5df22006-02-01 19:25:59 +000086 t = clkcfg & (1 << 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 ht = clkcfg & (1 << 2);
88 b = clkcfg & (1 << 3);
89
90 l = ccsr & 0x1f;
91 n2 = (ccsr>>7) & 0xf;
92 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
93
94 L = l * BASE_CLK;
95 N = (L * n2) / 2;
96 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
97 S = (b) ? L : (L/2);
98
99 if (info) {
100 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
101 L / 1000000, (L % 1000000) / 10000, l );
102 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
103 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
104 (t) ? "" : "in" );
105 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
106 M / 1000000, (M % 1000000) / 10000, m );
107 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
108 S / 1000000, (S % 1000000) / 10000 );
109 }
110
111 return (t) ? (N/1000) : (L/1000);
112}
113
114/*
Eric Miao2a125dd2010-11-22 22:48:49 +0800115 * Return the current mem clock frequency as reflected by CCCR[A], B, and L
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 */
Eric Miao2a125dd2010-11-22 22:48:49 +0800117static unsigned long clk_pxa27x_mem_getrate(struct clk *clk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118{
119 unsigned long ccsr, clkcfg;
120 unsigned int l, L, m, M;
121 int cccr_a, b;
122
123 ccsr = CCSR;
124 cccr_a = CCCR & (1 << 25);
125
126 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
127 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
128 b = clkcfg & (1 << 3);
129
130 l = ccsr & 0x1f;
131 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
132
133 L = l * BASE_CLK;
134 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
135
Eric Miao2a125dd2010-11-22 22:48:49 +0800136 return M;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137}
138
Eric Miao2a125dd2010-11-22 22:48:49 +0800139static const struct clkops clk_pxa27x_mem_ops = {
140 .enable = clk_dummy_enable,
141 .disable = clk_dummy_disable,
142 .getrate = clk_pxa27x_mem_getrate,
143};
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/*
146 * Return the current LCD clock frequency in units of 10kHz as
147 */
Russell Kinga88a4472007-08-20 10:34:37 +0100148static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149{
150 unsigned long ccsr;
151 unsigned int l, L, k, K;
152
153 ccsr = CCSR;
154
155 l = ccsr & 0x1f;
156 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
157
158 L = l * BASE_CLK;
159 K = L / k;
160
161 return (K / 10000);
162}
163
Russell Kinga6dba202007-08-20 10:18:02 +0100164static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
165{
166 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
167}
168
169static const struct clkops clk_pxa27x_lcd_ops = {
Eric Miao40298132010-11-22 10:49:55 +0800170 .enable = clk_pxa2xx_cken_enable,
171 .disable = clk_pxa2xx_cken_disable,
Russell Kinga6dba202007-08-20 10:18:02 +0100172 .getrate = clk_pxa27x_lcd_getrate,
173};
174
Eric Miao40298132010-11-22 10:49:55 +0800175static DEFINE_PXA2_CKEN(pxa27x_ffuart, FFUART, 14857000, 1);
176static DEFINE_PXA2_CKEN(pxa27x_btuart, BTUART, 14857000, 1);
177static DEFINE_PXA2_CKEN(pxa27x_stuart, STUART, 14857000, 1);
178static DEFINE_PXA2_CKEN(pxa27x_i2s, I2S, 14682000, 0);
179static DEFINE_PXA2_CKEN(pxa27x_i2c, I2C, 32842000, 0);
180static DEFINE_PXA2_CKEN(pxa27x_usb, USB, 48000000, 5);
181static DEFINE_PXA2_CKEN(pxa27x_mmc, MMC, 19500000, 0);
182static DEFINE_PXA2_CKEN(pxa27x_ficp, FICP, 48000000, 0);
183static DEFINE_PXA2_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0);
184static DEFINE_PXA2_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0);
185static DEFINE_PXA2_CKEN(pxa27x_keypad, KEYPAD, 32768, 0);
186static DEFINE_PXA2_CKEN(pxa27x_ssp1, SSP1, 13000000, 0);
187static DEFINE_PXA2_CKEN(pxa27x_ssp2, SSP2, 13000000, 0);
188static DEFINE_PXA2_CKEN(pxa27x_ssp3, SSP3, 13000000, 0);
189static DEFINE_PXA2_CKEN(pxa27x_pwm0, PWM0, 13000000, 0);
190static DEFINE_PXA2_CKEN(pxa27x_pwm1, PWM1, 13000000, 0);
191static DEFINE_PXA2_CKEN(pxa27x_ac97, AC97, 24576000, 0);
192static DEFINE_PXA2_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0);
193static DEFINE_PXA2_CKEN(pxa27x_msl, MSL, 48000000, 0);
194static DEFINE_PXA2_CKEN(pxa27x_usim, USIM, 48000000, 0);
195static DEFINE_PXA2_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0);
196static DEFINE_PXA2_CKEN(pxa27x_im, IM, 0, 0);
197static DEFINE_PXA2_CKEN(pxa27x_memc, MEMC, 0, 0);
198
Russell King8c3abc72008-11-08 20:25:21 +0000199static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops);
200static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops);
Eric Miao2a125dd2010-11-22 22:48:49 +0800201static DEFINE_CLK(pxa27x_mem, &clk_pxa27x_mem_ops, 0, 0);
Russell Kinga6dba202007-08-20 10:18:02 +0100202
Russell King8c3abc72008-11-08 20:25:21 +0000203static struct clk_lookup pxa27x_clkregs[] = {
204 INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL),
205 INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL),
206 INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL),
207 INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL),
208 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL),
209 INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL),
210 INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL),
211 INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL),
212 INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL),
213 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"),
214 INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"),
215 INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL),
216 INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL),
217 INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL),
218 INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL),
219 INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL),
220 INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL),
221 INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL),
222 INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL),
223 INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"),
224 INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"),
225 INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"),
226 INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"),
227 INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"),
228 INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"),
229 INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"),
Eric Miao2a125dd2010-11-22 22:48:49 +0800230 INIT_CLKREG(&clk_pxa27x_mem, "pxa2xx-pcmcia", NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100231};
232
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100233#ifdef CONFIG_PM
234
Eric Miao711be5c2007-07-18 11:38:45 +0100235#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
236#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
237
Eric Miao711be5c2007-07-18 11:38:45 +0100238/*
Mike Rapoportd082d362009-05-26 09:10:18 +0300239 * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM
240 */
241static unsigned int pwrmode = PWRMODE_SLEEP;
242
243int __init pxa27x_set_pwrmode(unsigned int mode)
244{
245 switch (mode) {
246 case PWRMODE_SLEEP:
247 case PWRMODE_DEEPSLEEP:
248 pwrmode = mode;
249 return 0;
250 }
251
252 return -EINVAL;
253}
254
255/*
Eric Miao711be5c2007-07-18 11:38:45 +0100256 * List of global PXA peripheral registers to preserve.
257 * More ones like CP and general purpose register values are preserved
258 * with the stack pointer in sleep.S.
259 */
Eric Miao5a3d9652008-09-03 18:06:34 +0800260enum {
Eric Miao711be5c2007-07-18 11:38:45 +0100261 SLEEP_SAVE_PSTR,
Eric Miao711be5c2007-07-18 11:38:45 +0100262 SLEEP_SAVE_MDREFR,
Eric Miao5a3d9652008-09-03 18:06:34 +0800263 SLEEP_SAVE_PCFR,
Robert Jarzmik649de512008-05-02 21:17:06 +0100264 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100265};
266
267void pxa27x_cpu_pm_save(unsigned long *sleep_save)
268{
Marek Vasutad68bb92010-11-03 16:29:35 +0100269 sleep_save[SLEEP_SAVE_MDREFR] = __raw_readl(MDREFR);
Eric Miao5a3d9652008-09-03 18:06:34 +0800270 SAVE(PCFR);
Eric Miao711be5c2007-07-18 11:38:45 +0100271
Eric Miao711be5c2007-07-18 11:38:45 +0100272 SAVE(PSTR);
Eric Miao711be5c2007-07-18 11:38:45 +0100273}
274
275void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
276{
Marek Vasutad68bb92010-11-03 16:29:35 +0100277 __raw_writel(sleep_save[SLEEP_SAVE_MDREFR], MDREFR);
Eric Miao5a3d9652008-09-03 18:06:34 +0800278 RESTORE(PCFR);
Eric Miao711be5c2007-07-18 11:38:45 +0100279
280 PSSR = PSSR_RDH | PSSR_PH;
281
Eric Miao711be5c2007-07-18 11:38:45 +0100282 RESTORE(PSTR);
283}
284
285void pxa27x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100286{
287 extern void pxa_cpu_standby(void);
Russell Kinga9503d22011-06-21 16:29:30 +0100288#ifndef CONFIG_IWMMXT
289 u64 acc0;
290
291 asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
292#endif
Todd Poynor87754202005-06-03 20:52:27 +0100293
Todd Poynor87754202005-06-03 20:52:27 +0100294 /* ensure voltage-change sequencer not initiated, which hangs */
295 PCFR &= ~PCFR_FVC;
296
297 /* Clear edge-detect status register. */
298 PEDR = 0xDF12FE1B;
299
Russell Kingdc38e2a2008-05-08 16:50:39 +0100300 /* Clear reset status */
301 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
302
Todd Poynor87754202005-06-03 20:52:27 +0100303 switch (state) {
Todd Poynor26705ca2005-07-01 11:27:05 +0100304 case PM_SUSPEND_STANDBY:
305 pxa_cpu_standby();
306 break;
Todd Poynor87754202005-06-03 20:52:27 +0100307 case PM_SUSPEND_MEM:
Russell King2c74a0c2011-06-22 17:41:48 +0100308 cpu_suspend(pwrmode, pxa27x_finish_suspend);
Russell Kinga9503d22011-06-21 16:29:30 +0100309#ifndef CONFIG_IWMMXT
310 asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
311#endif
Todd Poynor87754202005-06-03 20:52:27 +0100312 break;
313 }
314}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Eric Miao711be5c2007-07-18 11:38:45 +0100316static int pxa27x_cpu_pm_valid(suspend_state_t state)
Russell King88dfe982007-05-15 11:22:48 +0100317{
318 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
319}
320
Russell King41049802008-08-27 12:55:04 +0100321static int pxa27x_cpu_pm_prepare(void)
322{
323 /* set resume return address */
Russell King4f5ad992011-02-06 17:41:26 +0000324 PSPR = virt_to_phys(cpu_resume);
Russell King41049802008-08-27 12:55:04 +0100325 return 0;
326}
327
328static void pxa27x_cpu_pm_finish(void)
329{
330 /* ensure not to come back here if it wasn't intended */
331 PSPR = 0;
332}
333
Eric Miao711be5c2007-07-18 11:38:45 +0100334static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100335 .save_count = SLEEP_SAVE_COUNT,
Eric Miao711be5c2007-07-18 11:38:45 +0100336 .save = pxa27x_cpu_pm_save,
337 .restore = pxa27x_cpu_pm_restore,
338 .valid = pxa27x_cpu_pm_valid,
339 .enter = pxa27x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100340 .prepare = pxa27x_cpu_pm_prepare,
341 .finish = pxa27x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100342};
Eric Miao711be5c2007-07-18 11:38:45 +0100343
344static void __init pxa27x_init_pm(void)
345{
346 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
347}
eric miaof79299c2008-01-02 08:24:49 +0800348#else
349static inline void pxa27x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100350#endif
351
eric miaoc95530c2007-08-29 10:22:17 +0100352/* PXA27x: Various gpios can issue wakeup events. This logic only
353 * handles the simple cases, not the WEMUX2 and WEMUX3 options
354 */
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100355static int pxa27x_set_wake(struct irq_data *d, unsigned int on)
eric miaoc95530c2007-08-29 10:22:17 +0100356{
Eric Miao7db6a7f2011-04-12 18:39:39 +0800357 int gpio = irq_to_gpio(d->irq);
eric miaoc95530c2007-08-29 10:22:17 +0100358 uint32_t mask;
359
eric miaoc0a596d2008-03-11 09:46:28 +0800360 if (gpio >= 0 && gpio < 128)
361 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100362
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100363 if (d->irq == IRQ_KEYPAD)
eric miaoc0a596d2008-03-11 09:46:28 +0800364 return keypad_set_wake(on);
eric miaoc95530c2007-08-29 10:22:17 +0100365
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100366 switch (d->irq) {
eric miaoc95530c2007-08-29 10:22:17 +0100367 case IRQ_RTCAlrm:
368 mask = PWER_RTC;
369 break;
370 case IRQ_USB:
371 mask = 1u << 26;
372 break;
373 default:
374 return -EINVAL;
375 }
376
eric miaoc95530c2007-08-29 10:22:17 +0100377 if (on)
378 PWER |= mask;
379 else
380 PWER &=~mask;
381
382 return 0;
383}
384
385void __init pxa27x_init_irq(void)
386{
eric miaob9e25ac2008-03-04 14:19:58 +0800387 pxa_init_irq(34, pxa27x_set_wake);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800388 pxa_init_gpio(IRQ_GPIO_2_x, 2, 120, pxa27x_set_wake);
eric miaoc95530c2007-08-29 10:22:17 +0100389}
390
Marek Vasut851982c2010-10-11 02:20:19 +0200391static struct map_desc pxa27x_io_desc[] __initdata = {
392 { /* Mem Ctl */
Marek Vasutad68bb92010-11-03 16:29:35 +0100393 .virtual = SMEMC_VIRT,
394 .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE),
Marek Vasut851982c2010-10-11 02:20:19 +0200395 .length = 0x00200000,
396 .type = MT_DEVICE
397 }, { /* IMem ctl */
398 .virtual = 0xfe000000,
399 .pfn = __phys_to_pfn(0x58000000),
400 .length = 0x00100000,
401 .type = MT_DEVICE
402 },
403};
404
405void __init pxa27x_map_io(void)
406{
407 pxa_map_io();
408 iotable_init(ARRAY_AND_SIZE(pxa27x_io_desc));
409 pxa27x_get_clk_frequency_khz(1);
410}
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/*
413 * device registration specific to PXA27x.
414 */
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100415void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
Mike Rapoportb7a36702008-01-27 18:14:50 +0100416{
Philipp Zabelbc3a5952008-06-02 18:49:27 +0100417 local_irq_disable();
418 PCFR |= PCFR_PI2CEN;
419 local_irq_enable();
Eric Miao14758222008-11-28 15:24:12 +0800420 pxa_register_device(&pxa27x_device_i2c_power, info);
Mike Rapoportb7a36702008-01-27 18:14:50 +0100421}
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423static struct platform_device *devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100424 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800425 &pxa_device_pmu,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100426 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000427 &pxa_device_asoc_ssp1,
428 &pxa_device_asoc_ssp2,
429 &pxa_device_asoc_ssp3,
430 &pxa_device_asoc_platform,
Robert Jarzmik72493142008-11-13 23:50:56 +0100431 &sa1100_device_rtc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100432 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800433 &pxa27x_device_ssp1,
434 &pxa27x_device_ssp2,
435 &pxa27x_device_ssp3,
eric miao75540c12008-04-13 21:44:04 +0100436 &pxa27x_device_pwm0,
437 &pxa27x_device_pwm1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438};
439
440static int __init pxa27x_init(void)
441{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200442 int ret = 0;
eric miaoc01655042008-01-28 23:00:02 +0000443
Russell Kinge176bb02007-05-15 11:16:10 +0100444 if (cpu_is_pxa27x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800445
446 reset_status = RCSR;
447
Russell King0a0300d2010-01-12 12:28:00 +0000448 clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs));
Russell Kinga6dba202007-08-20 10:18:02 +0100449
Eric Miaofef1f992009-01-02 16:26:33 +0800450 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
Eric Miaof53f0662007-06-22 05:40:17 +0100451 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800452
Eric Miao711be5c2007-07-18 11:38:45 +0100453 pxa27x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800454
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200455 register_syscore_ops(&pxa_irq_syscore_ops);
456 register_syscore_ops(&pxa2xx_mfp_syscore_ops);
457 register_syscore_ops(&pxa_gpio_syscore_ops);
458 register_syscore_ops(&pxa2xx_clock_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000459
Russell Kinge176bb02007-05-15 11:16:10 +0100460 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
461 }
eric miaoc01655042008-01-28 23:00:02 +0000462
Russell Kinge176bb02007-05-15 11:16:10 +0100463 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
465
Russell King1c104e02008-04-19 10:59:24 +0100466postcore_initcall(pxa27x_init);