blob: d90cc015abb3e0806bc37ea9711904bf30fa745a [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
2 * Copyright (C) 2005 - 2009 ServerEngines
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
23#include <linux/version.h>
24#include <linux/delay.h>
25#include <net/tcp.h>
26#include <net/ip.h>
27#include <net/ipv6.h>
28#include <linux/if_vlan.h>
29#include <linux/workqueue.h>
30#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000031#include <linux/firmware.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070032
33#include "be_hw.h"
34
Ajit Khaparde84517482009-09-04 03:12:16 +000035#define DRV_VER "2.101.205"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036#define DRV_NAME "be2net"
37#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070038#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
Ajit Khapardec4ca2372009-05-18 15:38:55 -070039#define OC_NAME "Emulex OneConnect 10Gbps NIC"
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070040#define OC_NAME1 "Emulex OneConnect 10Gbps NIC (be3)"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070041#define DRV_DESC BE_NAME "Driver"
42
Ajit Khapardec4ca2372009-05-18 15:38:55 -070043#define BE_VENDOR_ID 0x19a2
44#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070045#define BE_DEVICE_ID2 0x221
Ajit Khapardec4ca2372009-05-18 15:38:55 -070046#define OC_DEVICE_ID1 0x700
47#define OC_DEVICE_ID2 0x701
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070048#define OC_DEVICE_ID3 0x710
Ajit Khapardec4ca2372009-05-18 15:38:55 -070049
50static inline char *nic_name(struct pci_dev *pdev)
51{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070052 switch (pdev->device) {
53 case OC_DEVICE_ID1:
54 case OC_DEVICE_ID2:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070055 return OC_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070056 case OC_DEVICE_ID3:
57 return OC_NAME1;
58 case BE_DEVICE_ID2:
59 return BE3_NAME;
60 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070061 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070062 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070063}
64
Sathya Perla6b7c5b92009-03-11 23:32:03 -070065/* Number of bytes of an RX frame that are copied to skb->data */
66#define BE_HDR_LEN 64
67#define BE_MAX_JUMBO_FRAME_SIZE 9018
68#define BE_MIN_MTU 256
69
70#define BE_NUM_VLANS_SUPPORTED 64
71#define BE_MAX_EQD 96
72#define BE_MAX_TX_FRAG_COUNT 30
73
74#define EVNT_Q_LEN 1024
75#define TX_Q_LEN 2048
76#define TX_CQ_LEN 1024
77#define RX_Q_LEN 1024 /* Does not support any other value */
78#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000079#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070080#define MCC_CQ_LEN 256
81
82#define BE_NAPI_WEIGHT 64
83#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
84#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
85
Sathya Perla8788fdc2009-07-27 22:52:03 +000086#define FW_VER_LEN 32
87
Sathya Perla6b7c5b92009-03-11 23:32:03 -070088struct be_dma_mem {
89 void *va;
90 dma_addr_t dma;
91 u32 size;
92};
93
94struct be_queue_info {
95 struct be_dma_mem dma_mem;
96 u16 len;
97 u16 entry_size; /* Size of an element in the queue */
98 u16 id;
99 u16 tail, head;
100 bool created;
101 atomic_t used; /* Number of valid elements in the queue */
102};
103
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104static inline u32 MODULO(u16 val, u16 limit)
105{
106 BUG_ON(limit & (limit - 1));
107 return val & (limit - 1);
108}
109
110static inline void index_adv(u16 *index, u16 val, u16 limit)
111{
112 *index = MODULO((*index + val), limit);
113}
114
115static inline void index_inc(u16 *index, u16 limit)
116{
117 *index = MODULO((*index + 1), limit);
118}
119
120static inline void *queue_head_node(struct be_queue_info *q)
121{
122 return q->dma_mem.va + q->head * q->entry_size;
123}
124
125static inline void *queue_tail_node(struct be_queue_info *q)
126{
127 return q->dma_mem.va + q->tail * q->entry_size;
128}
129
130static inline void queue_head_inc(struct be_queue_info *q)
131{
132 index_inc(&q->head, q->len);
133}
134
135static inline void queue_tail_inc(struct be_queue_info *q)
136{
137 index_inc(&q->tail, q->len);
138}
139
Sathya Perla5fb379e2009-06-18 00:02:59 +0000140struct be_eq_obj {
141 struct be_queue_info q;
142 char desc[32];
143
144 /* Adaptive interrupt coalescing (AIC) info */
145 bool enable_aic;
146 u16 min_eqd; /* in usecs */
147 u16 max_eqd; /* in usecs */
148 u16 cur_eqd; /* in usecs */
149
150 struct napi_struct napi;
151};
152
153struct be_mcc_obj {
154 struct be_queue_info q;
155 struct be_queue_info cq;
156};
157
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700158struct be_drvr_stats {
159 u32 be_tx_reqs; /* number of TX requests initiated */
160 u32 be_tx_stops; /* number of times TX Q was stopped */
161 u32 be_fwd_reqs; /* number of send reqs through forwarding i/f */
162 u32 be_tx_wrbs; /* number of tx WRBs used */
163 u32 be_tx_events; /* number of tx completion events */
164 u32 be_tx_compl; /* number of tx completion entries processed */
Sathya Perla4097f662009-03-24 16:40:13 -0700165 ulong be_tx_jiffies;
166 u64 be_tx_bytes;
167 u64 be_tx_bytes_prev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700168 u32 be_tx_rate;
169
170 u32 cache_barrier[16];
171
172 u32 be_ethrx_post_fail;/* number of ethrx buffer alloc failures */
Ajit Khapardeb7b83ac2009-11-29 17:57:22 +0000173 u32 be_rx_polls; /* number of times NAPI called poll function */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700174 u32 be_rx_events; /* number of ucast rx completion events */
175 u32 be_rx_compl; /* number of rx completion entries processed */
Sathya Perla4097f662009-03-24 16:40:13 -0700176 ulong be_rx_jiffies;
177 u64 be_rx_bytes;
178 u64 be_rx_bytes_prev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700179 u32 be_rx_rate;
180 /* number of non ether type II frames dropped where
181 * frame len > length field of Mac Hdr */
182 u32 be_802_3_dropped_frames;
183 /* number of non ether type II frames malformed where
184 * in frame len < length field of Mac Hdr */
185 u32 be_802_3_malformed_frames;
186 u32 be_rxcp_err; /* Num rx completion entries w/ err set. */
187 ulong rx_fps_jiffies; /* jiffies at last FPS calc */
188 u32 be_rx_frags;
189 u32 be_prev_rx_frags;
190 u32 be_rx_fps; /* Rx frags per second */
191};
192
193struct be_stats_obj {
194 struct be_drvr_stats drvr_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700195 struct be_dma_mem cmd;
196};
197
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700198struct be_tx_obj {
199 struct be_queue_info q;
200 struct be_queue_info cq;
201 /* Remember the skbs that were transmitted */
202 struct sk_buff *sent_skb_list[TX_Q_LEN];
203};
204
205/* Struct to remember the pages posted for rx frags */
206struct be_rx_page_info {
207 struct page *page;
208 dma_addr_t bus;
209 u16 page_offset;
210 bool last_page_user;
211};
212
213struct be_rx_obj {
214 struct be_queue_info q;
215 struct be_queue_info cq;
216 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700217};
218
219#define BE_NUM_MSIX_VECTORS 2 /* 1 each for Tx and Rx */
220struct be_adapter {
221 struct pci_dev *pdev;
222 struct net_device *netdev;
223
Sathya Perla8788fdc2009-07-27 22:52:03 +0000224 u8 __iomem *csr;
225 u8 __iomem *db; /* Door Bell */
226 u8 __iomem *pcicfg; /* PCI config space */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000227
228 spinlock_t mbox_lock; /* For serializing mbox cmds to BE card */
229 struct be_dma_mem mbox_mem;
230 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
231 * is stored for freeing purpose */
232 struct be_dma_mem mbox_mem_alloced;
233
234 struct be_mcc_obj mcc_obj;
235 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
236 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700237
238 struct msix_entry msix_entries[BE_NUM_MSIX_VECTORS];
239 bool msix_enabled;
240 bool isr_registered;
241
242 /* TX Rings */
243 struct be_eq_obj tx_eq;
244 struct be_tx_obj tx_obj;
245
246 u32 cache_line_break[8];
247
248 /* Rx rings */
249 struct be_eq_obj rx_eq;
250 struct be_rx_obj rx_obj;
251 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perlaea1dae12009-03-19 23:56:20 -0700252 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700253
254 struct vlan_group *vlan_grp;
255 u16 num_vlans;
256 u8 vlan_tag[VLAN_GROUP_ARRAY_LEN];
Sathya Perlae7b909a2009-11-22 22:01:10 +0000257 struct be_dma_mem mc_cmd_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700258
259 struct be_stats_obj stats;
260 /* Work queue used to perform periodic tasks like getting statistics */
261 struct delayed_work work;
262
263 /* Ethtool knobs and info */
264 bool rx_csum; /* BE card must perform rx-checksumming */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700265 char fw_ver[FW_VER_LEN];
266 u32 if_handle; /* Used to configure filtering */
267 u32 pmac_id; /* MAC addr handle used by BE card */
268
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000269 bool link_up;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700270 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000271 bool promiscuous;
Ajit Khapardedcb9b562009-09-30 21:58:22 -0700272 u32 cap;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000273 u32 rx_fc; /* Rx flow control */
274 u32 tx_fc; /* Tx flow control */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700275};
276
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700277extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700278
279#define drvr_stats(adapter) (&adapter->stats.drvr_stats)
280
Sathya Perlaeec368f2009-07-27 22:52:23 +0000281static inline unsigned int be_pci_func(struct be_adapter *adapter)
282{
283 return PCI_FUNC(adapter->pdev->devfn);
284}
285
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700286#define BE_SET_NETDEV_OPS(netdev, ops) (netdev->netdev_ops = ops)
287
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700288#define PAGE_SHIFT_4K 12
289#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
290
291/* Returns number of pages spanned by the data starting at the given addr */
292#define PAGES_4K_SPANNED(_address, size) \
293 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
294 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
295
296/* Byte offset into the page corresponding to given address */
297#define OFFSET_IN_PAGE(addr) \
298 ((size_t)(addr) & (PAGE_SIZE_4K-1))
299
300/* Returns bit offset within a DWORD of a bitfield */
301#define AMAP_BIT_OFFSET(_struct, field) \
302 (((size_t)&(((_struct *)0)->field))%32)
303
304/* Returns the bit mask of the field that is NOT shifted into location. */
305static inline u32 amap_mask(u32 bitsize)
306{
307 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
308}
309
310static inline void
311amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
312{
313 u32 *dw = (u32 *) ptr + dw_offset;
314 *dw &= ~(mask << offset);
315 *dw |= (mask & value) << offset;
316}
317
318#define AMAP_SET_BITS(_struct, field, ptr, val) \
319 amap_set(ptr, \
320 offsetof(_struct, field)/32, \
321 amap_mask(sizeof(((_struct *)0)->field)), \
322 AMAP_BIT_OFFSET(_struct, field), \
323 val)
324
325static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
326{
327 u32 *dw = (u32 *) ptr;
328 return mask & (*(dw + dw_offset) >> offset);
329}
330
331#define AMAP_GET_BITS(_struct, field, ptr) \
332 amap_get(ptr, \
333 offsetof(_struct, field)/32, \
334 amap_mask(sizeof(((_struct *)0)->field)), \
335 AMAP_BIT_OFFSET(_struct, field))
336
337#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
338#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
339static inline void swap_dws(void *wrb, int len)
340{
341#ifdef __BIG_ENDIAN
342 u32 *dw = wrb;
343 BUG_ON(len % 4);
344 do {
345 *dw = cpu_to_le32(*dw);
346 dw++;
347 len -= 4;
348 } while (len);
349#endif /* __BIG_ENDIAN */
350}
351
352static inline u8 is_tcp_pkt(struct sk_buff *skb)
353{
354 u8 val = 0;
355
356 if (ip_hdr(skb)->version == 4)
357 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
358 else if (ip_hdr(skb)->version == 6)
359 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
360
361 return val;
362}
363
364static inline u8 is_udp_pkt(struct sk_buff *skb)
365{
366 u8 val = 0;
367
368 if (ip_hdr(skb)->version == 4)
369 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
370 else if (ip_hdr(skb)->version == 6)
371 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
372
373 return val;
374}
375
Sathya Perla8788fdc2009-07-27 22:52:03 +0000376extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000377 u16 num_popped);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000378extern void be_link_status_update(struct be_adapter *adapter, bool link_up);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700379extern void netdev_stats_update(struct be_adapter *adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +0000380extern int be_load_fw(struct be_adapter *adapter, u8 *func);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700381#endif /* BE_H */