blob: 9975be1aca38979340b70a7a061d56702f7a1b41 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * device driver for Conexant 2388x based TV cards
4 * driver core
5 *
6 * (c) 2003 Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/init.h>
24#include <linux/list.h>
25#include <linux/module.h>
26#include <linux/moduleparam.h>
27#include <linux/kernel.h>
28#include <linux/slab.h>
29#include <linux/kmod.h>
30#include <linux/sound.h>
31#include <linux/interrupt.h>
32#include <linux/pci.h>
33#include <linux/delay.h>
Mauro Carvalho Chehab98f30ed2005-11-08 21:37:17 -080034#include <linux/videodev2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36#include "cx88.h"
Michael Krufky5e453dc2006-01-09 15:32:31 -020037#include <media/v4l2-common.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39MODULE_DESCRIPTION("v4l2 driver module for cx2388x based TV cards");
40MODULE_AUTHOR("Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]");
41MODULE_LICENSE("GPL");
42
43/* ------------------------------------------------------------------ */
44
45static unsigned int core_debug = 0;
46module_param(core_debug,int,0644);
47MODULE_PARM_DESC(core_debug,"enable debug messages [core]");
48
49static unsigned int latency = UNSET;
50module_param(latency,int,0444);
51MODULE_PARM_DESC(latency,"pci latency timer");
52
53static unsigned int tuner[] = {[0 ... (CX88_MAXBOARDS - 1)] = UNSET };
Mauro Carvalho Chehabb45009b2005-06-23 22:05:03 -070054static unsigned int radio[] = {[0 ... (CX88_MAXBOARDS - 1)] = UNSET };
Linus Torvalds1da177e2005-04-16 15:20:36 -070055static unsigned int card[] = {[0 ... (CX88_MAXBOARDS - 1)] = UNSET };
56
57module_param_array(tuner, int, NULL, 0444);
Mauro Carvalho Chehabb45009b2005-06-23 22:05:03 -070058module_param_array(radio, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059module_param_array(card, int, NULL, 0444);
60
61MODULE_PARM_DESC(tuner,"tuner type");
Mauro Carvalho Chehabb45009b2005-06-23 22:05:03 -070062MODULE_PARM_DESC(radio,"radio tuner type");
Linus Torvalds1da177e2005-04-16 15:20:36 -070063MODULE_PARM_DESC(card,"card type");
64
65static unsigned int nicam = 0;
66module_param(nicam,int,0644);
67MODULE_PARM_DESC(nicam,"tv audio is nicam");
68
69static unsigned int nocomb = 0;
70module_param(nocomb,int,0644);
71MODULE_PARM_DESC(nocomb,"disable comb filter");
72
73#define dprintk(level,fmt, arg...) if (core_debug >= level) \
74 printk(KERN_DEBUG "%s: " fmt, core->name , ## arg)
75
76static unsigned int cx88_devcount;
77static LIST_HEAD(cx88_devlist);
78static DECLARE_MUTEX(devlist);
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define NO_SYNC_LINE (-1U)
81
82static u32* cx88_risc_field(u32 *rp, struct scatterlist *sglist,
83 unsigned int offset, u32 sync_line,
84 unsigned int bpl, unsigned int padding,
85 unsigned int lines)
86{
87 struct scatterlist *sg;
88 unsigned int line,todo;
89
90 /* sync instruction */
91 if (sync_line != NO_SYNC_LINE)
92 *(rp++) = cpu_to_le32(RISC_RESYNC | sync_line);
93
94 /* scan lines */
95 sg = sglist;
96 for (line = 0; line < lines; line++) {
97 while (offset && offset >= sg_dma_len(sg)) {
98 offset -= sg_dma_len(sg);
99 sg++;
100 }
101 if (bpl <= sg_dma_len(sg)-offset) {
102 /* fits into current chunk */
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800103 *(rp++)=cpu_to_le32(RISC_WRITE|RISC_SOL|RISC_EOL|bpl);
104 *(rp++)=cpu_to_le32(sg_dma_address(sg)+offset);
105 offset+=bpl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 } else {
107 /* scanline needs to be splitted */
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800108 todo = bpl;
109 *(rp++)=cpu_to_le32(RISC_WRITE|RISC_SOL|
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 (sg_dma_len(sg)-offset));
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800111 *(rp++)=cpu_to_le32(sg_dma_address(sg)+offset);
112 todo -= (sg_dma_len(sg)-offset);
113 offset = 0;
114 sg++;
115 while (todo > sg_dma_len(sg)) {
Mauro Carvalho Chehabf2421ca2005-11-08 21:37:45 -0800116 *(rp++)=cpu_to_le32(RISC_WRITE|
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 sg_dma_len(sg));
Mauro Carvalho Chehabf2421ca2005-11-08 21:37:45 -0800118 *(rp++)=cpu_to_le32(sg_dma_address(sg));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 todo -= sg_dma_len(sg);
120 sg++;
121 }
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800122 *(rp++)=cpu_to_le32(RISC_WRITE|RISC_EOL|todo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 *(rp++)=cpu_to_le32(sg_dma_address(sg));
124 offset += todo;
125 }
126 offset += padding;
127 }
128
129 return rp;
130}
131
132int cx88_risc_buffer(struct pci_dev *pci, struct btcx_riscmem *risc,
133 struct scatterlist *sglist,
134 unsigned int top_offset, unsigned int bottom_offset,
135 unsigned int bpl, unsigned int padding, unsigned int lines)
136{
137 u32 instructions,fields;
138 u32 *rp;
139 int rc;
140
141 fields = 0;
142 if (UNSET != top_offset)
143 fields++;
144 if (UNSET != bottom_offset)
145 fields++;
146
147 /* estimate risc mem: worst case is one write per page border +
148 one write per scan line + syncs + jump (all 2 dwords) */
149 instructions = (bpl * lines * fields) / PAGE_SIZE + lines * fields;
150 instructions += 3 + 4;
151 if ((rc = btcx_riscmem_alloc(pci,risc,instructions*8)) < 0)
152 return rc;
153
154 /* write risc instructions */
155 rp = risc->cpu;
156 if (UNSET != top_offset)
157 rp = cx88_risc_field(rp, sglist, top_offset, 0,
158 bpl, padding, lines);
159 if (UNSET != bottom_offset)
160 rp = cx88_risc_field(rp, sglist, bottom_offset, 0x200,
161 bpl, padding, lines);
162
163 /* save pointer to jmp instruction address */
164 risc->jmp = rp;
165 BUG_ON((risc->jmp - risc->cpu + 2) / 4 > risc->size);
166 return 0;
167}
168
169int cx88_risc_databuffer(struct pci_dev *pci, struct btcx_riscmem *risc,
170 struct scatterlist *sglist, unsigned int bpl,
171 unsigned int lines)
172{
173 u32 instructions;
174 u32 *rp;
175 int rc;
176
177 /* estimate risc mem: worst case is one write per page border +
178 one write per scan line + syncs + jump (all 2 dwords) */
179 instructions = (bpl * lines) / PAGE_SIZE + lines;
180 instructions += 3 + 4;
181 if ((rc = btcx_riscmem_alloc(pci,risc,instructions*8)) < 0)
182 return rc;
183
184 /* write risc instructions */
185 rp = risc->cpu;
186 rp = cx88_risc_field(rp, sglist, 0, NO_SYNC_LINE, bpl, 0, lines);
187
188 /* save pointer to jmp instruction address */
189 risc->jmp = rp;
190 BUG_ON((risc->jmp - risc->cpu + 2) / 4 > risc->size);
191 return 0;
192}
193
194int cx88_risc_stopper(struct pci_dev *pci, struct btcx_riscmem *risc,
195 u32 reg, u32 mask, u32 value)
196{
197 u32 *rp;
198 int rc;
199
200 if ((rc = btcx_riscmem_alloc(pci, risc, 4*16)) < 0)
201 return rc;
202
203 /* write risc instructions */
204 rp = risc->cpu;
205 *(rp++) = cpu_to_le32(RISC_WRITECR | RISC_IRQ2 | RISC_IMM);
206 *(rp++) = cpu_to_le32(reg);
207 *(rp++) = cpu_to_le32(value);
208 *(rp++) = cpu_to_le32(mask);
209 *(rp++) = cpu_to_le32(RISC_JUMP);
210 *(rp++) = cpu_to_le32(risc->dma);
211 return 0;
212}
213
214void
215cx88_free_buffer(struct pci_dev *pci, struct cx88_buffer *buf)
216{
217 if (in_interrupt())
218 BUG();
219 videobuf_waiton(&buf->vb,0,0);
220 videobuf_dma_pci_unmap(pci, &buf->vb.dma);
221 videobuf_dma_free(&buf->vb.dma);
222 btcx_riscmem_free(pci, &buf->risc);
223 buf->vb.state = STATE_NEEDS_INIT;
224}
225
226/* ------------------------------------------------------------------ */
227/* our SRAM memory layout */
228
229/* we are going to put all thr risc programs into host memory, so we
230 * can use the whole SDRAM for the DMA fifos. To simplify things, we
231 * use a static memory layout. That surely will waste memory in case
232 * we don't use all DMA channels at the same time (which will be the
233 * case most of the time). But that still gives us enougth FIFO space
234 * to be able to deal with insane long pci latencies ...
235 *
236 * FIFO space allocations:
237 * channel 21 (y video) - 10.0k
238 * channel 22 (u video) - 2.0k
239 * channel 23 (v video) - 2.0k
240 * channel 24 (vbi) - 4.0k
Mauro Carvalho Chehabb7f355d2006-01-09 15:32:44 -0200241 * channels 25+26 (audio) - 4.0k
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 * channel 28 (mpeg) - 4.0k
Mauro Carvalho Chehabb7f355d2006-01-09 15:32:44 -0200243 * TOTAL = 29.0k
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 *
245 * Every channel has 160 bytes control data (64 bytes instruction
246 * queue and 6 CDT entries), which is close to 2k total.
247 *
248 * Address layout:
249 * 0x0000 - 0x03ff CMDs / reserved
250 * 0x0400 - 0x0bff instruction queues + CDs
251 * 0x0c00 - FIFOs
252 */
253
254struct sram_channel cx88_sram_channels[] = {
255 [SRAM_CH21] = {
256 .name = "video y / packed",
257 .cmds_start = 0x180040,
258 .ctrl_start = 0x180400,
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800259 .cdt = 0x180400 + 64,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 .fifo_start = 0x180c00,
261 .fifo_size = 0x002800,
262 .ptr1_reg = MO_DMA21_PTR1,
263 .ptr2_reg = MO_DMA21_PTR2,
264 .cnt1_reg = MO_DMA21_CNT1,
265 .cnt2_reg = MO_DMA21_CNT2,
266 },
267 [SRAM_CH22] = {
268 .name = "video u",
269 .cmds_start = 0x180080,
270 .ctrl_start = 0x1804a0,
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800271 .cdt = 0x1804a0 + 64,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 .fifo_start = 0x183400,
273 .fifo_size = 0x000800,
274 .ptr1_reg = MO_DMA22_PTR1,
275 .ptr2_reg = MO_DMA22_PTR2,
276 .cnt1_reg = MO_DMA22_CNT1,
277 .cnt2_reg = MO_DMA22_CNT2,
278 },
279 [SRAM_CH23] = {
280 .name = "video v",
281 .cmds_start = 0x1800c0,
282 .ctrl_start = 0x180540,
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800283 .cdt = 0x180540 + 64,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 .fifo_start = 0x183c00,
285 .fifo_size = 0x000800,
286 .ptr1_reg = MO_DMA23_PTR1,
287 .ptr2_reg = MO_DMA23_PTR2,
288 .cnt1_reg = MO_DMA23_CNT1,
289 .cnt2_reg = MO_DMA23_CNT2,
290 },
291 [SRAM_CH24] = {
292 .name = "vbi",
293 .cmds_start = 0x180100,
294 .ctrl_start = 0x1805e0,
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800295 .cdt = 0x1805e0 + 64,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 .fifo_start = 0x184400,
297 .fifo_size = 0x001000,
298 .ptr1_reg = MO_DMA24_PTR1,
299 .ptr2_reg = MO_DMA24_PTR2,
300 .cnt1_reg = MO_DMA24_CNT1,
301 .cnt2_reg = MO_DMA24_CNT2,
302 },
303 [SRAM_CH25] = {
304 .name = "audio from",
305 .cmds_start = 0x180140,
306 .ctrl_start = 0x180680,
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800307 .cdt = 0x180680 + 64,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 .fifo_start = 0x185400,
Mauro Carvalho Chehabb7f355d2006-01-09 15:32:44 -0200309 .fifo_size = 0x001000,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 .ptr1_reg = MO_DMA25_PTR1,
311 .ptr2_reg = MO_DMA25_PTR2,
312 .cnt1_reg = MO_DMA25_CNT1,
313 .cnt2_reg = MO_DMA25_CNT2,
314 },
315 [SRAM_CH26] = {
316 .name = "audio to",
317 .cmds_start = 0x180180,
318 .ctrl_start = 0x180720,
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -0800319 .cdt = 0x180680 + 64, /* same as audio IN */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 .fifo_start = 0x185400, /* same as audio IN */
Mauro Carvalho Chehabb7f355d2006-01-09 15:32:44 -0200321 .fifo_size = 0x001000, /* same as audio IN */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 .ptr1_reg = MO_DMA26_PTR1,
323 .ptr2_reg = MO_DMA26_PTR2,
324 .cnt1_reg = MO_DMA26_CNT1,
325 .cnt2_reg = MO_DMA26_CNT2,
326 },
327 [SRAM_CH28] = {
328 .name = "mpeg",
329 .cmds_start = 0x180200,
330 .ctrl_start = 0x1807C0,
331 .cdt = 0x1807C0 + 64,
Mauro Carvalho Chehabb7f355d2006-01-09 15:32:44 -0200332 .fifo_start = 0x186400,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 .fifo_size = 0x001000,
334 .ptr1_reg = MO_DMA28_PTR1,
335 .ptr2_reg = MO_DMA28_PTR2,
336 .cnt1_reg = MO_DMA28_CNT1,
337 .cnt2_reg = MO_DMA28_CNT2,
338 },
339};
340
341int cx88_sram_channel_setup(struct cx88_core *core,
342 struct sram_channel *ch,
343 unsigned int bpl, u32 risc)
344{
345 unsigned int i,lines;
346 u32 cdt;
347
348 bpl = (bpl + 7) & ~7; /* alignment */
349 cdt = ch->cdt;
350 lines = ch->fifo_size / bpl;
351 if (lines > 6)
352 lines = 6;
353 BUG_ON(lines < 2);
354
355 /* write CDT */
356 for (i = 0; i < lines; i++)
357 cx_write(cdt + 16*i, ch->fifo_start + bpl*i);
358
359 /* write CMDS */
360 cx_write(ch->cmds_start + 0, risc);
361 cx_write(ch->cmds_start + 4, cdt);
362 cx_write(ch->cmds_start + 8, (lines*16) >> 3);
363 cx_write(ch->cmds_start + 12, ch->ctrl_start);
364 cx_write(ch->cmds_start + 16, 64 >> 2);
365 for (i = 20; i < 64; i += 4)
366 cx_write(ch->cmds_start + i, 0);
367
368 /* fill registers */
369 cx_write(ch->ptr1_reg, ch->fifo_start);
370 cx_write(ch->ptr2_reg, cdt);
371 cx_write(ch->cnt1_reg, (bpl >> 3) -1);
372 cx_write(ch->cnt2_reg, (lines*16) >> 3);
373
374 dprintk(2,"sram setup %s: bpl=%d lines=%d\n", ch->name, bpl, lines);
375 return 0;
376}
377
378/* ------------------------------------------------------------------ */
379/* debug helper code */
380
Peter Hagervallf9e7a022005-11-08 21:36:29 -0800381static int cx88_risc_decode(u32 risc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
383 static char *instr[16] = {
384 [ RISC_SYNC >> 28 ] = "sync",
385 [ RISC_WRITE >> 28 ] = "write",
386 [ RISC_WRITEC >> 28 ] = "writec",
387 [ RISC_READ >> 28 ] = "read",
388 [ RISC_READC >> 28 ] = "readc",
389 [ RISC_JUMP >> 28 ] = "jump",
390 [ RISC_SKIP >> 28 ] = "skip",
391 [ RISC_WRITERM >> 28 ] = "writerm",
392 [ RISC_WRITECM >> 28 ] = "writecm",
393 [ RISC_WRITECR >> 28 ] = "writecr",
394 };
395 static int incr[16] = {
396 [ RISC_WRITE >> 28 ] = 2,
397 [ RISC_JUMP >> 28 ] = 2,
398 [ RISC_WRITERM >> 28 ] = 3,
399 [ RISC_WRITECM >> 28 ] = 3,
400 [ RISC_WRITECR >> 28 ] = 4,
401 };
402 static char *bits[] = {
403 "12", "13", "14", "resync",
404 "cnt0", "cnt1", "18", "19",
405 "20", "21", "22", "23",
406 "irq1", "irq2", "eol", "sol",
407 };
408 int i;
409
410 printk("0x%08x [ %s", risc,
411 instr[risc >> 28] ? instr[risc >> 28] : "INVALID");
412 for (i = ARRAY_SIZE(bits)-1; i >= 0; i--)
413 if (risc & (1 << (i + 12)))
414 printk(" %s",bits[i]);
415 printk(" count=%d ]\n", risc & 0xfff);
416 return incr[risc >> 28] ? incr[risc >> 28] : 1;
417}
418
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420void cx88_sram_channel_dump(struct cx88_core *core,
421 struct sram_channel *ch)
422{
423 static char *name[] = {
424 "initial risc",
425 "cdt base",
426 "cdt size",
427 "iq base",
428 "iq size",
429 "risc pc",
430 "iq wr ptr",
431 "iq rd ptr",
432 "cdt current",
433 "pci target",
434 "line / byte",
435 };
436 u32 risc;
437 unsigned int i,j,n;
438
439 printk("%s: %s - dma channel status dump\n",
440 core->name,ch->name);
441 for (i = 0; i < ARRAY_SIZE(name); i++)
442 printk("%s: cmds: %-12s: 0x%08x\n",
443 core->name,name[i],
444 cx_read(ch->cmds_start + 4*i));
445 for (i = 0; i < 4; i++) {
446 risc = cx_read(ch->cmds_start + 4 * (i+11));
447 printk("%s: risc%d: ", core->name, i);
448 cx88_risc_decode(risc);
449 }
450 for (i = 0; i < 16; i += n) {
451 risc = cx_read(ch->ctrl_start + 4 * i);
452 printk("%s: iq %x: ", core->name, i);
453 n = cx88_risc_decode(risc);
454 for (j = 1; j < n; j++) {
455 risc = cx_read(ch->ctrl_start + 4 * (i+j));
456 printk("%s: iq %x: 0x%08x [ arg #%d ]\n",
457 core->name, i+j, risc, j);
458 }
459 }
460
461 printk("%s: fifo: 0x%08x -> 0x%x\n",
462 core->name, ch->fifo_start, ch->fifo_start+ch->fifo_size);
463 printk("%s: ctrl: 0x%08x -> 0x%x\n",
464 core->name, ch->ctrl_start, ch->ctrl_start+6*16);
465 printk("%s: ptr1_reg: 0x%08x\n",
466 core->name,cx_read(ch->ptr1_reg));
467 printk("%s: ptr2_reg: 0x%08x\n",
468 core->name,cx_read(ch->ptr2_reg));
469 printk("%s: cnt1_reg: 0x%08x\n",
470 core->name,cx_read(ch->cnt1_reg));
471 printk("%s: cnt2_reg: 0x%08x\n",
472 core->name,cx_read(ch->cnt2_reg));
473}
474
Adrian Bunk408b6642005-05-01 08:59:29 -0700475static char *cx88_pci_irqs[32] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 "vid", "aud", "ts", "vip", "hst", "5", "6", "tm1",
477 "src_dma", "dst_dma", "risc_rd_err", "risc_wr_err",
478 "brdg_err", "src_dma_err", "dst_dma_err", "ipb_dma_err",
479 "i2c", "i2c_rack", "ir_smp", "gpio0", "gpio1"
480};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482void cx88_print_irqbits(char *name, char *tag, char **strings,
483 u32 bits, u32 mask)
484{
485 unsigned int i;
486
487 printk(KERN_DEBUG "%s: %s [0x%x]", name, tag, bits);
488 for (i = 0; i < 32; i++) {
489 if (!(bits & (1 << i)))
490 continue;
491 if (strings[i])
492 printk(" %s", strings[i]);
493 else
494 printk(" %d", i);
495 if (!(mask & (1 << i)))
496 continue;
497 printk("*");
498 }
499 printk("\n");
500}
501
502/* ------------------------------------------------------------------ */
503
504int cx88_core_irq(struct cx88_core *core, u32 status)
505{
506 int handled = 0;
507
508 if (status & (1<<18)) {
509 cx88_ir_irq(core);
510 handled++;
511 }
512 if (!handled)
513 cx88_print_irqbits(core->name, "irq pci",
514 cx88_pci_irqs, status,
515 core->pci_irqmask);
516 return handled;
517}
518
519void cx88_wakeup(struct cx88_core *core,
520 struct cx88_dmaqueue *q, u32 count)
521{
522 struct cx88_buffer *buf;
523 int bc;
524
525 for (bc = 0;; bc++) {
526 if (list_empty(&q->active))
527 break;
528 buf = list_entry(q->active.next,
529 struct cx88_buffer, vb.queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 /* count comes from the hw and is is 16bit wide --
531 * this trick handles wrap-arounds correctly for
532 * up to 32767 buffers in flight... */
533 if ((s16) (count - buf->count) < 0)
534 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 do_gettimeofday(&buf->vb.ts);
536 dprintk(2,"[%p/%d] wakeup reg=%d buf=%d\n",buf,buf->vb.i,
537 count, buf->count);
538 buf->vb.state = STATE_DONE;
539 list_del(&buf->vb.queue);
540 wake_up(&buf->vb.done);
541 }
542 if (list_empty(&q->active)) {
543 del_timer(&q->timeout);
544 } else {
545 mod_timer(&q->timeout, jiffies+BUFFER_TIMEOUT);
546 }
547 if (bc != 1)
548 printk("%s: %d buffers handled (should be 1)\n",__FUNCTION__,bc);
549}
550
551void cx88_shutdown(struct cx88_core *core)
552{
553 /* disable RISC controller + IRQs */
554 cx_write(MO_DEV_CNTRL2, 0);
555
556 /* stop dma transfers */
557 cx_write(MO_VID_DMACNTRL, 0x0);
558 cx_write(MO_AUD_DMACNTRL, 0x0);
559 cx_write(MO_TS_DMACNTRL, 0x0);
560 cx_write(MO_VIP_DMACNTRL, 0x0);
561 cx_write(MO_GPHST_DMACNTRL, 0x0);
562
563 /* stop interrupts */
564 cx_write(MO_PCI_INTMSK, 0x0);
565 cx_write(MO_VID_INTMSK, 0x0);
566 cx_write(MO_AUD_INTMSK, 0x0);
567 cx_write(MO_TS_INTMSK, 0x0);
568 cx_write(MO_VIP_INTMSK, 0x0);
569 cx_write(MO_GPHST_INTMSK, 0x0);
570
571 /* stop capturing */
572 cx_write(VID_CAPTURE_CONTROL, 0);
573}
574
575int cx88_reset(struct cx88_core *core)
576{
577 dprintk(1,"%s\n",__FUNCTION__);
578 cx88_shutdown(core);
579
580 /* clear irq status */
581 cx_write(MO_VID_INTSTAT, 0xFFFFFFFF); // Clear PIV int
582 cx_write(MO_PCI_INTSTAT, 0xFFFFFFFF); // Clear PCI int
583 cx_write(MO_INT1_STAT, 0xFFFFFFFF); // Clear RISC int
584
585 /* wait a bit */
586 msleep(100);
587
588 /* init sram */
589 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH21], 720*4, 0);
590 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH22], 128, 0);
591 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH23], 128, 0);
592 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH24], 128, 0);
593 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH25], 128, 0);
594 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH26], 128, 0);
595 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH28], 188*4, 0);
596
597 /* misc init ... */
598 cx_write(MO_INPUT_FORMAT, ((1 << 13) | // agc enable
599 (1 << 12) | // agc gain
600 (1 << 11) | // adaptibe agc
601 (0 << 10) | // chroma agc
602 (0 << 9) | // ckillen
603 (7)));
604
605 /* setup image format */
606 cx_andor(MO_COLOR_CTRL, 0x4000, 0x4000);
607
608 /* setup FIFO Threshholds */
609 cx_write(MO_PDMA_STHRSH, 0x0807);
610 cx_write(MO_PDMA_DTHRSH, 0x0807);
611
612 /* fixes flashing of image */
613 cx_write(MO_AGC_SYNC_TIP1, 0x0380000F);
614 cx_write(MO_AGC_BACK_VBI, 0x00E00555);
615
616 cx_write(MO_VID_INTSTAT, 0xFFFFFFFF); // Clear PIV int
617 cx_write(MO_PCI_INTSTAT, 0xFFFFFFFF); // Clear PCI int
618 cx_write(MO_INT1_STAT, 0xFFFFFFFF); // Clear RISC int
619
620 /* Reset on-board parts */
621 cx_write(MO_SRST_IO, 0);
622 msleep(10);
623 cx_write(MO_SRST_IO, 1);
624
625 return 0;
626}
627
628/* ------------------------------------------------------------------ */
629
630static unsigned int inline norm_swidth(struct cx88_tvnorm *norm)
631{
632 return (norm->id & V4L2_STD_625_50) ? 922 : 754;
633}
634
635static unsigned int inline norm_hdelay(struct cx88_tvnorm *norm)
636{
637 return (norm->id & V4L2_STD_625_50) ? 186 : 135;
638}
639
640static unsigned int inline norm_vdelay(struct cx88_tvnorm *norm)
641{
642 return (norm->id & V4L2_STD_625_50) ? 0x24 : 0x18;
643}
644
645static unsigned int inline norm_fsc8(struct cx88_tvnorm *norm)
646{
647 static const unsigned int ntsc = 28636360;
648 static const unsigned int pal = 35468950;
Mauro Carvalho Chehab59dcd942005-06-23 22:04:50 -0700649 static const unsigned int palm = 28604892;
650
651 if (norm->id & V4L2_STD_PAL_M)
652 return palm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
654 return (norm->id & V4L2_STD_625_50) ? pal : ntsc;
655}
656
657static unsigned int inline norm_notchfilter(struct cx88_tvnorm *norm)
658{
659 return (norm->id & V4L2_STD_625_50)
660 ? HLNotchFilter135PAL
661 : HLNotchFilter135NTSC;
662}
663
664static unsigned int inline norm_htotal(struct cx88_tvnorm *norm)
665{
Mauro Carvalho Chehab59dcd942005-06-23 22:04:50 -0700666 /* Should always be Line Draw Time / (4*FSC) */
667
668 if (norm->id & V4L2_STD_PAL_M)
669 return 909;
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 return (norm->id & V4L2_STD_625_50) ? 1135 : 910;
672}
673
674static unsigned int inline norm_vbipack(struct cx88_tvnorm *norm)
675{
676 return (norm->id & V4L2_STD_625_50) ? 511 : 288;
677}
678
679int cx88_set_scale(struct cx88_core *core, unsigned int width, unsigned int height,
680 enum v4l2_field field)
681{
682 unsigned int swidth = norm_swidth(core->tvnorm);
683 unsigned int sheight = norm_maxh(core->tvnorm);
684 u32 value;
685
686 dprintk(1,"set_scale: %dx%d [%s%s,%s]\n", width, height,
687 V4L2_FIELD_HAS_TOP(field) ? "T" : "",
688 V4L2_FIELD_HAS_BOTTOM(field) ? "B" : "",
689 core->tvnorm->name);
690 if (!V4L2_FIELD_HAS_BOTH(field))
691 height *= 2;
692
693 // recalc H delay and scale registers
694 value = (width * norm_hdelay(core->tvnorm)) / swidth;
695 value &= 0x3fe;
696 cx_write(MO_HDELAY_EVEN, value);
697 cx_write(MO_HDELAY_ODD, value);
698 dprintk(1,"set_scale: hdelay 0x%04x\n", value);
699
700 value = (swidth * 4096 / width) - 4096;
701 cx_write(MO_HSCALE_EVEN, value);
702 cx_write(MO_HSCALE_ODD, value);
703 dprintk(1,"set_scale: hscale 0x%04x\n", value);
704
705 cx_write(MO_HACTIVE_EVEN, width);
706 cx_write(MO_HACTIVE_ODD, width);
707 dprintk(1,"set_scale: hactive 0x%04x\n", width);
708
709 // recalc V scale Register (delay is constant)
710 cx_write(MO_VDELAY_EVEN, norm_vdelay(core->tvnorm));
711 cx_write(MO_VDELAY_ODD, norm_vdelay(core->tvnorm));
712 dprintk(1,"set_scale: vdelay 0x%04x\n", norm_vdelay(core->tvnorm));
713
714 value = (0x10000 - (sheight * 512 / height - 512)) & 0x1fff;
715 cx_write(MO_VSCALE_EVEN, value);
716 cx_write(MO_VSCALE_ODD, value);
717 dprintk(1,"set_scale: vscale 0x%04x\n", value);
718
719 cx_write(MO_VACTIVE_EVEN, sheight);
720 cx_write(MO_VACTIVE_ODD, sheight);
721 dprintk(1,"set_scale: vactive 0x%04x\n", sheight);
722
723 // setup filters
724 value = 0;
725 value |= (1 << 19); // CFILT (default)
726 if (core->tvnorm->id & V4L2_STD_SECAM) {
727 value |= (1 << 15);
728 value |= (1 << 16);
729 }
730 if (INPUT(core->input)->type == CX88_VMUX_SVIDEO)
731 value |= (1 << 13) | (1 << 5);
732 if (V4L2_FIELD_INTERLACED == field)
733 value |= (1 << 3); // VINT (interlaced vertical scaling)
734 if (width < 385)
735 value |= (1 << 0); // 3-tap interpolation
736 if (width < 193)
737 value |= (1 << 1); // 5-tap interpolation
738 if (nocomb)
739 value |= (3 << 5); // disable comb filter
740
741 cx_write(MO_FILTER_EVEN, value);
742 cx_write(MO_FILTER_ODD, value);
743 dprintk(1,"set_scale: filter 0x%04x\n", value);
744
745 return 0;
746}
747
748static const u32 xtal = 28636363;
749
750static int set_pll(struct cx88_core *core, int prescale, u32 ofreq)
751{
752 static u32 pre[] = { 0, 0, 0, 3, 2, 1 };
753 u64 pll;
754 u32 reg;
755 int i;
756
757 if (prescale < 2)
758 prescale = 2;
759 if (prescale > 5)
760 prescale = 5;
761
762 pll = ofreq * 8 * prescale * (u64)(1 << 20);
763 do_div(pll,xtal);
764 reg = (pll & 0x3ffffff) | (pre[prescale] << 26);
765 if (((reg >> 20) & 0x3f) < 14) {
766 printk("%s/0: pll out of range\n",core->name);
767 return -1;
768 }
769
770 dprintk(1,"set_pll: MO_PLL_REG 0x%08x [old=0x%08x,freq=%d]\n",
771 reg, cx_read(MO_PLL_REG), ofreq);
772 cx_write(MO_PLL_REG, reg);
773 for (i = 0; i < 100; i++) {
774 reg = cx_read(MO_DEVICE_STATUS);
775 if (reg & (1<<2)) {
776 dprintk(1,"pll locked [pre=%d,ofreq=%d]\n",
777 prescale,ofreq);
778 return 0;
779 }
780 dprintk(1,"pll not locked yet, waiting ...\n");
781 msleep(10);
782 }
783 dprintk(1,"pll NOT locked [pre=%d,ofreq=%d]\n",prescale,ofreq);
784 return -1;
785}
786
Mauro Carvalho Chehab6f502b82005-12-01 00:51:34 -0800787int cx88_start_audio_dma(struct cx88_core *core)
788{
789 /* setup fifo + format */
790 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH25], 128, 0);
791 cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH26], 128, 0);
792
793 cx_write(MO_AUDD_LNGTH, 128); /* fifo bpl size */
794 cx_write(MO_AUDR_LNGTH, 128); /* fifo bpl size */
795
796 /* start dma */
797 cx_write(MO_AUD_DMACNTRL, 0x0003); /* Up and Down fifo enable */
Mauro Carvalho Chehab6f502b82005-12-01 00:51:34 -0800798 return 0;
799}
800
801int cx88_stop_audio_dma(struct cx88_core *core)
802{
803 /* stop dma */
804 cx_write(MO_AUD_DMACNTRL, 0x0000);
805
806 return 0;
807}
808
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809static int set_tvaudio(struct cx88_core *core)
810{
811 struct cx88_tvnorm *norm = core->tvnorm;
812
813 if (CX88_VMUX_TELEVISION != INPUT(core->input)->type)
814 return 0;
815
816 if (V4L2_STD_PAL_BG & norm->id) {
Torsten Seebothb1706b92005-11-08 21:36:27 -0800817 core->tvaudio = WW_BG;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
819 } else if (V4L2_STD_PAL_DK & norm->id) {
Torsten Seebothb1706b92005-11-08 21:36:27 -0800820 core->tvaudio = WW_DK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
822 } else if (V4L2_STD_PAL_I & norm->id) {
Torsten Seebothb1706b92005-11-08 21:36:27 -0800823 core->tvaudio = WW_I;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
825 } else if (V4L2_STD_SECAM_L & norm->id) {
Torsten Seebothb1706b92005-11-08 21:36:27 -0800826 core->tvaudio = WW_L;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
828 } else if (V4L2_STD_SECAM_DK & norm->id) {
Torsten Seebothb1706b92005-11-08 21:36:27 -0800829 core->tvaudio = WW_DK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831 } else if ((V4L2_STD_NTSC_M & norm->id) ||
832 (V4L2_STD_PAL_M & norm->id)) {
833 core->tvaudio = WW_BTSC;
834
835 } else if (V4L2_STD_NTSC_M_JP & norm->id) {
836 core->tvaudio = WW_EIAJ;
837
838 } else {
839 printk("%s/0: tvaudio support needs work for this tv norm [%s], sorry\n",
840 core->name, norm->name);
841 core->tvaudio = 0;
842 return 0;
843 }
844
845 cx_andor(MO_AFECFG_IO, 0x1f, 0x0);
846 cx88_set_tvaudio(core);
Mauro Carvalho Chehabe52e98a2005-09-09 13:03:41 -0700847 /* cx88_set_stereo(dev,V4L2_TUNER_MODE_STEREO); */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Mauro Carvalho Chehab6f502b82005-12-01 00:51:34 -0800849/*
850 This should be needed only on cx88-alsa. It seems that some cx88 chips have
851 bugs and does require DMA enabled for it to work.
852 */
853 cx88_start_audio_dma(core);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 return 0;
855}
856
Mauro Carvalho Chehab6f502b82005-12-01 00:51:34 -0800857
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859int cx88_set_tvnorm(struct cx88_core *core, struct cx88_tvnorm *norm)
860{
861 u32 fsc8;
862 u32 adc_clock;
863 u32 vdec_clock;
864 u32 step_db,step_dr;
865 u64 tmp64;
866 u32 bdelay,agcdelay,htotal;
867
868 core->tvnorm = norm;
869 fsc8 = norm_fsc8(norm);
870 adc_clock = xtal;
871 vdec_clock = fsc8;
872 step_db = fsc8;
873 step_dr = fsc8;
874
875 if (norm->id & V4L2_STD_SECAM) {
876 step_db = 4250000 * 8;
877 step_dr = 4406250 * 8;
878 }
879
880 dprintk(1,"set_tvnorm: \"%s\" fsc8=%d adc=%d vdec=%d db/dr=%d/%d\n",
881 norm->name, fsc8, adc_clock, vdec_clock, step_db, step_dr);
882 set_pll(core,2,vdec_clock);
883
884 dprintk(1,"set_tvnorm: MO_INPUT_FORMAT 0x%08x [old=0x%08x]\n",
885 norm->cxiformat, cx_read(MO_INPUT_FORMAT) & 0x0f);
886 cx_andor(MO_INPUT_FORMAT, 0xf, norm->cxiformat);
887
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 // FIXME: as-is from DScaler
889 dprintk(1,"set_tvnorm: MO_OUTPUT_FORMAT 0x%08x [old=0x%08x]\n",
890 norm->cxoformat, cx_read(MO_OUTPUT_FORMAT));
891 cx_write(MO_OUTPUT_FORMAT, norm->cxoformat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
893 // MO_SCONV_REG = adc clock / video dec clock * 2^17
894 tmp64 = adc_clock * (u64)(1 << 17);
895 do_div(tmp64, vdec_clock);
896 dprintk(1,"set_tvnorm: MO_SCONV_REG 0x%08x [old=0x%08x]\n",
897 (u32)tmp64, cx_read(MO_SCONV_REG));
898 cx_write(MO_SCONV_REG, (u32)tmp64);
899
900 // MO_SUB_STEP = 8 * fsc / video dec clock * 2^22
901 tmp64 = step_db * (u64)(1 << 22);
902 do_div(tmp64, vdec_clock);
903 dprintk(1,"set_tvnorm: MO_SUB_STEP 0x%08x [old=0x%08x]\n",
904 (u32)tmp64, cx_read(MO_SUB_STEP));
905 cx_write(MO_SUB_STEP, (u32)tmp64);
906
907 // MO_SUB_STEP_DR = 8 * 4406250 / video dec clock * 2^22
908 tmp64 = step_dr * (u64)(1 << 22);
909 do_div(tmp64, vdec_clock);
910 dprintk(1,"set_tvnorm: MO_SUB_STEP_DR 0x%08x [old=0x%08x]\n",
911 (u32)tmp64, cx_read(MO_SUB_STEP_DR));
912 cx_write(MO_SUB_STEP_DR, (u32)tmp64);
913
914 // bdelay + agcdelay
915 bdelay = vdec_clock * 65 / 20000000 + 21;
916 agcdelay = vdec_clock * 68 / 20000000 + 15;
917 dprintk(1,"set_tvnorm: MO_AGC_BURST 0x%08x [old=0x%08x,bdelay=%d,agcdelay=%d]\n",
918 (bdelay << 8) | agcdelay, cx_read(MO_AGC_BURST), bdelay, agcdelay);
919 cx_write(MO_AGC_BURST, (bdelay << 8) | agcdelay);
920
921 // htotal
922 tmp64 = norm_htotal(norm) * (u64)vdec_clock;
923 do_div(tmp64, fsc8);
924 htotal = (u32)tmp64 | (norm_notchfilter(norm) << 11);
925 dprintk(1,"set_tvnorm: MO_HTOTAL 0x%08x [old=0x%08x,htotal=%d]\n",
926 htotal, cx_read(MO_HTOTAL), (u32)tmp64);
927 cx_write(MO_HTOTAL, htotal);
928
929 // vbi stuff
930 cx_write(MO_VBI_PACKET, ((1 << 11) | /* (norm_vdelay(norm) << 11) | */
931 norm_vbipack(norm)));
932
933 // this is needed as well to set all tvnorm parameter
934 cx88_set_scale(core, 320, 240, V4L2_FIELD_INTERLACED);
935
936 // audio
937 set_tvaudio(core);
938
939 // tell i2c chips
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 cx88_call_i2c_clients(core,VIDIOC_S_STD,&norm->id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
942 // done
943 return 0;
944}
945
946/* ------------------------------------------------------------------ */
947
948static int cx88_pci_quirks(char *name, struct pci_dev *pci)
949{
950 unsigned int lat = UNSET;
951 u8 ctrl = 0;
952 u8 value;
953
954 /* check pci quirks */
955 if (pci_pci_problems & PCIPCI_TRITON) {
956 printk(KERN_INFO "%s: quirk: PCIPCI_TRITON -- set TBFX\n",
957 name);
958 ctrl |= CX88X_EN_TBFX;
959 }
960 if (pci_pci_problems & PCIPCI_NATOMA) {
961 printk(KERN_INFO "%s: quirk: PCIPCI_NATOMA -- set TBFX\n",
962 name);
963 ctrl |= CX88X_EN_TBFX;
964 }
965 if (pci_pci_problems & PCIPCI_VIAETBF) {
966 printk(KERN_INFO "%s: quirk: PCIPCI_VIAETBF -- set TBFX\n",
967 name);
968 ctrl |= CX88X_EN_TBFX;
969 }
970 if (pci_pci_problems & PCIPCI_VSFX) {
971 printk(KERN_INFO "%s: quirk: PCIPCI_VSFX -- set VSFX\n",
972 name);
973 ctrl |= CX88X_EN_VSFX;
974 }
975#ifdef PCIPCI_ALIMAGIK
976 if (pci_pci_problems & PCIPCI_ALIMAGIK) {
977 printk(KERN_INFO "%s: quirk: PCIPCI_ALIMAGIK -- latency fixup\n",
978 name);
979 lat = 0x0A;
980 }
981#endif
982
983 /* check insmod options */
984 if (UNSET != latency)
985 lat = latency;
986
987 /* apply stuff */
988 if (ctrl) {
989 pci_read_config_byte(pci, CX88X_DEVCTRL, &value);
990 value |= ctrl;
991 pci_write_config_byte(pci, CX88X_DEVCTRL, value);
992 }
993 if (UNSET != lat) {
994 printk(KERN_INFO "%s: setting pci latency timer to %d\n",
995 name, latency);
996 pci_write_config_byte(pci, PCI_LATENCY_TIMER, latency);
997 }
998 return 0;
999}
1000
1001/* ------------------------------------------------------------------ */
1002
1003struct video_device *cx88_vdev_init(struct cx88_core *core,
1004 struct pci_dev *pci,
1005 struct video_device *template,
1006 char *type)
1007{
1008 struct video_device *vfd;
1009
1010 vfd = video_device_alloc();
1011 if (NULL == vfd)
1012 return NULL;
1013 *vfd = *template;
1014 vfd->minor = -1;
1015 vfd->dev = &pci->dev;
1016 vfd->release = video_device_release;
1017 snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)",
1018 core->name, type, cx88_boards[core->board].name);
1019 return vfd;
1020}
1021
1022static int get_ressources(struct cx88_core *core, struct pci_dev *pci)
1023{
1024 if (request_mem_region(pci_resource_start(pci,0),
1025 pci_resource_len(pci,0),
1026 core->name))
1027 return 0;
1028 printk(KERN_ERR "%s: can't get MMIO memory @ 0x%lx\n",
1029 core->name,pci_resource_start(pci,0));
1030 return -EBUSY;
1031}
1032
1033struct cx88_core* cx88_core_get(struct pci_dev *pci)
1034{
1035 struct cx88_core *core;
1036 struct list_head *item;
1037 int i;
1038
1039 down(&devlist);
1040 list_for_each(item,&cx88_devlist) {
1041 core = list_entry(item, struct cx88_core, devlist);
1042 if (pci->bus->number != core->pci_bus)
1043 continue;
1044 if (PCI_SLOT(pci->devfn) != core->pci_slot)
1045 continue;
1046
1047 if (0 != get_ressources(core,pci))
1048 goto fail_unlock;
1049 atomic_inc(&core->refcount);
1050 up(&devlist);
1051 return core;
1052 }
1053 core = kmalloc(sizeof(*core),GFP_KERNEL);
1054 if (NULL == core)
1055 goto fail_unlock;
1056
1057 memset(core,0,sizeof(*core));
1058 atomic_inc(&core->refcount);
1059 core->pci_bus = pci->bus->number;
1060 core->pci_slot = PCI_SLOT(pci->devfn);
1061 core->pci_irqmask = 0x00fc00;
Mauro Carvalho Chehabe52e98a2005-09-09 13:03:41 -07001062 init_MUTEX(&core->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
1064 core->nr = cx88_devcount++;
1065 sprintf(core->name,"cx88[%d]",core->nr);
1066 if (0 != get_ressources(core,pci)) {
Mauro Carvalho Chehabe52e98a2005-09-09 13:03:41 -07001067 printk(KERN_ERR "CORE %s No more PCI ressources for "
1068 "subsystem: %04x:%04x, board: %s\n",
1069 core->name,pci->subsystem_vendor,
1070 pci->subsystem_device,
1071 cx88_boards[core->board].name);
1072
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 cx88_devcount--;
1074 goto fail_free;
1075 }
1076 list_add_tail(&core->devlist,&cx88_devlist);
1077
1078 /* PCI stuff */
1079 cx88_pci_quirks(core->name, pci);
1080 core->lmmio = ioremap(pci_resource_start(pci,0),
1081 pci_resource_len(pci,0));
1082 core->bmmio = (u8 __iomem *)core->lmmio;
1083
1084 /* board config */
1085 core->board = UNSET;
1086 if (card[core->nr] < cx88_bcount)
1087 core->board = card[core->nr];
1088 for (i = 0; UNSET == core->board && i < cx88_idcount; i++)
1089 if (pci->subsystem_vendor == cx88_subids[i].subvendor &&
1090 pci->subsystem_device == cx88_subids[i].subdevice)
1091 core->board = cx88_subids[i].card;
1092 if (UNSET == core->board) {
1093 core->board = CX88_BOARD_UNKNOWN;
1094 cx88_card_list(core,pci);
1095 }
Mauro Carvalho Chehabe52e98a2005-09-09 13:03:41 -07001096 printk(KERN_INFO "CORE %s: subsystem: %04x:%04x, board: %s [card=%d,%s]\n",
1097 core->name,pci->subsystem_vendor,
1098 pci->subsystem_device,cx88_boards[core->board].name,
1099 core->board, card[core->nr] == core->board ?
1100 "insmod option" : "autodetected");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
1102 core->tuner_type = tuner[core->nr];
Mauro Carvalho Chehabb45009b2005-06-23 22:05:03 -07001103 core->radio_type = radio[core->nr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 if (UNSET == core->tuner_type)
1105 core->tuner_type = cx88_boards[core->board].tuner_type;
Mauro Carvalho Chehabb45009b2005-06-23 22:05:03 -07001106 if (UNSET == core->radio_type)
1107 core->radio_type = cx88_boards[core->board].radio_type;
1108 if (!core->tuner_addr)
1109 core->tuner_addr = cx88_boards[core->board].tuner_addr;
1110 if (!core->radio_addr)
1111 core->radio_addr = cx88_boards[core->board].radio_addr;
1112
Mauro Carvalho Chehab4ac97912005-11-08 21:37:43 -08001113 printk(KERN_INFO "TV tuner %d at 0x%02x, Radio tuner %d at 0x%02x\n",
Mauro Carvalho Chehabb45009b2005-06-23 22:05:03 -07001114 core->tuner_type, core->tuner_addr<<1,
1115 core->radio_type, core->radio_addr<<1);
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 core->tda9887_conf = cx88_boards[core->board].tda9887_conf;
1118
1119 /* init hardware */
1120 cx88_reset(core);
1121 cx88_i2c_init(core,pci);
Michael Krufky87f07832005-11-08 21:36:19 -08001122 cx88_call_i2c_clients (core, TUNER_SET_STANDBY, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 cx88_card_setup(core);
1124 cx88_ir_init(core,pci);
1125
1126 up(&devlist);
1127 return core;
1128
1129fail_free:
1130 kfree(core);
1131fail_unlock:
1132 up(&devlist);
1133 return NULL;
1134}
1135
1136void cx88_core_put(struct cx88_core *core, struct pci_dev *pci)
1137{
1138 release_mem_region(pci_resource_start(pci,0),
1139 pci_resource_len(pci,0));
1140
1141 if (!atomic_dec_and_test(&core->refcount))
1142 return;
1143
1144 down(&devlist);
1145 cx88_ir_fini(core);
1146 if (0 == core->i2c_rc)
1147 i2c_bit_del_bus(&core->i2c_adap);
1148 list_del(&core->devlist);
1149 iounmap(core->lmmio);
1150 cx88_devcount--;
1151 up(&devlist);
1152 kfree(core);
1153}
1154
1155/* ------------------------------------------------------------------ */
1156
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157EXPORT_SYMBOL(cx88_print_irqbits);
1158
1159EXPORT_SYMBOL(cx88_core_irq);
1160EXPORT_SYMBOL(cx88_wakeup);
1161EXPORT_SYMBOL(cx88_reset);
1162EXPORT_SYMBOL(cx88_shutdown);
1163
1164EXPORT_SYMBOL(cx88_risc_buffer);
1165EXPORT_SYMBOL(cx88_risc_databuffer);
1166EXPORT_SYMBOL(cx88_risc_stopper);
1167EXPORT_SYMBOL(cx88_free_buffer);
1168
1169EXPORT_SYMBOL(cx88_sram_channels);
1170EXPORT_SYMBOL(cx88_sram_channel_setup);
1171EXPORT_SYMBOL(cx88_sram_channel_dump);
1172
1173EXPORT_SYMBOL(cx88_set_tvnorm);
1174EXPORT_SYMBOL(cx88_set_scale);
1175
1176EXPORT_SYMBOL(cx88_vdev_init);
1177EXPORT_SYMBOL(cx88_core_get);
1178EXPORT_SYMBOL(cx88_core_put);
Mauro Carvalho Chehab6f502b82005-12-01 00:51:34 -08001179EXPORT_SYMBOL(cx88_start_audio_dma);
1180EXPORT_SYMBOL(cx88_stop_audio_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181
1182/*
1183 * Local variables:
1184 * c-basic-offset: 8
1185 * End:
Mauro Carvalho Chehabe52e98a2005-09-09 13:03:41 -07001186 * kate: eol "unix"; indent-width 3; remove-trailing-space on; replace-trailing-space-save on; tab-width 8; replace-tabs off; space-indent off; mixed-indent off
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 */