blob: fb5371ad1cb9383b4cbbc704ede9314074bb4067 [file] [log] [blame]
Greg Rosed358aa92013-12-21 06:13:11 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Jesse Brandeburgaf1a2a92014-02-13 03:48:41 -08004 * Copyright(c) 2013 - 2014 Intel Corporation.
Greg Rosed358aa92013-12-21 06:13:11 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rosed358aa92013-12-21 06:13:11 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_TYPE_H_
28#define _I40E_TYPE_H_
29
30#include "i40e_status.h"
31#include "i40e_osdep.h"
32#include "i40e_register.h"
33#include "i40e_adminq.h"
34#include "i40e_hmc.h"
35#include "i40e_lan_hmc.h"
36
37/* Device IDs */
Shannon Nelsonab600852014-01-17 15:36:39 -080038#define I40E_DEV_ID_SFP_XL710 0x1572
39#define I40E_DEV_ID_SFP_X710 0x1573
40#define I40E_DEV_ID_QEMU 0x1574
41#define I40E_DEV_ID_KX_A 0x157F
42#define I40E_DEV_ID_KX_B 0x1580
43#define I40E_DEV_ID_KX_C 0x1581
44#define I40E_DEV_ID_KX_D 0x1582
45#define I40E_DEV_ID_QSFP_A 0x1583
46#define I40E_DEV_ID_QSFP_B 0x1584
47#define I40E_DEV_ID_QSFP_C 0x1585
48#define I40E_DEV_ID_VF 0x154C
49#define I40E_DEV_ID_VF_HV 0x1571
Greg Rosed358aa92013-12-21 06:13:11 +000050
Shannon Nelsonab600852014-01-17 15:36:39 -080051#define i40e_is_40G_device(d) ((d) == I40E_DEV_ID_QSFP_A || \
52 (d) == I40E_DEV_ID_QSFP_B || \
53 (d) == I40E_DEV_ID_QSFP_C)
Greg Rosed358aa92013-12-21 06:13:11 +000054
55#define I40E_MAX_VSI_QP 16
56#define I40E_MAX_VF_VSI 3
57#define I40E_MAX_CHAINED_RX_BUFFERS 5
58#define I40E_MAX_PF_UDP_OFFLOAD_PORTS 16
59
60/* Max default timeout in ms, */
61#define I40E_MAX_NVM_TIMEOUT 18000
62
63/* Switch from mc to the 2usec global time (this is the GTIME resolution) */
64#define I40E_MS_TO_GTIME(time) (((time) * 1000) / 2)
65
66/* forward declaration */
67struct i40e_hw;
68typedef void (*I40E_ADMINQ_CALLBACK)(struct i40e_hw *, struct i40e_aq_desc *);
69
Greg Rosed358aa92013-12-21 06:13:11 +000070/* Data type manipulation macros. */
71
72#define I40E_DESC_UNUSED(R) \
73 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
74 (R)->next_to_clean - (R)->next_to_use - 1)
75
76/* bitfields for Tx queue mapping in QTX_CTL */
77#define I40E_QTX_CTL_VF_QUEUE 0x0
78#define I40E_QTX_CTL_VM_QUEUE 0x1
79#define I40E_QTX_CTL_PF_QUEUE 0x2
80
81/* debug masks - set these bits in hw->debug_mask to control output */
82enum i40e_debug_mask {
83 I40E_DEBUG_INIT = 0x00000001,
84 I40E_DEBUG_RELEASE = 0x00000002,
85
86 I40E_DEBUG_LINK = 0x00000010,
87 I40E_DEBUG_PHY = 0x00000020,
88 I40E_DEBUG_HMC = 0x00000040,
89 I40E_DEBUG_NVM = 0x00000080,
90 I40E_DEBUG_LAN = 0x00000100,
91 I40E_DEBUG_FLOW = 0x00000200,
92 I40E_DEBUG_DCB = 0x00000400,
93 I40E_DEBUG_DIAG = 0x00000800,
Anjali Singhai Jainc2e1b592014-03-06 09:00:03 +000094 I40E_DEBUG_FD = 0x00001000,
Greg Rosed358aa92013-12-21 06:13:11 +000095
96 I40E_DEBUG_AQ_MESSAGE = 0x01000000,
97 I40E_DEBUG_AQ_DESCRIPTOR = 0x02000000,
98 I40E_DEBUG_AQ_DESC_BUFFER = 0x04000000,
99 I40E_DEBUG_AQ_COMMAND = 0x06000000,
100 I40E_DEBUG_AQ = 0x0F000000,
101
102 I40E_DEBUG_USER = 0xF0000000,
103
104 I40E_DEBUG_ALL = 0xFFFFFFFF
105};
106
Greg Rosed358aa92013-12-21 06:13:11 +0000107/* These are structs for managing the hardware information and the operations.
108 * The structures of function pointers are filled out at init time when we
109 * know for sure exactly which hardware we're working with. This gives us the
110 * flexibility of using the same main driver code but adapting to slightly
111 * different hardware needs as new parts are developed. For this architecture,
112 * the Firmware and AdminQ are intended to insulate the driver from most of the
113 * future changes, but these structures will also do part of the job.
114 */
115enum i40e_mac_type {
116 I40E_MAC_UNKNOWN = 0,
117 I40E_MAC_X710,
118 I40E_MAC_XL710,
119 I40E_MAC_VF,
120 I40E_MAC_GENERIC,
121};
122
123enum i40e_media_type {
124 I40E_MEDIA_TYPE_UNKNOWN = 0,
125 I40E_MEDIA_TYPE_FIBER,
126 I40E_MEDIA_TYPE_BASET,
127 I40E_MEDIA_TYPE_BACKPLANE,
128 I40E_MEDIA_TYPE_CX4,
129 I40E_MEDIA_TYPE_DA,
130 I40E_MEDIA_TYPE_VIRTUAL
131};
132
133enum i40e_fc_mode {
134 I40E_FC_NONE = 0,
135 I40E_FC_RX_PAUSE,
136 I40E_FC_TX_PAUSE,
137 I40E_FC_FULL,
138 I40E_FC_PFC,
139 I40E_FC_DEFAULT
140};
141
142enum i40e_vsi_type {
143 I40E_VSI_MAIN = 0,
144 I40E_VSI_VMDQ1,
145 I40E_VSI_VMDQ2,
146 I40E_VSI_CTRL,
147 I40E_VSI_FCOE,
148 I40E_VSI_MIRROR,
149 I40E_VSI_SRIOV,
150 I40E_VSI_FDIR,
151 I40E_VSI_TYPE_UNKNOWN
152};
153
154enum i40e_queue_type {
155 I40E_QUEUE_TYPE_RX = 0,
156 I40E_QUEUE_TYPE_TX,
157 I40E_QUEUE_TYPE_PE_CEQ,
158 I40E_QUEUE_TYPE_UNKNOWN
159};
160
161struct i40e_link_status {
162 enum i40e_aq_phy_type phy_type;
163 enum i40e_aq_link_speed link_speed;
164 u8 link_info;
165 u8 an_info;
166 u8 ext_info;
167 u8 loopback;
168 /* is Link Status Event notification to SW enabled */
169 bool lse_enable;
Neerav Parikh6bb3f232014-04-01 07:11:56 +0000170 u16 max_frame_size;
171 bool crc_enable;
172 u8 pacing;
Greg Rosed358aa92013-12-21 06:13:11 +0000173};
174
175struct i40e_phy_info {
176 struct i40e_link_status link_info;
177 struct i40e_link_status link_info_old;
178 u32 autoneg_advertised;
179 u32 phy_id;
180 u32 module_type;
181 bool get_link_info;
182 enum i40e_media_type media_type;
183};
184
185#define I40E_HW_CAP_MAX_GPIO 30
186/* Capabilities of a PF or a VF or the whole device */
187struct i40e_hw_capabilities {
188 u32 switch_mode;
189#define I40E_NVM_IMAGE_TYPE_EVB 0x0
190#define I40E_NVM_IMAGE_TYPE_CLOUD 0x2
191#define I40E_NVM_IMAGE_TYPE_UDP_CLOUD 0x3
192
193 u32 management_mode;
194 u32 npar_enable;
195 u32 os2bmc;
196 u32 valid_functions;
197 bool sr_iov_1_1;
198 bool vmdq;
199 bool evb_802_1_qbg; /* Edge Virtual Bridging */
200 bool evb_802_1_qbh; /* Bridge Port Extension */
201 bool dcb;
202 bool fcoe;
203 bool mfp_mode_1;
204 bool mgmt_cem;
205 bool ieee_1588;
206 bool iwarp;
207 bool fd;
208 u32 fd_filters_guaranteed;
209 u32 fd_filters_best_effort;
210 bool rss;
211 u32 rss_table_size;
212 u32 rss_table_entry_width;
213 bool led[I40E_HW_CAP_MAX_GPIO];
214 bool sdp[I40E_HW_CAP_MAX_GPIO];
215 u32 nvm_image_type;
216 u32 num_flow_director_filters;
217 u32 num_vfs;
218 u32 vf_base_id;
219 u32 num_vsis;
220 u32 num_rx_qp;
221 u32 num_tx_qp;
222 u32 base_queue;
223 u32 num_msix_vectors;
224 u32 num_msix_vectors_vf;
225 u32 led_pin_num;
226 u32 sdp_pin_num;
227 u32 mdio_port_num;
228 u32 mdio_port_mode;
229 u8 rx_buf_chain_len;
230 u32 enabled_tcmap;
231 u32 maxtc;
232};
233
234struct i40e_mac_info {
235 enum i40e_mac_type type;
236 u8 addr[ETH_ALEN];
237 u8 perm_addr[ETH_ALEN];
238 u8 san_addr[ETH_ALEN];
239 u16 max_fcoeq;
240};
241
242enum i40e_aq_resources_ids {
243 I40E_NVM_RESOURCE_ID = 1
244};
245
246enum i40e_aq_resource_access_type {
247 I40E_RESOURCE_READ = 1,
248 I40E_RESOURCE_WRITE
249};
250
251struct i40e_nvm_info {
252 u64 hw_semaphore_timeout; /* 2usec global time (GTIME resolution) */
253 u64 hw_semaphore_wait; /* - || - */
254 u32 timeout; /* [ms] */
255 u16 sr_size; /* Shadow RAM size in words */
256 bool blank_nvm_mode; /* is NVM empty (no FW present)*/
257 u16 version; /* NVM package version */
258 u32 eetrack; /* NVM data version */
259};
260
261/* PCI bus types */
262enum i40e_bus_type {
263 i40e_bus_type_unknown = 0,
264 i40e_bus_type_pci,
265 i40e_bus_type_pcix,
266 i40e_bus_type_pci_express,
267 i40e_bus_type_reserved
268};
269
270/* PCI bus speeds */
271enum i40e_bus_speed {
272 i40e_bus_speed_unknown = 0,
273 i40e_bus_speed_33 = 33,
274 i40e_bus_speed_66 = 66,
275 i40e_bus_speed_100 = 100,
276 i40e_bus_speed_120 = 120,
277 i40e_bus_speed_133 = 133,
278 i40e_bus_speed_2500 = 2500,
279 i40e_bus_speed_5000 = 5000,
280 i40e_bus_speed_8000 = 8000,
281 i40e_bus_speed_reserved
282};
283
284/* PCI bus widths */
285enum i40e_bus_width {
286 i40e_bus_width_unknown = 0,
287 i40e_bus_width_pcie_x1 = 1,
288 i40e_bus_width_pcie_x2 = 2,
289 i40e_bus_width_pcie_x4 = 4,
290 i40e_bus_width_pcie_x8 = 8,
291 i40e_bus_width_32 = 32,
292 i40e_bus_width_64 = 64,
293 i40e_bus_width_reserved
294};
295
296/* Bus parameters */
297struct i40e_bus_info {
298 enum i40e_bus_speed speed;
299 enum i40e_bus_width width;
300 enum i40e_bus_type type;
301
302 u16 func;
303 u16 device;
304 u16 lan_id;
305};
306
307/* Flow control (FC) parameters */
308struct i40e_fc_info {
309 enum i40e_fc_mode current_mode; /* FC mode in effect */
310 enum i40e_fc_mode requested_mode; /* FC mode requested by caller */
311};
312
313#define I40E_MAX_TRAFFIC_CLASS 8
314#define I40E_MAX_USER_PRIORITY 8
315#define I40E_DCBX_MAX_APPS 32
316#define I40E_LLDPDU_SIZE 1500
317
318/* IEEE 802.1Qaz ETS Configuration data */
319struct i40e_ieee_ets_config {
320 u8 willing;
321 u8 cbs;
322 u8 maxtcs;
323 u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
324 u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
325 u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
326};
327
328/* IEEE 802.1Qaz ETS Recommendation data */
329struct i40e_ieee_ets_recommend {
330 u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
331 u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
332 u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
333};
334
335/* IEEE 802.1Qaz PFC Configuration data */
336struct i40e_ieee_pfc_config {
337 u8 willing;
338 u8 mbc;
339 u8 pfccap;
340 u8 pfcenable;
341};
342
343/* IEEE 802.1Qaz Application Priority data */
344struct i40e_ieee_app_priority_table {
345 u8 priority;
346 u8 selector;
347 u16 protocolid;
348};
349
350struct i40e_dcbx_config {
351 u32 numapps;
352 struct i40e_ieee_ets_config etscfg;
353 struct i40e_ieee_ets_recommend etsrec;
354 struct i40e_ieee_pfc_config pfc;
355 struct i40e_ieee_app_priority_table app[I40E_DCBX_MAX_APPS];
356};
357
358/* Port hardware description */
359struct i40e_hw {
360 u8 __iomem *hw_addr;
361 void *back;
362
363 /* function pointer structs */
364 struct i40e_phy_info phy;
365 struct i40e_mac_info mac;
366 struct i40e_bus_info bus;
367 struct i40e_nvm_info nvm;
368 struct i40e_fc_info fc;
369
370 /* pci info */
371 u16 device_id;
372 u16 vendor_id;
373 u16 subsystem_device_id;
374 u16 subsystem_vendor_id;
375 u8 revision_id;
376 u8 port;
377 bool adapter_stopped;
378
379 /* capabilities for entire device and PCI func */
380 struct i40e_hw_capabilities dev_caps;
381 struct i40e_hw_capabilities func_caps;
382
383 /* Flow Director shared filter space */
384 u16 fdir_shared_filter_count;
385
386 /* device profile info */
387 u8 pf_id;
388 u16 main_vsi_seid;
389
390 /* Closest numa node to the device */
391 u16 numa_node;
392
393 /* Admin Queue info */
394 struct i40e_adminq_info aq;
395
396 /* HMC info */
397 struct i40e_hmc_info hmc; /* HMC info struct */
398
399 /* LLDP/DCBX Status */
400 u16 dcbx_status;
401
402 /* DCBX info */
403 struct i40e_dcbx_config local_dcbx_config;
404 struct i40e_dcbx_config remote_dcbx_config;
405
406 /* debug mask */
407 u32 debug_mask;
408};
409
410struct i40e_driver_version {
411 u8 major_version;
412 u8 minor_version;
413 u8 build_version;
414 u8 subbuild_version;
Shannon Nelsond2466012014-04-01 07:11:45 +0000415 u8 driver_string[32];
Greg Rosed358aa92013-12-21 06:13:11 +0000416};
417
418/* RX Descriptors */
419union i40e_16byte_rx_desc {
420 struct {
421 __le64 pkt_addr; /* Packet buffer address */
422 __le64 hdr_addr; /* Header buffer address */
423 } read;
424 struct {
425 struct {
426 struct {
427 union {
428 __le16 mirroring_status;
429 __le16 fcoe_ctx_id;
430 } mirr_fcoe;
431 __le16 l2tag1;
432 } lo_dword;
433 union {
434 __le32 rss; /* RSS Hash */
435 __le32 fd_id; /* Flow director filter id */
436 __le32 fcoe_param; /* FCoE DDP Context id */
437 } hi_dword;
438 } qword0;
439 struct {
440 /* ext status/error/pktype/length */
441 __le64 status_error_len;
442 } qword1;
443 } wb; /* writeback */
444};
445
446union i40e_32byte_rx_desc {
447 struct {
448 __le64 pkt_addr; /* Packet buffer address */
449 __le64 hdr_addr; /* Header buffer address */
450 /* bit 0 of hdr_buffer_addr is DD bit */
451 __le64 rsvd1;
452 __le64 rsvd2;
453 } read;
454 struct {
455 struct {
456 struct {
457 union {
458 __le16 mirroring_status;
459 __le16 fcoe_ctx_id;
460 } mirr_fcoe;
461 __le16 l2tag1;
462 } lo_dword;
463 union {
464 __le32 rss; /* RSS Hash */
465 __le32 fcoe_param; /* FCoE DDP Context id */
Anjali Singhai Jain77e29bc2014-02-11 08:24:11 +0000466 /* Flow director filter id in case of
467 * Programming status desc WB
468 */
469 __le32 fd_id;
Greg Rosed358aa92013-12-21 06:13:11 +0000470 } hi_dword;
471 } qword0;
472 struct {
473 /* status/error/pktype/length */
474 __le64 status_error_len;
475 } qword1;
476 struct {
477 __le16 ext_status; /* extended status */
478 __le16 rsvd;
479 __le16 l2tag2_1;
480 __le16 l2tag2_2;
481 } qword2;
482 struct {
483 union {
484 __le32 flex_bytes_lo;
485 __le32 pe_status;
486 } lo_dword;
487 union {
488 __le32 flex_bytes_hi;
489 __le32 fd_id;
490 } hi_dword;
491 } qword3;
492 } wb; /* writeback */
493};
494
495#define I40E_RXD_QW1_STATUS_SHIFT 0
496#define I40E_RXD_QW1_STATUS_MASK (0x7FFFUL << I40E_RXD_QW1_STATUS_SHIFT)
497
498enum i40e_rx_desc_status_bits {
499 /* Note: These are predefined bit offsets */
500 I40E_RX_DESC_STATUS_DD_SHIFT = 0,
501 I40E_RX_DESC_STATUS_EOF_SHIFT = 1,
502 I40E_RX_DESC_STATUS_L2TAG1P_SHIFT = 2,
503 I40E_RX_DESC_STATUS_L3L4P_SHIFT = 3,
504 I40E_RX_DESC_STATUS_CRCP_SHIFT = 4,
505 I40E_RX_DESC_STATUS_TSYNINDX_SHIFT = 5, /* 2 BITS */
506 I40E_RX_DESC_STATUS_TSYNVALID_SHIFT = 7,
507 I40E_RX_DESC_STATUS_PIF_SHIFT = 8,
508 I40E_RX_DESC_STATUS_UMBCAST_SHIFT = 9, /* 2 BITS */
509 I40E_RX_DESC_STATUS_FLM_SHIFT = 11,
510 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT = 12, /* 2 BITS */
511 I40E_RX_DESC_STATUS_LPBK_SHIFT = 14,
512 I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT = 15,
513 I40E_RX_DESC_STATUS_RESERVED_SHIFT = 16, /* 2 BITS */
514 I40E_RX_DESC_STATUS_UDP_0_SHIFT = 18
515};
516
517#define I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT I40E_RX_DESC_STATUS_TSYNINDX_SHIFT
518#define I40E_RXD_QW1_STATUS_TSYNINDX_MASK (0x3UL << \
519 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT)
520
521#define I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT I40E_RX_DESC_STATUS_TSYNVALID_SHIFT
522#define I40E_RXD_QW1_STATUS_TSYNVALID_MASK (0x1UL << \
523 I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT)
524
525enum i40e_rx_desc_fltstat_values {
526 I40E_RX_DESC_FLTSTAT_NO_DATA = 0,
527 I40E_RX_DESC_FLTSTAT_RSV_FD_ID = 1, /* 16byte desc? FD_ID : RSV */
528 I40E_RX_DESC_FLTSTAT_RSV = 2,
529 I40E_RX_DESC_FLTSTAT_RSS_HASH = 3,
530};
531
532#define I40E_RXD_QW1_ERROR_SHIFT 19
533#define I40E_RXD_QW1_ERROR_MASK (0xFFUL << I40E_RXD_QW1_ERROR_SHIFT)
534
535enum i40e_rx_desc_error_bits {
536 /* Note: These are predefined bit offsets */
537 I40E_RX_DESC_ERROR_RXE_SHIFT = 0,
538 I40E_RX_DESC_ERROR_RECIPE_SHIFT = 1,
539 I40E_RX_DESC_ERROR_HBO_SHIFT = 2,
540 I40E_RX_DESC_ERROR_L3L4E_SHIFT = 3, /* 3 BITS */
541 I40E_RX_DESC_ERROR_IPE_SHIFT = 3,
542 I40E_RX_DESC_ERROR_L4E_SHIFT = 4,
543 I40E_RX_DESC_ERROR_EIPE_SHIFT = 5,
544 I40E_RX_DESC_ERROR_OVERSIZE_SHIFT = 6
545};
546
547enum i40e_rx_desc_error_l3l4e_fcoe_masks {
548 I40E_RX_DESC_ERROR_L3L4E_NONE = 0,
549 I40E_RX_DESC_ERROR_L3L4E_PROT = 1,
550 I40E_RX_DESC_ERROR_L3L4E_FC = 2,
551 I40E_RX_DESC_ERROR_L3L4E_DMAC_ERR = 3,
552 I40E_RX_DESC_ERROR_L3L4E_DMAC_WARN = 4
553};
554
555#define I40E_RXD_QW1_PTYPE_SHIFT 30
556#define I40E_RXD_QW1_PTYPE_MASK (0xFFULL << I40E_RXD_QW1_PTYPE_SHIFT)
557
558/* Packet type non-ip values */
559enum i40e_rx_l2_ptype {
560 I40E_RX_PTYPE_L2_RESERVED = 0,
561 I40E_RX_PTYPE_L2_MAC_PAY2 = 1,
562 I40E_RX_PTYPE_L2_TIMESYNC_PAY2 = 2,
563 I40E_RX_PTYPE_L2_FIP_PAY2 = 3,
564 I40E_RX_PTYPE_L2_OUI_PAY2 = 4,
565 I40E_RX_PTYPE_L2_MACCNTRL_PAY2 = 5,
566 I40E_RX_PTYPE_L2_LLDP_PAY2 = 6,
567 I40E_RX_PTYPE_L2_ECP_PAY2 = 7,
568 I40E_RX_PTYPE_L2_EVB_PAY2 = 8,
569 I40E_RX_PTYPE_L2_QCN_PAY2 = 9,
570 I40E_RX_PTYPE_L2_EAPOL_PAY2 = 10,
571 I40E_RX_PTYPE_L2_ARP = 11,
572 I40E_RX_PTYPE_L2_FCOE_PAY3 = 12,
573 I40E_RX_PTYPE_L2_FCOE_FCDATA_PAY3 = 13,
574 I40E_RX_PTYPE_L2_FCOE_FCRDY_PAY3 = 14,
575 I40E_RX_PTYPE_L2_FCOE_FCRSP_PAY3 = 15,
576 I40E_RX_PTYPE_L2_FCOE_FCOTHER_PA = 16,
577 I40E_RX_PTYPE_L2_FCOE_VFT_PAY3 = 17,
578 I40E_RX_PTYPE_L2_FCOE_VFT_FCDATA = 18,
579 I40E_RX_PTYPE_L2_FCOE_VFT_FCRDY = 19,
580 I40E_RX_PTYPE_L2_FCOE_VFT_FCRSP = 20,
581 I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER = 21,
582 I40E_RX_PTYPE_GRENAT4_MAC_PAY3 = 58,
583 I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4 = 87,
584 I40E_RX_PTYPE_GRENAT6_MAC_PAY3 = 124,
585 I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4 = 153
586};
587
588struct i40e_rx_ptype_decoded {
589 u32 ptype:8;
590 u32 known:1;
591 u32 outer_ip:1;
592 u32 outer_ip_ver:1;
593 u32 outer_frag:1;
594 u32 tunnel_type:3;
595 u32 tunnel_end_prot:2;
596 u32 tunnel_end_frag:1;
597 u32 inner_prot:4;
598 u32 payload_layer:3;
599};
600
601enum i40e_rx_ptype_outer_ip {
602 I40E_RX_PTYPE_OUTER_L2 = 0,
603 I40E_RX_PTYPE_OUTER_IP = 1
604};
605
606enum i40e_rx_ptype_outer_ip_ver {
607 I40E_RX_PTYPE_OUTER_NONE = 0,
608 I40E_RX_PTYPE_OUTER_IPV4 = 0,
609 I40E_RX_PTYPE_OUTER_IPV6 = 1
610};
611
612enum i40e_rx_ptype_outer_fragmented {
613 I40E_RX_PTYPE_NOT_FRAG = 0,
614 I40E_RX_PTYPE_FRAG = 1
615};
616
617enum i40e_rx_ptype_tunnel_type {
618 I40E_RX_PTYPE_TUNNEL_NONE = 0,
619 I40E_RX_PTYPE_TUNNEL_IP_IP = 1,
620 I40E_RX_PTYPE_TUNNEL_IP_GRENAT = 2,
621 I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC = 3,
622 I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC_VLAN = 4,
623};
624
625enum i40e_rx_ptype_tunnel_end_prot {
626 I40E_RX_PTYPE_TUNNEL_END_NONE = 0,
627 I40E_RX_PTYPE_TUNNEL_END_IPV4 = 1,
628 I40E_RX_PTYPE_TUNNEL_END_IPV6 = 2,
629};
630
631enum i40e_rx_ptype_inner_prot {
632 I40E_RX_PTYPE_INNER_PROT_NONE = 0,
633 I40E_RX_PTYPE_INNER_PROT_UDP = 1,
634 I40E_RX_PTYPE_INNER_PROT_TCP = 2,
635 I40E_RX_PTYPE_INNER_PROT_SCTP = 3,
636 I40E_RX_PTYPE_INNER_PROT_ICMP = 4,
637 I40E_RX_PTYPE_INNER_PROT_TIMESYNC = 5
638};
639
640enum i40e_rx_ptype_payload_layer {
641 I40E_RX_PTYPE_PAYLOAD_LAYER_NONE = 0,
642 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY2 = 1,
643 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3 = 2,
644 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4 = 3,
645};
646
647#define I40E_RXD_QW1_LENGTH_PBUF_SHIFT 38
648#define I40E_RXD_QW1_LENGTH_PBUF_MASK (0x3FFFULL << \
649 I40E_RXD_QW1_LENGTH_PBUF_SHIFT)
650
651#define I40E_RXD_QW1_LENGTH_HBUF_SHIFT 52
652#define I40E_RXD_QW1_LENGTH_HBUF_MASK (0x7FFULL << \
653 I40E_RXD_QW1_LENGTH_HBUF_SHIFT)
654
655#define I40E_RXD_QW1_LENGTH_SPH_SHIFT 63
656#define I40E_RXD_QW1_LENGTH_SPH_MASK (0x1ULL << \
657 I40E_RXD_QW1_LENGTH_SPH_SHIFT)
658
659enum i40e_rx_desc_ext_status_bits {
660 /* Note: These are predefined bit offsets */
661 I40E_RX_DESC_EXT_STATUS_L2TAG2P_SHIFT = 0,
662 I40E_RX_DESC_EXT_STATUS_L2TAG3P_SHIFT = 1,
663 I40E_RX_DESC_EXT_STATUS_FLEXBL_SHIFT = 2, /* 2 BITS */
664 I40E_RX_DESC_EXT_STATUS_FLEXBH_SHIFT = 4, /* 2 BITS */
665 I40E_RX_DESC_EXT_STATUS_FTYPE_SHIFT = 6, /* 3 BITS */
666 I40E_RX_DESC_EXT_STATUS_FDLONGB_SHIFT = 9,
667 I40E_RX_DESC_EXT_STATUS_FCOELONGB_SHIFT = 10,
668 I40E_RX_DESC_EXT_STATUS_PELONGB_SHIFT = 11,
669};
670
671enum i40e_rx_desc_pe_status_bits {
672 /* Note: These are predefined bit offsets */
673 I40E_RX_DESC_PE_STATUS_QPID_SHIFT = 0, /* 18 BITS */
674 I40E_RX_DESC_PE_STATUS_L4PORT_SHIFT = 0, /* 16 BITS */
675 I40E_RX_DESC_PE_STATUS_IPINDEX_SHIFT = 16, /* 8 BITS */
676 I40E_RX_DESC_PE_STATUS_QPIDHIT_SHIFT = 24,
677 I40E_RX_DESC_PE_STATUS_APBVTHIT_SHIFT = 25,
678 I40E_RX_DESC_PE_STATUS_PORTV_SHIFT = 26,
679 I40E_RX_DESC_PE_STATUS_URG_SHIFT = 27,
680 I40E_RX_DESC_PE_STATUS_IPFRAG_SHIFT = 28,
681 I40E_RX_DESC_PE_STATUS_IPOPT_SHIFT = 29
682};
683
684#define I40E_RX_PROG_STATUS_DESC_LENGTH_SHIFT 38
685#define I40E_RX_PROG_STATUS_DESC_LENGTH 0x2000000
686
687#define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT 2
688#define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK (0x7UL << \
689 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT)
690
691#define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT 19
692#define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK (0x3FUL << \
693 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT)
694
695enum i40e_rx_prog_status_desc_status_bits {
696 /* Note: These are predefined bit offsets */
697 I40E_RX_PROG_STATUS_DESC_DD_SHIFT = 0,
698 I40E_RX_PROG_STATUS_DESC_PROG_ID_SHIFT = 2 /* 3 BITS */
699};
700
701enum i40e_rx_prog_status_desc_prog_id_masks {
702 I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS = 1,
703 I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS = 2,
704 I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS = 4,
705};
706
707enum i40e_rx_prog_status_desc_error_bits {
708 /* Note: These are predefined bit offsets */
709 I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT = 0,
Anjali Singhai Jain77e29bc2014-02-11 08:24:11 +0000710 I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT = 1,
Greg Rosed358aa92013-12-21 06:13:11 +0000711 I40E_RX_PROG_STATUS_DESC_FCOE_TBL_FULL_SHIFT = 2,
712 I40E_RX_PROG_STATUS_DESC_FCOE_CONFLICT_SHIFT = 3
713};
714
715/* TX Descriptor */
716struct i40e_tx_desc {
717 __le64 buffer_addr; /* Address of descriptor's data buf */
718 __le64 cmd_type_offset_bsz;
719};
720
721#define I40E_TXD_QW1_DTYPE_SHIFT 0
722#define I40E_TXD_QW1_DTYPE_MASK (0xFUL << I40E_TXD_QW1_DTYPE_SHIFT)
723
724enum i40e_tx_desc_dtype_value {
725 I40E_TX_DESC_DTYPE_DATA = 0x0,
726 I40E_TX_DESC_DTYPE_NOP = 0x1, /* same as Context desc */
727 I40E_TX_DESC_DTYPE_CONTEXT = 0x1,
728 I40E_TX_DESC_DTYPE_FCOE_CTX = 0x2,
729 I40E_TX_DESC_DTYPE_FILTER_PROG = 0x8,
730 I40E_TX_DESC_DTYPE_DDP_CTX = 0x9,
731 I40E_TX_DESC_DTYPE_FLEX_DATA = 0xB,
732 I40E_TX_DESC_DTYPE_FLEX_CTX_1 = 0xC,
733 I40E_TX_DESC_DTYPE_FLEX_CTX_2 = 0xD,
734 I40E_TX_DESC_DTYPE_DESC_DONE = 0xF
735};
736
737#define I40E_TXD_QW1_CMD_SHIFT 4
738#define I40E_TXD_QW1_CMD_MASK (0x3FFUL << I40E_TXD_QW1_CMD_SHIFT)
739
740enum i40e_tx_desc_cmd_bits {
741 I40E_TX_DESC_CMD_EOP = 0x0001,
742 I40E_TX_DESC_CMD_RS = 0x0002,
743 I40E_TX_DESC_CMD_ICRC = 0x0004,
744 I40E_TX_DESC_CMD_IL2TAG1 = 0x0008,
745 I40E_TX_DESC_CMD_DUMMY = 0x0010,
746 I40E_TX_DESC_CMD_IIPT_NONIP = 0x0000, /* 2 BITS */
747 I40E_TX_DESC_CMD_IIPT_IPV6 = 0x0020, /* 2 BITS */
748 I40E_TX_DESC_CMD_IIPT_IPV4 = 0x0040, /* 2 BITS */
749 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM = 0x0060, /* 2 BITS */
750 I40E_TX_DESC_CMD_FCOET = 0x0080,
751 I40E_TX_DESC_CMD_L4T_EOFT_UNK = 0x0000, /* 2 BITS */
752 I40E_TX_DESC_CMD_L4T_EOFT_TCP = 0x0100, /* 2 BITS */
753 I40E_TX_DESC_CMD_L4T_EOFT_SCTP = 0x0200, /* 2 BITS */
754 I40E_TX_DESC_CMD_L4T_EOFT_UDP = 0x0300, /* 2 BITS */
755 I40E_TX_DESC_CMD_L4T_EOFT_EOF_N = 0x0000, /* 2 BITS */
756 I40E_TX_DESC_CMD_L4T_EOFT_EOF_T = 0x0100, /* 2 BITS */
757 I40E_TX_DESC_CMD_L4T_EOFT_EOF_NI = 0x0200, /* 2 BITS */
758 I40E_TX_DESC_CMD_L4T_EOFT_EOF_A = 0x0300, /* 2 BITS */
759};
760
761#define I40E_TXD_QW1_OFFSET_SHIFT 16
762#define I40E_TXD_QW1_OFFSET_MASK (0x3FFFFULL << \
763 I40E_TXD_QW1_OFFSET_SHIFT)
764
765enum i40e_tx_desc_length_fields {
766 /* Note: These are predefined bit offsets */
767 I40E_TX_DESC_LENGTH_MACLEN_SHIFT = 0, /* 7 BITS */
768 I40E_TX_DESC_LENGTH_IPLEN_SHIFT = 7, /* 7 BITS */
769 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT = 14 /* 4 BITS */
770};
771
772#define I40E_TXD_QW1_TX_BUF_SZ_SHIFT 34
773#define I40E_TXD_QW1_TX_BUF_SZ_MASK (0x3FFFULL << \
774 I40E_TXD_QW1_TX_BUF_SZ_SHIFT)
775
776#define I40E_TXD_QW1_L2TAG1_SHIFT 48
777#define I40E_TXD_QW1_L2TAG1_MASK (0xFFFFULL << I40E_TXD_QW1_L2TAG1_SHIFT)
778
779/* Context descriptors */
780struct i40e_tx_context_desc {
781 __le32 tunneling_params;
782 __le16 l2tag2;
783 __le16 rsvd;
784 __le64 type_cmd_tso_mss;
785};
786
787#define I40E_TXD_CTX_QW1_DTYPE_SHIFT 0
788#define I40E_TXD_CTX_QW1_DTYPE_MASK (0xFUL << I40E_TXD_CTX_QW1_DTYPE_SHIFT)
789
790#define I40E_TXD_CTX_QW1_CMD_SHIFT 4
791#define I40E_TXD_CTX_QW1_CMD_MASK (0xFFFFUL << I40E_TXD_CTX_QW1_CMD_SHIFT)
792
793enum i40e_tx_ctx_desc_cmd_bits {
794 I40E_TX_CTX_DESC_TSO = 0x01,
795 I40E_TX_CTX_DESC_TSYN = 0x02,
796 I40E_TX_CTX_DESC_IL2TAG2 = 0x04,
797 I40E_TX_CTX_DESC_IL2TAG2_IL2H = 0x08,
798 I40E_TX_CTX_DESC_SWTCH_NOTAG = 0x00,
799 I40E_TX_CTX_DESC_SWTCH_UPLINK = 0x10,
800 I40E_TX_CTX_DESC_SWTCH_LOCAL = 0x20,
801 I40E_TX_CTX_DESC_SWTCH_VSI = 0x30,
802 I40E_TX_CTX_DESC_SWPE = 0x40
803};
804
805#define I40E_TXD_CTX_QW1_TSO_LEN_SHIFT 30
806#define I40E_TXD_CTX_QW1_TSO_LEN_MASK (0x3FFFFULL << \
807 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT)
808
809#define I40E_TXD_CTX_QW1_MSS_SHIFT 50
810#define I40E_TXD_CTX_QW1_MSS_MASK (0x3FFFULL << \
811 I40E_TXD_CTX_QW1_MSS_SHIFT)
812
813#define I40E_TXD_CTX_QW1_VSI_SHIFT 50
814#define I40E_TXD_CTX_QW1_VSI_MASK (0x1FFULL << I40E_TXD_CTX_QW1_VSI_SHIFT)
815
816#define I40E_TXD_CTX_QW0_EXT_IP_SHIFT 0
817#define I40E_TXD_CTX_QW0_EXT_IP_MASK (0x3ULL << \
818 I40E_TXD_CTX_QW0_EXT_IP_SHIFT)
819
820enum i40e_tx_ctx_desc_eipt_offload {
821 I40E_TX_CTX_EXT_IP_NONE = 0x0,
822 I40E_TX_CTX_EXT_IP_IPV6 = 0x1,
823 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM = 0x2,
824 I40E_TX_CTX_EXT_IP_IPV4 = 0x3
825};
826
827#define I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT 2
828#define I40E_TXD_CTX_QW0_EXT_IPLEN_MASK (0x3FULL << \
829 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT)
830
831#define I40E_TXD_CTX_QW0_NATT_SHIFT 9
832#define I40E_TXD_CTX_QW0_NATT_MASK (0x3ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
833
834#define I40E_TXD_CTX_UDP_TUNNELING (0x1ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
835#define I40E_TXD_CTX_GRE_TUNNELING (0x2ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
836
837#define I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT 11
838#define I40E_TXD_CTX_QW0_EIP_NOINC_MASK (0x1ULL << \
839 I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT)
840
841#define I40E_TXD_CTX_EIP_NOINC_IPID_CONST I40E_TXD_CTX_QW0_EIP_NOINC_MASK
842
843#define I40E_TXD_CTX_QW0_NATLEN_SHIFT 12
844#define I40E_TXD_CTX_QW0_NATLEN_MASK (0X7FULL << \
845 I40E_TXD_CTX_QW0_NATLEN_SHIFT)
846
847#define I40E_TXD_CTX_QW0_DECTTL_SHIFT 19
848#define I40E_TXD_CTX_QW0_DECTTL_MASK (0xFULL << \
849 I40E_TXD_CTX_QW0_DECTTL_SHIFT)
850
851struct i40e_filter_program_desc {
852 __le32 qindex_flex_ptype_vsi;
853 __le32 rsvd;
854 __le32 dtype_cmd_cntindex;
855 __le32 fd_id;
856};
857#define I40E_TXD_FLTR_QW0_QINDEX_SHIFT 0
858#define I40E_TXD_FLTR_QW0_QINDEX_MASK (0x7FFUL << \
859 I40E_TXD_FLTR_QW0_QINDEX_SHIFT)
860#define I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT 11
861#define I40E_TXD_FLTR_QW0_FLEXOFF_MASK (0x7UL << \
862 I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT)
863#define I40E_TXD_FLTR_QW0_PCTYPE_SHIFT 17
864#define I40E_TXD_FLTR_QW0_PCTYPE_MASK (0x3FUL << \
865 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT)
866
867/* Packet Classifier Types for filters */
868enum i40e_filter_pctype {
869 /* Note: Values 0-28 are reserved for future use */
870 I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP = 29,
871 I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP = 30,
872 I40E_FILTER_PCTYPE_NONF_IPV4_UDP = 31,
873 I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN = 32,
874 I40E_FILTER_PCTYPE_NONF_IPV4_TCP = 33,
875 I40E_FILTER_PCTYPE_NONF_IPV4_SCTP = 34,
876 I40E_FILTER_PCTYPE_NONF_IPV4_OTHER = 35,
877 I40E_FILTER_PCTYPE_FRAG_IPV4 = 36,
878 /* Note: Values 37-38 are reserved for future use */
879 I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP = 39,
880 I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP = 40,
881 I40E_FILTER_PCTYPE_NONF_IPV6_UDP = 41,
882 I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN = 42,
883 I40E_FILTER_PCTYPE_NONF_IPV6_TCP = 43,
884 I40E_FILTER_PCTYPE_NONF_IPV6_SCTP = 44,
885 I40E_FILTER_PCTYPE_NONF_IPV6_OTHER = 45,
886 I40E_FILTER_PCTYPE_FRAG_IPV6 = 46,
887 /* Note: Value 47 is reserved for future use */
888 I40E_FILTER_PCTYPE_FCOE_OX = 48,
889 I40E_FILTER_PCTYPE_FCOE_RX = 49,
890 I40E_FILTER_PCTYPE_FCOE_OTHER = 50,
891 /* Note: Values 51-62 are reserved for future use */
892 I40E_FILTER_PCTYPE_L2_PAYLOAD = 63,
893};
894
895enum i40e_filter_program_desc_dest {
896 I40E_FILTER_PROGRAM_DESC_DEST_DROP_PACKET = 0x0,
897 I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX = 0x1,
898 I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_OTHER = 0x2,
899};
900
901enum i40e_filter_program_desc_fd_status {
902 I40E_FILTER_PROGRAM_DESC_FD_STATUS_NONE = 0x0,
903 I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID = 0x1,
904 I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID_4FLEX_BYTES = 0x2,
905 I40E_FILTER_PROGRAM_DESC_FD_STATUS_8FLEX_BYTES = 0x3,
906};
907
908#define I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT 23
909#define I40E_TXD_FLTR_QW0_DEST_VSI_MASK (0x1FFUL << \
910 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT)
911
912#define I40E_TXD_FLTR_QW1_CMD_SHIFT 4
913#define I40E_TXD_FLTR_QW1_CMD_MASK (0xFFFFULL << \
914 I40E_TXD_FLTR_QW1_CMD_SHIFT)
915
916#define I40E_TXD_FLTR_QW1_PCMD_SHIFT (0x0ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
917#define I40E_TXD_FLTR_QW1_PCMD_MASK (0x7ULL << I40E_TXD_FLTR_QW1_PCMD_SHIFT)
918
919enum i40e_filter_program_desc_pcmd {
920 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE = 0x1,
921 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE = 0x2,
922};
923
924#define I40E_TXD_FLTR_QW1_DEST_SHIFT (0x3ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
925#define I40E_TXD_FLTR_QW1_DEST_MASK (0x3ULL << I40E_TXD_FLTR_QW1_DEST_SHIFT)
926
927#define I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT (0x7ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
928#define I40E_TXD_FLTR_QW1_CNT_ENA_MASK (0x1ULL << \
929 I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT)
930
931#define I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT (0x9ULL + \
932 I40E_TXD_FLTR_QW1_CMD_SHIFT)
933#define I40E_TXD_FLTR_QW1_FD_STATUS_MASK (0x3ULL << \
934 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT)
935
936#define I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT 20
937#define I40E_TXD_FLTR_QW1_CNTINDEX_MASK (0x1FFUL << \
938 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT)
939
940enum i40e_filter_type {
941 I40E_FLOW_DIRECTOR_FLTR = 0,
942 I40E_PE_QUAD_HASH_FLTR = 1,
943 I40E_ETHERTYPE_FLTR,
944 I40E_FCOE_CTX_FLTR,
945 I40E_MAC_VLAN_FLTR,
946 I40E_HASH_FLTR
947};
948
949struct i40e_vsi_context {
950 u16 seid;
951 u16 uplink_seid;
952 u16 vsi_number;
953 u16 vsis_allocated;
954 u16 vsis_unallocated;
955 u16 flags;
956 u8 pf_num;
957 u8 vf_num;
958 u8 connection_type;
959 struct i40e_aqc_vsi_properties_data info;
960};
961
962/* Statistics collected by each port, VSI, VEB, and S-channel */
963struct i40e_eth_stats {
964 u64 rx_bytes; /* gorc */
965 u64 rx_unicast; /* uprc */
966 u64 rx_multicast; /* mprc */
967 u64 rx_broadcast; /* bprc */
968 u64 rx_discards; /* rdpc */
969 u64 rx_errors; /* repc */
970 u64 rx_missed; /* rmpc */
971 u64 rx_unknown_protocol; /* rupp */
972 u64 tx_bytes; /* gotc */
973 u64 tx_unicast; /* uptc */
974 u64 tx_multicast; /* mptc */
975 u64 tx_broadcast; /* bptc */
976 u64 tx_discards; /* tdpc */
977 u64 tx_errors; /* tepc */
978};
979
980/* Statistics collected by the MAC */
981struct i40e_hw_port_stats {
982 /* eth stats collected by the port */
983 struct i40e_eth_stats eth;
984
985 /* additional port specific stats */
986 u64 tx_dropped_link_down; /* tdold */
987 u64 crc_errors; /* crcerrs */
988 u64 illegal_bytes; /* illerrc */
989 u64 error_bytes; /* errbc */
990 u64 mac_local_faults; /* mlfc */
991 u64 mac_remote_faults; /* mrfc */
992 u64 rx_length_errors; /* rlec */
993 u64 link_xon_rx; /* lxonrxc */
994 u64 link_xoff_rx; /* lxoffrxc */
995 u64 priority_xon_rx[8]; /* pxonrxc[8] */
996 u64 priority_xoff_rx[8]; /* pxoffrxc[8] */
997 u64 link_xon_tx; /* lxontxc */
998 u64 link_xoff_tx; /* lxofftxc */
999 u64 priority_xon_tx[8]; /* pxontxc[8] */
1000 u64 priority_xoff_tx[8]; /* pxofftxc[8] */
1001 u64 priority_xon_2_xoff[8]; /* pxon2offc[8] */
1002 u64 rx_size_64; /* prc64 */
1003 u64 rx_size_127; /* prc127 */
1004 u64 rx_size_255; /* prc255 */
1005 u64 rx_size_511; /* prc511 */
1006 u64 rx_size_1023; /* prc1023 */
1007 u64 rx_size_1522; /* prc1522 */
1008 u64 rx_size_big; /* prc9522 */
1009 u64 rx_undersize; /* ruc */
1010 u64 rx_fragments; /* rfc */
1011 u64 rx_oversize; /* roc */
1012 u64 rx_jabber; /* rjc */
1013 u64 tx_size_64; /* ptc64 */
1014 u64 tx_size_127; /* ptc127 */
1015 u64 tx_size_255; /* ptc255 */
1016 u64 tx_size_511; /* ptc511 */
1017 u64 tx_size_1023; /* ptc1023 */
1018 u64 tx_size_1522; /* ptc1522 */
1019 u64 tx_size_big; /* ptc9522 */
1020 u64 mac_short_packet_dropped; /* mspdc */
1021 u64 checksum_error; /* xec */
Anjali Singhai Jainbee5af72014-03-06 08:59:50 +00001022 /* EEE LPI */
1023 bool tx_lpi_status;
1024 bool rx_lpi_status;
1025 u64 tx_lpi_count; /* etlpic */
1026 u64 rx_lpi_count; /* erlpic */
Greg Rosed358aa92013-12-21 06:13:11 +00001027};
1028
1029/* Checksum and Shadow RAM pointers */
1030#define I40E_SR_NVM_CONTROL_WORD 0x00
1031#define I40E_SR_EMP_MODULE_PTR 0x0F
1032#define I40E_SR_NVM_IMAGE_VERSION 0x18
1033#define I40E_SR_NVM_WAKE_ON_LAN 0x19
1034#define I40E_SR_ALTERNATE_SAN_MAC_ADDRESS_PTR 0x27
1035#define I40E_SR_NVM_EETRACK_LO 0x2D
1036#define I40E_SR_NVM_EETRACK_HI 0x2E
1037#define I40E_SR_VPD_PTR 0x2F
1038#define I40E_SR_PCIE_ALT_AUTO_LOAD_PTR 0x3E
1039#define I40E_SR_SW_CHECKSUM_WORD 0x3F
1040
1041/* Auxiliary field, mask and shift definition for Shadow RAM and NVM Flash */
1042#define I40E_SR_VPD_MODULE_MAX_SIZE 1024
1043#define I40E_SR_PCIE_ALT_MODULE_MAX_SIZE 1024
1044#define I40E_SR_CONTROL_WORD_1_SHIFT 0x06
1045#define I40E_SR_CONTROL_WORD_1_MASK (0x03 << I40E_SR_CONTROL_WORD_1_SHIFT)
1046
1047/* Shadow RAM related */
1048#define I40E_SR_SECTOR_SIZE_IN_WORDS 0x800
1049#define I40E_SR_WORDS_IN_1KB 512
1050/* Checksum should be calculated such that after adding all the words,
1051 * including the checksum word itself, the sum should be 0xBABA.
1052 */
1053#define I40E_SR_SW_CHECKSUM_BASE 0xBABA
1054
1055#define I40E_SRRD_SRCTL_ATTEMPTS 100000
1056
1057enum i40e_switch_element_types {
1058 I40E_SWITCH_ELEMENT_TYPE_MAC = 1,
1059 I40E_SWITCH_ELEMENT_TYPE_PF = 2,
1060 I40E_SWITCH_ELEMENT_TYPE_VF = 3,
1061 I40E_SWITCH_ELEMENT_TYPE_EMP = 4,
1062 I40E_SWITCH_ELEMENT_TYPE_BMC = 6,
1063 I40E_SWITCH_ELEMENT_TYPE_PE = 16,
1064 I40E_SWITCH_ELEMENT_TYPE_VEB = 17,
1065 I40E_SWITCH_ELEMENT_TYPE_PA = 18,
1066 I40E_SWITCH_ELEMENT_TYPE_VSI = 19,
1067};
1068
1069/* Supported EtherType filters */
1070enum i40e_ether_type_index {
1071 I40E_ETHER_TYPE_1588 = 0,
1072 I40E_ETHER_TYPE_FIP = 1,
1073 I40E_ETHER_TYPE_OUI_EXTENDED = 2,
1074 I40E_ETHER_TYPE_MAC_CONTROL = 3,
1075 I40E_ETHER_TYPE_LLDP = 4,
1076 I40E_ETHER_TYPE_EVB_PROTOCOL1 = 5,
1077 I40E_ETHER_TYPE_EVB_PROTOCOL2 = 6,
1078 I40E_ETHER_TYPE_QCN_CNM = 7,
1079 I40E_ETHER_TYPE_8021X = 8,
1080 I40E_ETHER_TYPE_ARP = 9,
1081 I40E_ETHER_TYPE_RSV1 = 10,
1082 I40E_ETHER_TYPE_RSV2 = 11,
1083};
1084
1085/* Filter context base size is 1K */
1086#define I40E_HASH_FILTER_BASE_SIZE 1024
1087/* Supported Hash filter values */
1088enum i40e_hash_filter_size {
1089 I40E_HASH_FILTER_SIZE_1K = 0,
1090 I40E_HASH_FILTER_SIZE_2K = 1,
1091 I40E_HASH_FILTER_SIZE_4K = 2,
1092 I40E_HASH_FILTER_SIZE_8K = 3,
1093 I40E_HASH_FILTER_SIZE_16K = 4,
1094 I40E_HASH_FILTER_SIZE_32K = 5,
1095 I40E_HASH_FILTER_SIZE_64K = 6,
1096 I40E_HASH_FILTER_SIZE_128K = 7,
1097 I40E_HASH_FILTER_SIZE_256K = 8,
1098 I40E_HASH_FILTER_SIZE_512K = 9,
1099 I40E_HASH_FILTER_SIZE_1M = 10,
1100};
1101
1102/* DMA context base size is 0.5K */
1103#define I40E_DMA_CNTX_BASE_SIZE 512
1104/* Supported DMA context values */
1105enum i40e_dma_cntx_size {
1106 I40E_DMA_CNTX_SIZE_512 = 0,
1107 I40E_DMA_CNTX_SIZE_1K = 1,
1108 I40E_DMA_CNTX_SIZE_2K = 2,
1109 I40E_DMA_CNTX_SIZE_4K = 3,
1110 I40E_DMA_CNTX_SIZE_8K = 4,
1111 I40E_DMA_CNTX_SIZE_16K = 5,
1112 I40E_DMA_CNTX_SIZE_32K = 6,
1113 I40E_DMA_CNTX_SIZE_64K = 7,
1114 I40E_DMA_CNTX_SIZE_128K = 8,
1115 I40E_DMA_CNTX_SIZE_256K = 9,
1116};
1117
1118/* Supported Hash look up table (LUT) sizes */
1119enum i40e_hash_lut_size {
1120 I40E_HASH_LUT_SIZE_128 = 0,
1121 I40E_HASH_LUT_SIZE_512 = 1,
1122};
1123
1124/* Structure to hold a per PF filter control settings */
1125struct i40e_filter_control_settings {
1126 /* number of PE Quad Hash filter buckets */
1127 enum i40e_hash_filter_size pe_filt_num;
1128 /* number of PE Quad Hash contexts */
1129 enum i40e_dma_cntx_size pe_cntx_num;
1130 /* number of FCoE filter buckets */
1131 enum i40e_hash_filter_size fcoe_filt_num;
1132 /* number of FCoE DDP contexts */
1133 enum i40e_dma_cntx_size fcoe_cntx_num;
1134 /* size of the Hash LUT */
1135 enum i40e_hash_lut_size hash_lut_size;
1136 /* enable FDIR filters for PF and its VFs */
1137 bool enable_fdir;
1138 /* enable Ethertype filters for PF and its VFs */
1139 bool enable_ethtype;
1140 /* enable MAC/VLAN filters for PF and its VFs */
1141 bool enable_macvlan;
1142};
1143
1144/* Structure to hold device level control filter counts */
1145struct i40e_control_filter_stats {
1146 u16 mac_etype_used; /* Used perfect match MAC/EtherType filters */
1147 u16 etype_used; /* Used perfect EtherType filters */
1148 u16 mac_etype_free; /* Un-used perfect match MAC/EtherType filters */
1149 u16 etype_free; /* Un-used perfect EtherType filters */
1150};
1151
1152enum i40e_reset_type {
1153 I40E_RESET_POR = 0,
1154 I40E_RESET_CORER = 1,
1155 I40E_RESET_GLOBR = 2,
1156 I40E_RESET_EMPR = 3,
1157};
1158#endif /* _I40E_TYPE_H_ */