blob: 2a20f1ff4c59865e8f0f7c86cc3c589cc0d56744 [file] [log] [blame]
Michal Simekd3afa582010-01-18 14:42:34 +01001/*
2 * Contains common pci routines for ALL ppc platform
3 * (based on pci_32.c and pci_64.c)
4 *
5 * Port for PPC64 David Engebretsen, IBM Corp.
6 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7 *
8 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9 * Rework, based on alpha PCI code.
10 *
11 * Common pmac/prep/chrp pci routines. -- Cort
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
17 */
18
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/string.h>
22#include <linux/init.h>
23#include <linux/bootmem.h>
24#include <linux/mm.h>
25#include <linux/list.h>
26#include <linux/syscalls.h>
27#include <linux/irq.h>
28#include <linux/vmalloc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Grant Likelyf1ca09b2010-08-16 23:44:49 -060030#include <linux/of.h>
31#include <linux/of_address.h>
Sebastian Andrzej Siewior04bea682011-01-24 09:58:55 +053032#include <linux/of_pci.h>
Paul Gortmaker66421a62011-09-22 11:22:55 -040033#include <linux/export.h>
Michal Simekd3afa582010-01-18 14:42:34 +010034
35#include <asm/processor.h>
36#include <asm/io.h>
Michal Simekd3afa582010-01-18 14:42:34 +010037#include <asm/pci-bridge.h>
38#include <asm/byteorder.h>
39
40static DEFINE_SPINLOCK(hose_spinlock);
41LIST_HEAD(hose_list);
42
43/* XXX kill that some day ... */
44static int global_phb_number; /* Global phb counter */
45
46/* ISA Memory physical address */
47resource_size_t isa_mem_base;
48
Michal Simekd3afa582010-01-18 14:42:34 +010049static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
50
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +100051unsigned long isa_io_base;
52unsigned long pci_dram_offset;
53static int pci_bus_count;
54
55
Michal Simekd3afa582010-01-18 14:42:34 +010056void set_pci_dma_ops(struct dma_map_ops *dma_ops)
57{
58 pci_dma_ops = dma_ops;
59}
60
61struct dma_map_ops *get_pci_dma_ops(void)
62{
63 return pci_dma_ops;
64}
65EXPORT_SYMBOL(get_pci_dma_ops);
66
Michal Simekd3afa582010-01-18 14:42:34 +010067struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
68{
69 struct pci_controller *phb;
70
71 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
72 if (!phb)
73 return NULL;
74 spin_lock(&hose_spinlock);
75 phb->global_number = global_phb_number++;
76 list_add_tail(&phb->list_node, &hose_list);
77 spin_unlock(&hose_spinlock);
78 phb->dn = dev;
79 phb->is_dynamic = mem_init_done;
80 return phb;
81}
82
83void pcibios_free_controller(struct pci_controller *phb)
84{
85 spin_lock(&hose_spinlock);
86 list_del(&phb->list_node);
87 spin_unlock(&hose_spinlock);
88
89 if (phb->is_dynamic)
90 kfree(phb);
91}
92
93static resource_size_t pcibios_io_size(const struct pci_controller *hose)
94{
Joe Perches28f65c112011-06-09 09:13:32 -070095 return resource_size(&hose->io_resource);
Michal Simekd3afa582010-01-18 14:42:34 +010096}
97
98int pcibios_vaddr_is_ioport(void __iomem *address)
99{
100 int ret = 0;
101 struct pci_controller *hose;
102 resource_size_t size;
103
104 spin_lock(&hose_spinlock);
105 list_for_each_entry(hose, &hose_list, list_node) {
106 size = pcibios_io_size(hose);
107 if (address >= hose->io_base_virt &&
108 address < (hose->io_base_virt + size)) {
109 ret = 1;
110 break;
111 }
112 }
113 spin_unlock(&hose_spinlock);
114 return ret;
115}
116
117unsigned long pci_address_to_pio(phys_addr_t address)
118{
119 struct pci_controller *hose;
120 resource_size_t size;
121 unsigned long ret = ~0;
122
123 spin_lock(&hose_spinlock);
124 list_for_each_entry(hose, &hose_list, list_node) {
125 size = pcibios_io_size(hose);
126 if (address >= hose->io_base_phys &&
127 address < (hose->io_base_phys + size)) {
128 unsigned long base =
129 (unsigned long)hose->io_base_virt - _IO_BASE;
130 ret = base + (address - hose->io_base_phys);
131 break;
132 }
133 }
134 spin_unlock(&hose_spinlock);
135
136 return ret;
137}
138EXPORT_SYMBOL_GPL(pci_address_to_pio);
139
140/*
141 * Return the domain number for this bus.
142 */
143int pci_domain_nr(struct pci_bus *bus)
144{
145 struct pci_controller *hose = pci_bus_to_host(bus);
146
147 return hose->global_number;
148}
149EXPORT_SYMBOL(pci_domain_nr);
150
151/* This routine is meant to be used early during boot, when the
152 * PCI bus numbers have not yet been assigned, and you need to
153 * issue PCI config cycles to an OF device.
154 * It could also be used to "fix" RTAS config cycles if you want
155 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
156 * config cycles.
157 */
158struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
159{
160 while (node) {
161 struct pci_controller *hose, *tmp;
162 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
163 if (hose->dn == node)
164 return hose;
165 node = node->parent;
166 }
167 return NULL;
168}
169
170static ssize_t pci_show_devspec(struct device *dev,
171 struct device_attribute *attr, char *buf)
172{
173 struct pci_dev *pdev;
174 struct device_node *np;
175
176 pdev = to_pci_dev(dev);
177 np = pci_device_to_OF_node(pdev);
178 if (np == NULL || np->full_name == NULL)
179 return 0;
180 return sprintf(buf, "%s", np->full_name);
181}
182static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
183
184/* Add sysfs properties */
185int pcibios_add_platform_entries(struct pci_dev *pdev)
186{
187 return device_create_file(&pdev->dev, &dev_attr_devspec);
188}
189
Myron Stoweb51d4a32011-10-28 15:47:56 -0600190void pcibios_set_master(struct pci_dev *dev)
191{
192 /* No special bus mastering setup handling */
193}
194
Michal Simekd3afa582010-01-18 14:42:34 +0100195/*
196 * Reads the interrupt pin to determine if interrupt is use by card.
197 * If the interrupt is used, then gets the interrupt line from the
198 * openfirmware and sets it in the pci_dev and pci_config line.
199 */
200int pci_read_irq_line(struct pci_dev *pci_dev)
201{
202 struct of_irq oirq;
203 unsigned int virq;
204
205 /* The current device-tree that iSeries generates from the HV
206 * PCI informations doesn't contain proper interrupt routing,
207 * and all the fallback would do is print out crap, so we
208 * don't attempt to resolve the interrupts here at all, some
209 * iSeries specific fixup does it.
210 *
211 * In the long run, we will hopefully fix the generated device-tree
212 * instead.
213 */
214 pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
215
216#ifdef DEBUG
217 memset(&oirq, 0xff, sizeof(oirq));
218#endif
219 /* Try to get a mapping from the device-tree */
220 if (of_irq_map_pci(pci_dev, &oirq)) {
221 u8 line, pin;
222
223 /* If that fails, lets fallback to what is in the config
224 * space and map that through the default controller. We
225 * also set the type to level low since that's what PCI
226 * interrupts are. If your platform does differently, then
227 * either provide a proper interrupt tree or don't use this
228 * function.
229 */
230 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
231 return -1;
232 if (pin == 0)
233 return -1;
234 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
235 line == 0xff || line == 0) {
236 return -1;
237 }
238 pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
239 line, pin);
240
241 virq = irq_create_mapping(NULL, line);
Michal Simek18e3b102011-12-21 13:10:24 +0100242 if (virq)
Thomas Gleixner4adc1922011-03-24 14:52:04 +0100243 irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
Michal Simekd3afa582010-01-18 14:42:34 +0100244 } else {
245 pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
246 oirq.size, oirq.specifier[0], oirq.specifier[1],
Grant Likely74a7f082012-06-15 11:50:25 -0600247 of_node_full_name(oirq.controller));
Michal Simekd3afa582010-01-18 14:42:34 +0100248
249 virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
250 oirq.size);
251 }
Michal Simek18e3b102011-12-21 13:10:24 +0100252 if (!virq) {
Michal Simekd3afa582010-01-18 14:42:34 +0100253 pr_debug(" Failed to map !\n");
254 return -1;
255 }
256
257 pr_debug(" Mapped to linux irq %d\n", virq);
258
259 pci_dev->irq = virq;
260
261 return 0;
262}
263EXPORT_SYMBOL(pci_read_irq_line);
264
265/*
266 * Platform support for /proc/bus/pci/X/Y mmap()s,
267 * modelled on the sparc64 implementation by Dave Miller.
268 * -- paulus.
269 */
270
271/*
272 * Adjust vm_pgoff of VMA such that it is the physical page offset
273 * corresponding to the 32-bit pci bus offset for DEV requested by the user.
274 *
275 * Basically, the user finds the base address for his device which he wishes
276 * to mmap. They read the 32-bit value from the config space base register,
277 * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
278 * offset parameter of mmap on /proc/bus/pci/XXX for that device.
279 *
280 * Returns negative error code on failure, zero on success.
281 */
282static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
283 resource_size_t *offset,
284 enum pci_mmap_state mmap_state)
285{
286 struct pci_controller *hose = pci_bus_to_host(dev->bus);
287 unsigned long io_offset = 0;
288 int i, res_bit;
289
290 if (hose == 0)
291 return NULL; /* should never happen */
292
293 /* If memory, add on the PCI bridge address offset */
294 if (mmap_state == pci_mmap_mem) {
295#if 0 /* See comment in pci_resource_to_user() for why this is disabled */
296 *offset += hose->pci_mem_offset;
297#endif
298 res_bit = IORESOURCE_MEM;
299 } else {
300 io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
301 *offset += io_offset;
302 res_bit = IORESOURCE_IO;
303 }
304
305 /*
306 * Check that the offset requested corresponds to one of the
307 * resources of the device.
308 */
309 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
310 struct resource *rp = &dev->resource[i];
311 int flags = rp->flags;
312
313 /* treat ROM as memory (should be already) */
314 if (i == PCI_ROM_RESOURCE)
315 flags |= IORESOURCE_MEM;
316
317 /* Active and same type? */
318 if ((flags & res_bit) == 0)
319 continue;
320
321 /* In the range of this resource? */
322 if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
323 continue;
324
325 /* found it! construct the final physical address */
326 if (mmap_state == pci_mmap_io)
327 *offset += hose->io_base_phys - io_offset;
328 return rp;
329 }
330
331 return NULL;
332}
333
334/*
335 * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
336 * device mapping.
337 */
338static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
339 pgprot_t protection,
340 enum pci_mmap_state mmap_state,
341 int write_combine)
342{
343 pgprot_t prot = protection;
344
345 /* Write combine is always 0 on non-memory space mappings. On
346 * memory space, if the user didn't pass 1, we check for a
347 * "prefetchable" resource. This is a bit hackish, but we use
348 * this to workaround the inability of /sysfs to provide a write
349 * combine bit
350 */
351 if (mmap_state != pci_mmap_mem)
352 write_combine = 0;
353 else if (write_combine == 0) {
354 if (rp->flags & IORESOURCE_PREFETCH)
355 write_combine = 1;
356 }
357
358 return pgprot_noncached(prot);
359}
360
361/*
362 * This one is used by /dev/mem and fbdev who have no clue about the
363 * PCI device, it tries to find the PCI device first and calls the
364 * above routine
365 */
366pgprot_t pci_phys_mem_access_prot(struct file *file,
367 unsigned long pfn,
368 unsigned long size,
369 pgprot_t prot)
370{
371 struct pci_dev *pdev = NULL;
372 struct resource *found = NULL;
373 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
374 int i;
375
376 if (page_is_ram(pfn))
377 return prot;
378
379 prot = pgprot_noncached(prot);
380 for_each_pci_dev(pdev) {
381 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
382 struct resource *rp = &pdev->resource[i];
383 int flags = rp->flags;
384
385 /* Active and same type? */
386 if ((flags & IORESOURCE_MEM) == 0)
387 continue;
388 /* In the range of this resource? */
389 if (offset < (rp->start & PAGE_MASK) ||
390 offset > rp->end)
391 continue;
392 found = rp;
393 break;
394 }
395 if (found)
396 break;
397 }
398 if (found) {
399 if (found->flags & IORESOURCE_PREFETCH)
400 prot = pgprot_noncached_wc(prot);
401 pci_dev_put(pdev);
402 }
403
404 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
405 (unsigned long long)offset, pgprot_val(prot));
406
407 return prot;
408}
409
410/*
411 * Perform the actual remap of the pages for a PCI device mapping, as
412 * appropriate for this architecture. The region in the process to map
413 * is described by vm_start and vm_end members of VMA, the base physical
414 * address is found in vm_pgoff.
415 * The pci device structure is provided so that architectures may make mapping
416 * decisions on a per-device or per-bus basis.
417 *
418 * Returns a negative error code on failure, zero on success.
419 */
420int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
421 enum pci_mmap_state mmap_state, int write_combine)
422{
423 resource_size_t offset =
424 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
425 struct resource *rp;
426 int ret;
427
428 rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
429 if (rp == NULL)
430 return -EINVAL;
431
432 vma->vm_pgoff = offset >> PAGE_SHIFT;
433 vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
434 vma->vm_page_prot,
435 mmap_state, write_combine);
436
437 ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
438 vma->vm_end - vma->vm_start, vma->vm_page_prot);
439
440 return ret;
441}
442
443/* This provides legacy IO read access on a bus */
444int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
445{
446 unsigned long offset;
447 struct pci_controller *hose = pci_bus_to_host(bus);
448 struct resource *rp = &hose->io_resource;
449 void __iomem *addr;
450
451 /* Check if port can be supported by that bus. We only check
452 * the ranges of the PHB though, not the bus itself as the rules
453 * for forwarding legacy cycles down bridges are not our problem
454 * here. So if the host bridge supports it, we do it.
455 */
456 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
457 offset += port;
458
459 if (!(rp->flags & IORESOURCE_IO))
460 return -ENXIO;
461 if (offset < rp->start || (offset + size) > rp->end)
462 return -ENXIO;
463 addr = hose->io_base_virt + port;
464
465 switch (size) {
466 case 1:
467 *((u8 *)val) = in_8(addr);
468 return 1;
469 case 2:
470 if (port & 1)
471 return -EINVAL;
472 *((u16 *)val) = in_le16(addr);
473 return 2;
474 case 4:
475 if (port & 3)
476 return -EINVAL;
477 *((u32 *)val) = in_le32(addr);
478 return 4;
479 }
480 return -EINVAL;
481}
482
483/* This provides legacy IO write access on a bus */
484int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
485{
486 unsigned long offset;
487 struct pci_controller *hose = pci_bus_to_host(bus);
488 struct resource *rp = &hose->io_resource;
489 void __iomem *addr;
490
491 /* Check if port can be supported by that bus. We only check
492 * the ranges of the PHB though, not the bus itself as the rules
493 * for forwarding legacy cycles down bridges are not our problem
494 * here. So if the host bridge supports it, we do it.
495 */
496 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
497 offset += port;
498
499 if (!(rp->flags & IORESOURCE_IO))
500 return -ENXIO;
501 if (offset < rp->start || (offset + size) > rp->end)
502 return -ENXIO;
503 addr = hose->io_base_virt + port;
504
505 /* WARNING: The generic code is idiotic. It gets passed a pointer
506 * to what can be a 1, 2 or 4 byte quantity and always reads that
507 * as a u32, which means that we have to correct the location of
508 * the data read within those 32 bits for size 1 and 2
509 */
510 switch (size) {
511 case 1:
512 out_8(addr, val >> 24);
513 return 1;
514 case 2:
515 if (port & 1)
516 return -EINVAL;
517 out_le16(addr, val >> 16);
518 return 2;
519 case 4:
520 if (port & 3)
521 return -EINVAL;
522 out_le32(addr, val);
523 return 4;
524 }
525 return -EINVAL;
526}
527
528/* This provides legacy IO or memory mmap access on a bus */
529int pci_mmap_legacy_page_range(struct pci_bus *bus,
530 struct vm_area_struct *vma,
531 enum pci_mmap_state mmap_state)
532{
533 struct pci_controller *hose = pci_bus_to_host(bus);
534 resource_size_t offset =
535 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
536 resource_size_t size = vma->vm_end - vma->vm_start;
537 struct resource *rp;
538
539 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
540 pci_domain_nr(bus), bus->number,
541 mmap_state == pci_mmap_mem ? "MEM" : "IO",
542 (unsigned long long)offset,
543 (unsigned long long)(offset + size - 1));
544
545 if (mmap_state == pci_mmap_mem) {
546 /* Hack alert !
547 *
548 * Because X is lame and can fail starting if it gets an error
549 * trying to mmap legacy_mem (instead of just moving on without
550 * legacy memory access) we fake it here by giving it anonymous
551 * memory, effectively behaving just like /dev/zero
552 */
553 if ((offset + size) > hose->isa_mem_size) {
Michal Simek79bf3a12010-01-20 15:17:08 +0100554#ifdef CONFIG_MMU
Michal Simekd3afa582010-01-18 14:42:34 +0100555 printk(KERN_DEBUG
556 "Process %s (pid:%d) mapped non-existing PCI"
557 "legacy memory for 0%04x:%02x\n",
558 current->comm, current->pid, pci_domain_nr(bus),
559 bus->number);
Michal Simek79bf3a12010-01-20 15:17:08 +0100560#endif
Michal Simekd3afa582010-01-18 14:42:34 +0100561 if (vma->vm_flags & VM_SHARED)
562 return shmem_zero_setup(vma);
563 return 0;
564 }
565 offset += hose->isa_mem_phys;
566 } else {
567 unsigned long io_offset = (unsigned long)hose->io_base_virt - \
568 _IO_BASE;
569 unsigned long roffset = offset + io_offset;
570 rp = &hose->io_resource;
571 if (!(rp->flags & IORESOURCE_IO))
572 return -ENXIO;
573 if (roffset < rp->start || (roffset + size) > rp->end)
574 return -ENXIO;
575 offset += hose->io_base_phys;
576 }
577 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
578
579 vma->vm_pgoff = offset >> PAGE_SHIFT;
580 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
581 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
582 vma->vm_end - vma->vm_start,
583 vma->vm_page_prot);
584}
585
586void pci_resource_to_user(const struct pci_dev *dev, int bar,
587 const struct resource *rsrc,
588 resource_size_t *start, resource_size_t *end)
589{
590 struct pci_controller *hose = pci_bus_to_host(dev->bus);
591 resource_size_t offset = 0;
592
593 if (hose == NULL)
594 return;
595
596 if (rsrc->flags & IORESOURCE_IO)
597 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
598
599 /* We pass a fully fixed up address to userland for MMIO instead of
600 * a BAR value because X is lame and expects to be able to use that
601 * to pass to /dev/mem !
602 *
603 * That means that we'll have potentially 64 bits values where some
604 * userland apps only expect 32 (like X itself since it thinks only
605 * Sparc has 64 bits MMIO) but if we don't do that, we break it on
606 * 32 bits CHRPs :-(
607 *
608 * Hopefully, the sysfs insterface is immune to that gunk. Once X
609 * has been fixed (and the fix spread enough), we can re-enable the
610 * 2 lines below and pass down a BAR value to userland. In that case
611 * we'll also have to re-enable the matching code in
612 * __pci_mmap_make_offset().
613 *
614 * BenH.
615 */
616#if 0
617 else if (rsrc->flags & IORESOURCE_MEM)
618 offset = hose->pci_mem_offset;
619#endif
620
621 *start = rsrc->start - offset;
622 *end = rsrc->end - offset;
623}
624
625/**
626 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
627 * @hose: newly allocated pci_controller to be setup
628 * @dev: device node of the host bridge
629 * @primary: set if primary bus (32 bits only, soon to be deprecated)
630 *
631 * This function will parse the "ranges" property of a PCI host bridge device
632 * node and setup the resource mapping of a pci controller based on its
633 * content.
634 *
635 * Life would be boring if it wasn't for a few issues that we have to deal
636 * with here:
637 *
638 * - We can only cope with one IO space range and up to 3 Memory space
639 * ranges. However, some machines (thanks Apple !) tend to split their
640 * space into lots of small contiguous ranges. So we have to coalesce.
641 *
642 * - We can only cope with all memory ranges having the same offset
643 * between CPU addresses and PCI addresses. Unfortunately, some bridges
644 * are setup for a large 1:1 mapping along with a small "window" which
645 * maps PCI address 0 to some arbitrary high address of the CPU space in
646 * order to give access to the ISA memory hole.
647 * The way out of here that I've chosen for now is to always set the
648 * offset based on the first resource found, then override it if we
649 * have a different offset and the previous was set by an ISA hole.
650 *
651 * - Some busses have IO space not starting at 0, which causes trouble with
652 * the way we do our IO resource renumbering. The code somewhat deals with
653 * it for 64 bits but I would expect problems on 32 bits.
654 *
655 * - Some 32 bits platforms such as 4xx can have physical space larger than
656 * 32 bits so we need to use 64 bits values for the parsing
657 */
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800658void pci_process_bridge_OF_ranges(struct pci_controller *hose,
659 struct device_node *dev, int primary)
Michal Simekd3afa582010-01-18 14:42:34 +0100660{
661 const u32 *ranges;
662 int rlen;
663 int pna = of_n_addr_cells(dev);
664 int np = pna + 5;
665 int memno = 0, isa_hole = -1;
666 u32 pci_space;
667 unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
668 unsigned long long isa_mb = 0;
669 struct resource *res;
670
671 printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
672 dev->full_name, primary ? "(primary)" : "");
673
674 /* Get ranges property */
675 ranges = of_get_property(dev, "ranges", &rlen);
676 if (ranges == NULL)
677 return;
678
679 /* Parse it */
680 pr_debug("Parsing ranges property...\n");
681 while ((rlen -= np * 4) >= 0) {
682 /* Read next ranges element */
683 pci_space = ranges[0];
684 pci_addr = of_read_number(ranges + 1, 2);
685 cpu_addr = of_translate_address(dev, ranges + 3);
686 size = of_read_number(ranges + pna + 3, 2);
687
688 pr_debug("pci_space: 0x%08x pci_addr:0x%016llx "
689 "cpu_addr:0x%016llx size:0x%016llx\n",
690 pci_space, pci_addr, cpu_addr, size);
691
692 ranges += np;
693
694 /* If we failed translation or got a zero-sized region
695 * (some FW try to feed us with non sensical zero sized regions
696 * such as power3 which look like some kind of attempt
697 * at exposing the VGA memory hole)
698 */
699 if (cpu_addr == OF_BAD_ADDR || size == 0)
700 continue;
701
702 /* Now consume following elements while they are contiguous */
703 for (; rlen >= np * sizeof(u32);
704 ranges += np, rlen -= np * 4) {
705 if (ranges[0] != pci_space)
706 break;
707 pci_next = of_read_number(ranges + 1, 2);
708 cpu_next = of_translate_address(dev, ranges + 3);
709 if (pci_next != pci_addr + size ||
710 cpu_next != cpu_addr + size)
711 break;
712 size += of_read_number(ranges + pna + 3, 2);
713 }
714
715 /* Act based on address space type */
716 res = NULL;
717 switch ((pci_space >> 24) & 0x3) {
718 case 1: /* PCI IO space */
719 printk(KERN_INFO
720 " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
721 cpu_addr, cpu_addr + size - 1, pci_addr);
722
723 /* We support only one IO range */
724 if (hose->pci_io_size) {
725 printk(KERN_INFO
726 " \\--> Skipped (too many) !\n");
727 continue;
728 }
729 /* On 32 bits, limit I/O space to 16MB */
730 if (size > 0x01000000)
731 size = 0x01000000;
732
733 /* 32 bits needs to map IOs here */
734 hose->io_base_virt = ioremap(cpu_addr, size);
735
736 /* Expect trouble if pci_addr is not 0 */
737 if (primary)
738 isa_io_base =
739 (unsigned long)hose->io_base_virt;
740 /* pci_io_size and io_base_phys always represent IO
741 * space starting at 0 so we factor in pci_addr
742 */
743 hose->pci_io_size = pci_addr + size;
744 hose->io_base_phys = cpu_addr - pci_addr;
745
746 /* Build resource */
747 res = &hose->io_resource;
748 res->flags = IORESOURCE_IO;
749 res->start = pci_addr;
750 break;
751 case 2: /* PCI Memory space */
752 case 3: /* PCI 64 bits Memory space */
753 printk(KERN_INFO
754 " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
755 cpu_addr, cpu_addr + size - 1, pci_addr,
756 (pci_space & 0x40000000) ? "Prefetch" : "");
757
758 /* We support only 3 memory ranges */
759 if (memno >= 3) {
760 printk(KERN_INFO
761 " \\--> Skipped (too many) !\n");
762 continue;
763 }
764 /* Handles ISA memory hole space here */
765 if (pci_addr == 0) {
766 isa_mb = cpu_addr;
767 isa_hole = memno;
768 if (primary || isa_mem_base == 0)
769 isa_mem_base = cpu_addr;
770 hose->isa_mem_phys = cpu_addr;
771 hose->isa_mem_size = size;
772 }
773
774 /* We get the PCI/Mem offset from the first range or
775 * the, current one if the offset came from an ISA
776 * hole. If they don't match, bugger.
777 */
778 if (memno == 0 ||
779 (isa_hole >= 0 && pci_addr != 0 &&
780 hose->pci_mem_offset == isa_mb))
781 hose->pci_mem_offset = cpu_addr - pci_addr;
782 else if (pci_addr != 0 &&
783 hose->pci_mem_offset != cpu_addr - pci_addr) {
784 printk(KERN_INFO
785 " \\--> Skipped (offset mismatch) !\n");
786 continue;
787 }
788
789 /* Build resource */
790 res = &hose->mem_resources[memno++];
791 res->flags = IORESOURCE_MEM;
792 if (pci_space & 0x40000000)
793 res->flags |= IORESOURCE_PREFETCH;
794 res->start = cpu_addr;
795 break;
796 }
797 if (res != NULL) {
798 res->name = dev->full_name;
799 res->end = res->start + size - 1;
800 res->parent = NULL;
801 res->sibling = NULL;
802 res->child = NULL;
803 }
804 }
805
806 /* If there's an ISA hole and the pci_mem_offset is -not- matching
807 * the ISA hole offset, then we need to remove the ISA hole from
808 * the resource list for that brige
809 */
810 if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
811 unsigned int next = isa_hole + 1;
812 printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
813 if (next < memno)
814 memmove(&hose->mem_resources[isa_hole],
815 &hose->mem_resources[next],
816 sizeof(struct resource) * (memno - next));
817 hose->mem_resources[--memno].flags = 0;
818 }
819}
820
821/* Decide whether to display the domain number in /proc */
822int pci_proc_domain(struct pci_bus *bus)
823{
824 struct pci_controller *hose = pci_bus_to_host(bus);
825
Bjorn Helgaase5b36842012-02-23 20:18:57 -0700826 return 0;
Michal Simekd3afa582010-01-18 14:42:34 +0100827}
828
Michal Simekd3afa582010-01-18 14:42:34 +0100829/* This header fixup will do the resource fixup for all devices as they are
830 * probed, but not for bridge ranges
831 */
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800832static void pcibios_fixup_resources(struct pci_dev *dev)
Michal Simekd3afa582010-01-18 14:42:34 +0100833{
834 struct pci_controller *hose = pci_bus_to_host(dev->bus);
835 int i;
836
837 if (!hose) {
838 printk(KERN_ERR "No host bridge for PCI dev %s !\n",
839 pci_name(dev));
840 return;
841 }
842 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
843 struct resource *res = dev->resource + i;
844 if (!res->flags)
845 continue;
Bjorn Helgaase5b36842012-02-23 20:18:57 -0700846 if (res->start == 0) {
Michal Simekd3afa582010-01-18 14:42:34 +0100847 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]" \
848 "is unassigned\n",
849 pci_name(dev), i,
850 (unsigned long long)res->start,
851 (unsigned long long)res->end,
852 (unsigned int)res->flags);
853 res->end -= res->start;
854 res->start = 0;
855 res->flags |= IORESOURCE_UNSET;
856 continue;
857 }
858
Bjorn Helgaasaa23bdc2012-02-23 20:19:02 -0700859 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
Michal Simekd3afa582010-01-18 14:42:34 +0100860 pci_name(dev), i,
861 (unsigned long long)res->start,\
862 (unsigned long long)res->end,
863 (unsigned int)res->flags);
Michal Simekd3afa582010-01-18 14:42:34 +0100864 }
865}
866DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
867
868/* This function tries to figure out if a bridge resource has been initialized
869 * by the firmware or not. It doesn't have to be absolutely bullet proof, but
870 * things go more smoothly when it gets it right. It should covers cases such
871 * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
872 */
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800873static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
874 struct resource *res)
Michal Simekd3afa582010-01-18 14:42:34 +0100875{
876 struct pci_controller *hose = pci_bus_to_host(bus);
877 struct pci_dev *dev = bus->self;
878 resource_size_t offset;
879 u16 command;
880 int i;
881
Michal Simekd3afa582010-01-18 14:42:34 +0100882 /* Job is a bit different between memory and IO */
883 if (res->flags & IORESOURCE_MEM) {
884 /* If the BAR is non-0 (res != pci_mem_offset) then it's
885 * probably been initialized by somebody
886 */
887 if (res->start != hose->pci_mem_offset)
888 return 0;
889
890 /* The BAR is 0, let's check if memory decoding is enabled on
891 * the bridge. If not, we consider it unassigned
892 */
893 pci_read_config_word(dev, PCI_COMMAND, &command);
894 if ((command & PCI_COMMAND_MEMORY) == 0)
895 return 1;
896
897 /* Memory decoding is enabled and the BAR is 0. If any of
898 * the bridge resources covers that starting address (0 then
899 * it's good enough for us for memory
900 */
901 for (i = 0; i < 3; i++) {
902 if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
903 hose->mem_resources[i].start == hose->pci_mem_offset)
904 return 0;
905 }
906
907 /* Well, it starts at 0 and we know it will collide so we may as
908 * well consider it as unassigned. That covers the Apple case.
909 */
910 return 1;
911 } else {
912 /* If the BAR is non-0, then we consider it assigned */
913 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
914 if (((res->start - offset) & 0xfffffffful) != 0)
915 return 0;
916
917 /* Here, we are a bit different than memory as typically IO
918 * space starting at low addresses -is- valid. What we do
919 * instead if that we consider as unassigned anything that
920 * doesn't have IO enabled in the PCI command register,
921 * and that's it.
922 */
923 pci_read_config_word(dev, PCI_COMMAND, &command);
924 if (command & PCI_COMMAND_IO)
925 return 0;
926
927 /* It's starting at 0 and IO is disabled in the bridge, consider
928 * it unassigned
929 */
930 return 1;
931 }
932}
933
934/* Fixup resources of a PCI<->PCI bridge */
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800935static void pcibios_fixup_bridge(struct pci_bus *bus)
Michal Simekd3afa582010-01-18 14:42:34 +0100936{
937 struct resource *res;
938 int i;
939
940 struct pci_dev *dev = bus->self;
941
Michal Simek8a66da72010-04-16 09:03:00 +0200942 pci_bus_for_each_resource(bus, res, i) {
Michal Simekd3afa582010-01-18 14:42:34 +0100943 if (!res)
944 continue;
945 if (!res->flags)
946 continue;
947 if (i >= 3 && bus->self->transparent)
948 continue;
949
950 pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
951 pci_name(dev), i,
952 (unsigned long long)res->start,\
953 (unsigned long long)res->end,
954 (unsigned int)res->flags);
955
Michal Simekd3afa582010-01-18 14:42:34 +0100956 /* Try to detect uninitialized P2P bridge resources,
957 * and clear them out so they get re-assigned later
958 */
959 if (pcibios_uninitialized_bridge_resource(bus, res)) {
960 res->flags = 0;
961 pr_debug("PCI:%s (unassigned)\n",
962 pci_name(dev));
963 } else {
964 pr_debug("PCI:%s %016llx-%016llx\n",
965 pci_name(dev),
966 (unsigned long long)res->start,
967 (unsigned long long)res->end);
968 }
969 }
970}
971
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800972void pcibios_setup_bus_self(struct pci_bus *bus)
Michal Simekd3afa582010-01-18 14:42:34 +0100973{
974 /* Fix up the bus resources for P2P bridges */
975 if (bus->self != NULL)
976 pcibios_fixup_bridge(bus);
977}
978
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800979void pcibios_setup_bus_devices(struct pci_bus *bus)
Michal Simekd3afa582010-01-18 14:42:34 +0100980{
981 struct pci_dev *dev;
982
983 pr_debug("PCI: Fixup bus devices %d (%s)\n",
984 bus->number, bus->self ? pci_name(bus->self) : "PHB");
985
986 list_for_each_entry(dev, &bus->devices, bus_list) {
Michal Simekd3afa582010-01-18 14:42:34 +0100987 /* Setup OF node pointer in archdata */
Michal Simek088ab302010-08-16 10:31:54 +0200988 dev->dev.of_node = pci_device_to_OF_node(dev);
Michal Simekd3afa582010-01-18 14:42:34 +0100989
990 /* Fixup NUMA node as it may not be setup yet by the generic
991 * code and is needed by the DMA init
992 */
993 set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
994
995 /* Hook up default DMA ops */
Nishanth Aravamudan6c3bbdd2010-09-15 11:05:51 -0700996 set_dma_ops(&dev->dev, pci_dma_ops);
997 dev->dev.archdata.dma_data = (void *)PCI_DRAM_OFFSET;
Michal Simekd3afa582010-01-18 14:42:34 +0100998
999 /* Read default IRQs and fixup if necessary */
1000 pci_read_irq_line(dev);
1001 }
1002}
1003
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -08001004void pcibios_fixup_bus(struct pci_bus *bus)
Michal Simekd3afa582010-01-18 14:42:34 +01001005{
1006 /* When called from the generic PCI probe, read PCI<->PCI bridge
1007 * bases. This is -not- called when generating the PCI tree from
1008 * the OF device-tree.
1009 */
1010 if (bus->self != NULL)
1011 pci_read_bridge_bases(bus);
1012
1013 /* Now fixup the bus bus */
1014 pcibios_setup_bus_self(bus);
1015
1016 /* Now fixup devices on that bus */
1017 pcibios_setup_bus_devices(bus);
1018}
1019EXPORT_SYMBOL(pcibios_fixup_bus);
1020
1021static int skip_isa_ioresource_align(struct pci_dev *dev)
1022{
Michal Simekd3afa582010-01-18 14:42:34 +01001023 return 0;
1024}
1025
1026/*
1027 * We need to avoid collisions with `mirrored' VGA ports
1028 * and other strange ISA hardware, so we always want the
1029 * addresses to be allocated in the 0x000-0x0ff region
1030 * modulo 0x400.
1031 *
1032 * Why? Because some silly external IO cards only decode
1033 * the low 10 bits of the IO address. The 0x00-0xff region
1034 * is reserved for motherboard devices that decode all 16
1035 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
1036 * but we want to try to avoid allocating at 0x2900-0x2bff
1037 * which might have be mirrored at 0x0100-0x03ff..
1038 */
Michal Simekc86fac42010-04-16 09:04:51 +02001039resource_size_t pcibios_align_resource(void *data, const struct resource *res,
Michal Simekd3afa582010-01-18 14:42:34 +01001040 resource_size_t size, resource_size_t align)
1041{
1042 struct pci_dev *dev = data;
Michal Simekc86fac42010-04-16 09:04:51 +02001043 resource_size_t start = res->start;
Michal Simekd3afa582010-01-18 14:42:34 +01001044
1045 if (res->flags & IORESOURCE_IO) {
Michal Simekd3afa582010-01-18 14:42:34 +01001046 if (skip_isa_ioresource_align(dev))
Michal Simekc86fac42010-04-16 09:04:51 +02001047 return start;
1048 if (start & 0x300)
Michal Simekd3afa582010-01-18 14:42:34 +01001049 start = (start + 0x3ff) & ~0x3ff;
Michal Simekd3afa582010-01-18 14:42:34 +01001050 }
Michal Simekc86fac42010-04-16 09:04:51 +02001051
1052 return start;
Michal Simekd3afa582010-01-18 14:42:34 +01001053}
1054EXPORT_SYMBOL(pcibios_align_resource);
1055
1056/*
1057 * Reparent resource children of pr that conflict with res
1058 * under res, and make res replace those children.
1059 */
1060static int __init reparent_resources(struct resource *parent,
1061 struct resource *res)
1062{
1063 struct resource *p, **pp;
1064 struct resource **firstpp = NULL;
1065
1066 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
1067 if (p->end < res->start)
1068 continue;
1069 if (res->end < p->start)
1070 break;
1071 if (p->start < res->start || p->end > res->end)
1072 return -1; /* not completely contained */
1073 if (firstpp == NULL)
1074 firstpp = pp;
1075 }
1076 if (firstpp == NULL)
1077 return -1; /* didn't find any conflicting entries? */
1078 res->parent = parent;
1079 res->child = *firstpp;
1080 res->sibling = *pp;
1081 *firstpp = res;
1082 *pp = NULL;
1083 for (p = res->child; p != NULL; p = p->sibling) {
1084 p->parent = res;
1085 pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
1086 p->name,
1087 (unsigned long long)p->start,
1088 (unsigned long long)p->end, res->name);
1089 }
1090 return 0;
1091}
1092
1093/*
1094 * Handle resources of PCI devices. If the world were perfect, we could
1095 * just allocate all the resource regions and do nothing more. It isn't.
1096 * On the other hand, we cannot just re-allocate all devices, as it would
1097 * require us to know lots of host bridge internals. So we attempt to
1098 * keep as much of the original configuration as possible, but tweak it
1099 * when it's found to be wrong.
1100 *
1101 * Known BIOS problems we have to work around:
1102 * - I/O or memory regions not configured
1103 * - regions configured, but not enabled in the command register
1104 * - bogus I/O addresses above 64K used
1105 * - expansion ROMs left enabled (this may sound harmless, but given
1106 * the fact the PCI specs explicitly allow address decoders to be
1107 * shared between expansion ROMs and other resource regions, it's
1108 * at least dangerous)
1109 *
1110 * Our solution:
1111 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
1112 * This gives us fixed barriers on where we can allocate.
1113 * (2) Allocate resources for all enabled devices. If there is
1114 * a collision, just mark the resource as unallocated. Also
1115 * disable expansion ROMs during this step.
1116 * (3) Try to allocate resources for disabled devices. If the
1117 * resources were assigned correctly, everything goes well,
1118 * if they weren't, they won't disturb allocation of other
1119 * resources.
1120 * (4) Assign new addresses to resources which were either
1121 * not configured at all or misconfigured. If explicitly
1122 * requested by the user, configure expansion ROM address
1123 * as well.
1124 */
1125
1126void pcibios_allocate_bus_resources(struct pci_bus *bus)
1127{
1128 struct pci_bus *b;
1129 int i;
1130 struct resource *res, *pr;
1131
1132 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1133 pci_domain_nr(bus), bus->number);
1134
Michal Simek8a66da72010-04-16 09:03:00 +02001135 pci_bus_for_each_resource(bus, res, i) {
Michal Simekd3afa582010-01-18 14:42:34 +01001136 if (!res || !res->flags
1137 || res->start > res->end || res->parent)
1138 continue;
1139 if (bus->parent == NULL)
1140 pr = (res->flags & IORESOURCE_IO) ?
1141 &ioport_resource : &iomem_resource;
1142 else {
1143 /* Don't bother with non-root busses when
1144 * re-assigning all resources. We clear the
1145 * resource flags as if they were colliding
1146 * and as such ensure proper re-allocation
1147 * later.
1148 */
Michal Simekd3afa582010-01-18 14:42:34 +01001149 pr = pci_find_parent_resource(bus->self, res);
1150 if (pr == res) {
1151 /* this happens when the generic PCI
1152 * code (wrongly) decides that this
1153 * bridge is transparent -- paulus
1154 */
1155 continue;
1156 }
1157 }
1158
1159 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
1160 "[0x%x], parent %p (%s)\n",
1161 bus->self ? pci_name(bus->self) : "PHB",
1162 bus->number, i,
1163 (unsigned long long)res->start,
1164 (unsigned long long)res->end,
1165 (unsigned int)res->flags,
1166 pr, (pr && pr->name) ? pr->name : "nil");
1167
1168 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
1169 if (request_resource(pr, res) == 0)
1170 continue;
1171 /*
1172 * Must be a conflict with an existing entry.
1173 * Move that entry (or entries) under the
1174 * bridge resource and try again.
1175 */
1176 if (reparent_resources(pr, res) == 0)
1177 continue;
1178 }
1179 printk(KERN_WARNING "PCI: Cannot allocate resource region "
1180 "%d of PCI bridge %d, will remap\n", i, bus->number);
1181clear_resource:
Yinghai Lu837c4ef2010-06-03 13:43:03 -07001182 res->start = res->end = 0;
Michal Simekd3afa582010-01-18 14:42:34 +01001183 res->flags = 0;
1184 }
1185
1186 list_for_each_entry(b, &bus->children, node)
1187 pcibios_allocate_bus_resources(b);
1188}
1189
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -08001190static inline void alloc_resource(struct pci_dev *dev, int idx)
Michal Simekd3afa582010-01-18 14:42:34 +01001191{
1192 struct resource *pr, *r = &dev->resource[idx];
1193
1194 pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
1195 pci_name(dev), idx,
1196 (unsigned long long)r->start,
1197 (unsigned long long)r->end,
1198 (unsigned int)r->flags);
1199
1200 pr = pci_find_parent_resource(dev, r);
1201 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
1202 request_resource(pr, r) < 0) {
1203 printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
1204 " of device %s, will remap\n", idx, pci_name(dev));
1205 if (pr)
1206 pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
1207 pr,
1208 (unsigned long long)pr->start,
1209 (unsigned long long)pr->end,
1210 (unsigned int)pr->flags);
1211 /* We'll assign a new address later */
1212 r->flags |= IORESOURCE_UNSET;
1213 r->end -= r->start;
1214 r->start = 0;
1215 }
1216}
1217
1218static void __init pcibios_allocate_resources(int pass)
1219{
1220 struct pci_dev *dev = NULL;
1221 int idx, disabled;
1222 u16 command;
1223 struct resource *r;
1224
1225 for_each_pci_dev(dev) {
1226 pci_read_config_word(dev, PCI_COMMAND, &command);
1227 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
1228 r = &dev->resource[idx];
1229 if (r->parent) /* Already allocated */
1230 continue;
1231 if (!r->flags || (r->flags & IORESOURCE_UNSET))
1232 continue; /* Not assigned at all */
1233 /* We only allocate ROMs on pass 1 just in case they
1234 * have been screwed up by firmware
1235 */
1236 if (idx == PCI_ROM_RESOURCE)
1237 disabled = 1;
1238 if (r->flags & IORESOURCE_IO)
1239 disabled = !(command & PCI_COMMAND_IO);
1240 else
1241 disabled = !(command & PCI_COMMAND_MEMORY);
1242 if (pass == disabled)
1243 alloc_resource(dev, idx);
1244 }
1245 if (pass)
1246 continue;
1247 r = &dev->resource[PCI_ROM_RESOURCE];
1248 if (r->flags) {
1249 /* Turn the ROM off, leave the resource region,
1250 * but keep it unregistered.
1251 */
1252 u32 reg;
1253 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1254 if (reg & PCI_ROM_ADDRESS_ENABLE) {
1255 pr_debug("PCI: Switching off ROM of %s\n",
1256 pci_name(dev));
1257 r->flags &= ~IORESOURCE_ROM_ENABLE;
1258 pci_write_config_dword(dev, dev->rom_base_reg,
1259 reg & ~PCI_ROM_ADDRESS_ENABLE);
1260 }
1261 }
1262 }
1263}
1264
1265static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1266{
1267 struct pci_controller *hose = pci_bus_to_host(bus);
1268 resource_size_t offset;
1269 struct resource *res, *pres;
1270 int i;
1271
1272 pr_debug("Reserving legacy ranges for domain %04x\n",
1273 pci_domain_nr(bus));
1274
1275 /* Check for IO */
1276 if (!(hose->io_resource.flags & IORESOURCE_IO))
1277 goto no_io;
1278 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1279 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1280 BUG_ON(res == NULL);
1281 res->name = "Legacy IO";
1282 res->flags = IORESOURCE_IO;
1283 res->start = offset;
1284 res->end = (offset + 0xfff) & 0xfffffffful;
1285 pr_debug("Candidate legacy IO: %pR\n", res);
1286 if (request_resource(&hose->io_resource, res)) {
1287 printk(KERN_DEBUG
1288 "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1289 pci_domain_nr(bus), bus->number, res);
1290 kfree(res);
1291 }
1292
1293 no_io:
1294 /* Check for memory */
1295 offset = hose->pci_mem_offset;
1296 pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
1297 for (i = 0; i < 3; i++) {
1298 pres = &hose->mem_resources[i];
1299 if (!(pres->flags & IORESOURCE_MEM))
1300 continue;
1301 pr_debug("hose mem res: %pR\n", pres);
1302 if ((pres->start - offset) <= 0xa0000 &&
1303 (pres->end - offset) >= 0xbffff)
1304 break;
1305 }
1306 if (i >= 3)
1307 return;
1308 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1309 BUG_ON(res == NULL);
1310 res->name = "Legacy VGA memory";
1311 res->flags = IORESOURCE_MEM;
1312 res->start = 0xa0000 + offset;
1313 res->end = 0xbffff + offset;
1314 pr_debug("Candidate VGA memory: %pR\n", res);
1315 if (request_resource(pres, res)) {
1316 printk(KERN_DEBUG
1317 "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1318 pci_domain_nr(bus), bus->number, res);
1319 kfree(res);
1320 }
1321}
1322
1323void __init pcibios_resource_survey(void)
1324{
1325 struct pci_bus *b;
1326
1327 /* Allocate and assign resources. If we re-assign everything, then
1328 * we skip the allocate phase
1329 */
1330 list_for_each_entry(b, &pci_root_buses, node)
1331 pcibios_allocate_bus_resources(b);
1332
Bjorn Helgaase5b36842012-02-23 20:18:57 -07001333 pcibios_allocate_resources(0);
1334 pcibios_allocate_resources(1);
Michal Simekd3afa582010-01-18 14:42:34 +01001335
1336 /* Before we start assigning unassigned resource, we try to reserve
1337 * the low IO area and the VGA memory area if they intersect the
1338 * bus available resources to avoid allocating things on top of them
1339 */
Bjorn Helgaase5b36842012-02-23 20:18:57 -07001340 list_for_each_entry(b, &pci_root_buses, node)
1341 pcibios_reserve_legacy_regions(b);
Michal Simekd3afa582010-01-18 14:42:34 +01001342
Bjorn Helgaase5b36842012-02-23 20:18:57 -07001343 /* Now proceed to assigning things that were left unassigned */
1344 pr_debug("PCI: Assigning unassigned resources...\n");
1345 pci_assign_unassigned_resources();
Michal Simekd3afa582010-01-18 14:42:34 +01001346}
1347
Michal Simekd3afa582010-01-18 14:42:34 +01001348/* This is used by the PCI hotplug driver to allocate resource
1349 * of newly plugged busses. We can try to consolidate with the
1350 * rest of the code later, for now, keep it as-is as our main
1351 * resource allocation function doesn't deal with sub-trees yet.
1352 */
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -08001353void pcibios_claim_one_bus(struct pci_bus *bus)
Michal Simekd3afa582010-01-18 14:42:34 +01001354{
1355 struct pci_dev *dev;
1356 struct pci_bus *child_bus;
1357
1358 list_for_each_entry(dev, &bus->devices, bus_list) {
1359 int i;
1360
1361 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1362 struct resource *r = &dev->resource[i];
1363
1364 if (r->parent || !r->start || !r->flags)
1365 continue;
1366
1367 pr_debug("PCI: Claiming %s: "
1368 "Resource %d: %016llx..%016llx [%x]\n",
1369 pci_name(dev), i,
1370 (unsigned long long)r->start,
1371 (unsigned long long)r->end,
1372 (unsigned int)r->flags);
1373
1374 pci_claim_resource(dev, i);
1375 }
1376 }
1377
1378 list_for_each_entry(child_bus, &bus->children, node)
1379 pcibios_claim_one_bus(child_bus);
1380}
1381EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1382
1383
1384/* pcibios_finish_adding_to_bus
1385 *
1386 * This is to be called by the hotplug code after devices have been
1387 * added to a bus, this include calling it for a PHB that is just
1388 * being added
1389 */
1390void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1391{
1392 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1393 pci_domain_nr(bus), bus->number);
1394
1395 /* Allocate bus and devices resources */
1396 pcibios_allocate_bus_resources(bus);
1397 pcibios_claim_one_bus(bus);
1398
1399 /* Add new devices to global lists. Register in proc, sysfs. */
1400 pci_bus_add_devices(bus);
1401
1402 /* Fixup EEH */
Michal Simek1ce24702010-05-13 12:09:54 +02001403 /* eeh_add_device_tree_late(bus); */
Michal Simekd3afa582010-01-18 14:42:34 +01001404}
1405EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1406
Michal Simekd3afa582010-01-18 14:42:34 +01001407int pcibios_enable_device(struct pci_dev *dev, int mask)
1408{
1409 return pci_enable_resources(dev, mask);
1410}
1411
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -08001412static void pcibios_setup_phb_resources(struct pci_controller *hose,
1413 struct list_head *resources)
Michal Simekd3afa582010-01-18 14:42:34 +01001414{
Bjorn Helgaas5420e462012-05-15 17:03:25 -06001415 unsigned long io_offset;
Michal Simekd3afa582010-01-18 14:42:34 +01001416 struct resource *res;
1417 int i;
1418
1419 /* Hookup PHB IO resource */
Bjorn Helgaas58de74b2011-10-28 16:26:46 -06001420 res = &hose->io_resource;
1421
1422 /* Fixup IO space offset */
1423 io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
1424 res->start = (res->start + io_offset) & 0xffffffffu;
1425 res->end = (res->end + io_offset) & 0xffffffffu;
Michal Simekd3afa582010-01-18 14:42:34 +01001426
1427 if (!res->flags) {
1428 printk(KERN_WARNING "PCI: I/O resource not set for host"
1429 " bridge %s (domain %d)\n",
1430 hose->dn->full_name, hose->global_number);
1431 /* Workaround for lack of IO resource only on 32-bit */
1432 res->start = (unsigned long)hose->io_base_virt - isa_io_base;
1433 res->end = res->start + IO_SPACE_LIMIT;
1434 res->flags = IORESOURCE_IO;
1435 }
Bjorn Helgaasaa23bdc2012-02-23 20:19:02 -07001436 pci_add_resource_offset(resources, res, hose->io_base_virt - _IO_BASE);
Michal Simekd3afa582010-01-18 14:42:34 +01001437
1438 pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
1439 (unsigned long long)res->start,
1440 (unsigned long long)res->end,
1441 (unsigned long)res->flags);
1442
1443 /* Hookup PHB Memory resources */
1444 for (i = 0; i < 3; ++i) {
1445 res = &hose->mem_resources[i];
1446 if (!res->flags) {
1447 if (i > 0)
1448 continue;
1449 printk(KERN_ERR "PCI: Memory resource 0 not set for "
1450 "host bridge %s (domain %d)\n",
1451 hose->dn->full_name, hose->global_number);
1452
1453 /* Workaround for lack of MEM resource only on 32-bit */
1454 res->start = hose->pci_mem_offset;
1455 res->end = (resource_size_t)-1LL;
1456 res->flags = IORESOURCE_MEM;
1457
1458 }
Bjorn Helgaasaa23bdc2012-02-23 20:19:02 -07001459 pci_add_resource_offset(resources, res, hose->pci_mem_offset);
Michal Simekd3afa582010-01-18 14:42:34 +01001460
1461 pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
1462 i, (unsigned long long)res->start,
1463 (unsigned long long)res->end,
1464 (unsigned long)res->flags);
1465 }
1466
1467 pr_debug("PCI: PHB MEM offset = %016llx\n",
1468 (unsigned long long)hose->pci_mem_offset);
1469 pr_debug("PCI: PHB IO offset = %08lx\n",
1470 (unsigned long)hose->io_base_virt - _IO_BASE);
1471}
1472
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001473struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
1474{
1475 struct pci_controller *hose = bus->sysdata;
1476
1477 return of_node_get(hose->dn);
1478}
1479
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -08001480static void pcibios_scan_phb(struct pci_controller *hose)
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001481{
Bjorn Helgaas58de74b2011-10-28 16:26:46 -06001482 LIST_HEAD(resources);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001483 struct pci_bus *bus;
1484 struct device_node *node = hose->dn;
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001485
Grant Likely74a7f082012-06-15 11:50:25 -06001486 pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001487
Bjorn Helgaas58de74b2011-10-28 16:26:46 -06001488 pcibios_setup_phb_resources(hose, &resources);
1489
Bjorn Helgaas4723b982011-10-28 16:26:52 -06001490 bus = pci_scan_root_bus(hose->parent, hose->first_busno,
1491 hose->ops, hose, &resources);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001492 if (bus == NULL) {
1493 printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
1494 hose->global_number);
Bjorn Helgaas58de74b2011-10-28 16:26:46 -06001495 pci_free_resource_list(&resources);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001496 return;
1497 }
Yinghai Lub918c622012-05-17 18:51:11 -07001498 bus->busn_res.start = hose->first_busno;
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001499 hose->bus = bus;
1500
Yinghai Lub918c622012-05-17 18:51:11 -07001501 hose->last_busno = bus->busn_res.end;
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001502}
1503
1504static int __init pcibios_init(void)
1505{
1506 struct pci_controller *hose, *tmp;
1507 int next_busno = 0;
1508
1509 printk(KERN_INFO "PCI: Probing PCI hardware\n");
1510
1511 /* Scan all of the recorded PCI controllers. */
1512 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1513 hose->last_busno = 0xff;
1514 pcibios_scan_phb(hose);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001515 if (next_busno <= hose->last_busno)
1516 next_busno = hose->last_busno + 1;
1517 }
1518 pci_bus_count = next_busno;
1519
1520 /* Call common code to handle resource allocation */
1521 pcibios_resource_survey();
1522
1523 return 0;
1524}
1525
1526subsys_initcall(pcibios_init);
1527
1528static struct pci_controller *pci_bus_to_hose(int bus)
1529{
1530 struct pci_controller *hose, *tmp;
1531
1532 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1533 if (bus >= hose->first_busno && bus <= hose->last_busno)
1534 return hose;
1535 return NULL;
1536}
1537
1538/* Provide information on locations of various I/O regions in physical
1539 * memory. Do this on a per-card basis so that we choose the right
1540 * root bridge.
1541 * Note that the returned IO or memory base is a physical address
1542 */
1543
1544long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
1545{
1546 struct pci_controller *hose;
1547 long result = -EOPNOTSUPP;
1548
1549 hose = pci_bus_to_hose(bus);
1550 if (!hose)
1551 return -ENODEV;
1552
1553 switch (which) {
1554 case IOBASE_BRIDGE_NUMBER:
1555 return (long)hose->first_busno;
1556 case IOBASE_MEMORY:
1557 return (long)hose->pci_mem_offset;
1558 case IOBASE_IO:
1559 return (long)hose->io_base_phys;
1560 case IOBASE_ISA_IO:
1561 return (long)isa_io_base;
1562 case IOBASE_ISA_MEM:
1563 return (long)isa_mem_base;
1564 }
1565
1566 return result;
1567}
1568
Michal Simekd3afa582010-01-18 14:42:34 +01001569/*
1570 * Null PCI config access functions, for the case when we can't
1571 * find a hose.
1572 */
1573#define NULL_PCI_OP(rw, size, type) \
1574static int \
1575null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1576{ \
1577 return PCIBIOS_DEVICE_NOT_FOUND; \
1578}
1579
1580static int
1581null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1582 int len, u32 *val)
1583{
1584 return PCIBIOS_DEVICE_NOT_FOUND;
1585}
1586
1587static int
1588null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1589 int len, u32 val)
1590{
1591 return PCIBIOS_DEVICE_NOT_FOUND;
1592}
1593
1594static struct pci_ops null_pci_ops = {
1595 .read = null_read_config,
1596 .write = null_write_config,
1597};
1598
1599/*
1600 * These functions are used early on before PCI scanning is done
1601 * and all of the pci_dev and pci_bus structures have been created.
1602 */
1603static struct pci_bus *
1604fake_pci_bus(struct pci_controller *hose, int busnr)
1605{
1606 static struct pci_bus bus;
1607
1608 if (!hose)
1609 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1610
1611 bus.number = busnr;
1612 bus.sysdata = hose;
1613 bus.ops = hose ? hose->ops : &null_pci_ops;
1614 return &bus;
1615}
1616
1617#define EARLY_PCI_OP(rw, size, type) \
1618int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1619 int devfn, int offset, type value) \
1620{ \
1621 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1622 devfn, offset, value); \
1623}
1624
1625EARLY_PCI_OP(read, byte, u8 *)
1626EARLY_PCI_OP(read, word, u16 *)
1627EARLY_PCI_OP(read, dword, u32 *)
1628EARLY_PCI_OP(write, byte, u8)
1629EARLY_PCI_OP(write, word, u16)
1630EARLY_PCI_OP(write, dword, u32)
1631
1632int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1633 int cap)
1634{
1635 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1636}
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001637