blob: 45e947aeade4a3f0e01807c9b4fb4d5ac64dfe75 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/***************************************************************************/
2
3/*
Greg Ungererece9ae62014-08-19 11:55:24 +10004 * m528x.c -- platform support for ColdFire 528x based boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03006 * Sub-architcture dependent initialization code for the Freescale
Greg Ungerer980f9232009-04-28 14:24:25 +10007 * 5280, 5281 and 5282 CPUs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Copyright (C) 1999-2003, Greg Ungerer (gerg@snapgear.com)
10 * Copyright (C) 2001-2003, SnapGear Inc. (www.snapgear.com)
11 */
12
13/***************************************************************************/
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/param.h>
17#include <linux/init.h>
Greg Ungerereb49e902008-02-01 17:34:50 +100018#include <linux/platform_device.h>
Greg Ungerereb49e902008-02-01 17:34:50 +100019#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/machdep.h>
21#include <asm/coldfire.h>
22#include <asm/mcfsim.h>
Greg Ungerereb49e902008-02-01 17:34:50 +100023#include <asm/mcfuart.h>
Greg Ungerer87f37762012-07-13 16:04:22 +100024#include <asm/mcfclk.h>
25
26/***************************************************************************/
27
28DEFINE_CLK(pll, "pll.0", MCF_CLK);
29DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
30DEFINE_CLK(mcfpit0, "mcfpit.0", MCF_CLK);
31DEFINE_CLK(mcfpit1, "mcfpit.1", MCF_CLK);
32DEFINE_CLK(mcfpit2, "mcfpit.2", MCF_CLK);
33DEFINE_CLK(mcfpit3, "mcfpit.3", MCF_CLK);
34DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
35DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
36DEFINE_CLK(mcfuart2, "mcfuart.2", MCF_BUSCLK);
Steven King74859522014-05-14 10:06:29 -070037DEFINE_CLK(mcfqspi0, "mcfqspi.0", MCF_BUSCLK);
Greg Ungerer87f37762012-07-13 16:04:22 +100038DEFINE_CLK(fec0, "fec.0", MCF_BUSCLK);
39
40struct clk *mcf_clks[] = {
41 &clk_pll,
42 &clk_sys,
43 &clk_mcfpit0,
44 &clk_mcfpit1,
45 &clk_mcfpit2,
46 &clk_mcfpit3,
47 &clk_mcfuart0,
48 &clk_mcfuart1,
49 &clk_mcfuart2,
Steven King74859522014-05-14 10:06:29 -070050 &clk_mcfqspi0,
Greg Ungerer87f37762012-07-13 16:04:22 +100051 &clk_fec0,
52 NULL
53};
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
55/***************************************************************************/
56
Steven King91d60412010-01-22 12:43:03 -080057static void __init m528x_qspi_init(void)
58{
Steven King151d14f2014-05-14 10:07:55 -070059#if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
Steven King91d60412010-01-22 12:43:03 -080060 /* setup Port QS for QSPI with gpio CS control */
61 __raw_writeb(0x07, MCFGPIO_PQSPAR);
Steven King83ca6002012-05-06 12:22:53 -070062#endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
Steven King151d14f2014-05-14 10:07:55 -070063}
Greg Ungerereb49e902008-02-01 17:34:50 +100064
65/***************************************************************************/
66
Greg Ungerercae82a82011-12-24 01:00:48 +100067static void __init m528x_uarts_init(void)
Greg Ungerereb49e902008-02-01 17:34:50 +100068{
69 u8 port;
Greg Ungerereb49e902008-02-01 17:34:50 +100070
Greg Ungerereb49e902008-02-01 17:34:50 +100071 /* make sure PUAPAR is set for UART0 and UART1 */
Greg Ungerer0371a1c2013-03-04 11:51:45 +100072 port = readb(MCFGPIO_PUAPAR);
Greg Ungerercae82a82011-12-24 01:00:48 +100073 port |= 0x03 | (0x03 << 2);
Steven Kingeac57942012-05-21 13:10:19 -070074 writeb(port, MCFGPIO_PUAPAR);
Greg Ungerereb49e902008-02-01 17:34:50 +100075}
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77/***************************************************************************/
78
Greg Ungererffba3f42009-02-26 22:40:38 -080079static void __init m528x_fec_init(void)
80{
Greg Ungererffba3f42009-02-26 22:40:38 -080081 u16 v16;
82
Greg Ungererffba3f42009-02-26 22:40:38 -080083 /* Set multi-function pins to ethernet mode for fec0 */
Greg Ungerera91f7412012-09-17 12:20:20 +100084 v16 = readw(MCFGPIO_PASPAR);
85 writew(v16 | 0xf00, MCFGPIO_PASPAR);
86 writeb(0xc0, MCFGPIO_PEHLPAR);
Greg Ungererffba3f42009-02-26 22:40:38 -080087}
88
89/***************************************************************************/
90
Steve Bennett188a9a42008-05-01 12:17:08 +100091#ifdef CONFIG_WILDFIRE
92void wildfire_halt(void)
93{
94 writeb(0, 0x30000007);
95 writeb(0x2, 0x30000007);
96}
97#endif
98
99#ifdef CONFIG_WILDFIREMOD
100void wildfiremod_halt(void)
101{
102 printk(KERN_INFO "WildFireMod hibernating...\n");
103
104 /* Set portE.5 to Digital IO */
105 MCF5282_GPIO_PEPAR &= ~(1 << (5 * 2));
106
107 /* Make portE.5 an output */
108 MCF5282_GPIO_DDRE |= (1 << 5);
109
110 /* Now toggle portE.5 from low to high */
111 MCF5282_GPIO_PORTE &= ~(1 << 5);
112 MCF5282_GPIO_PORTE |= (1 << 5);
113
114 printk(KERN_EMERG "Failed to hibernate. Halting!\n");
115}
116#endif
117
Greg Ungerereb49e902008-02-01 17:34:50 +1000118void __init config_BSP(char *commandp, int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119{
Steve Bennett188a9a42008-05-01 12:17:08 +1000120#ifdef CONFIG_WILDFIRE
121 mach_halt = wildfire_halt;
122#endif
123#ifdef CONFIG_WILDFIREMOD
124 mach_halt = wildfiremod_halt;
125#endif
Greg Ungerer35aefb22012-01-23 15:34:58 +1000126 mach_sched_init = hw_timer_init;
Greg Ungerereb49e902008-02-01 17:34:50 +1000127 m528x_uarts_init();
Greg Ungererffba3f42009-02-26 22:40:38 -0800128 m528x_fec_init();
Steven King91d60412010-01-22 12:43:03 -0800129 m528x_qspi_init();
Greg Ungerereb49e902008-02-01 17:34:50 +1000130}
131
Greg Ungerereb49e902008-02-01 17:34:50 +1000132/***************************************************************************/