blob: 885844c1a3c3778d45764a05774eb58494ba9ef5 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Ivo van Doorn811aa9c2008-02-03 15:42:53 +01002 Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2500pci
23 Abstract: rt2500pci device specific routines.
24 Supported chipsets: RT2560.
25 */
26
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/delay.h>
28#include <linux/etherdevice.h>
29#include <linux/init.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/eeprom_93cx6.h>
34
35#include "rt2x00.h"
36#include "rt2x00pci.h"
37#include "rt2500pci.h"
38
39/*
40 * Register access.
41 * All access to the CSR registers will go through the methods
42 * rt2x00pci_register_read and rt2x00pci_register_write.
43 * BBP and RF register require indirect register access,
44 * and use the CSR registers BBPCSR and RFCSR to achieve this.
45 * These indirect registers work with busy bits,
46 * and we will try maximal REGISTER_BUSY_COUNT times to access
47 * the register while taking a REGISTER_BUSY_DELAY us delay
48 * between each attampt. When the busy bit is still set at that time,
49 * the access attempt is considered to have failed,
50 * and we will print an error.
51 */
Adam Baker0e14f6d2007-10-27 13:41:25 +020052static u32 rt2500pci_bbp_check(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -070053{
54 u32 reg;
55 unsigned int i;
56
57 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
58 rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
59 if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
60 break;
61 udelay(REGISTER_BUSY_DELAY);
62 }
63
64 return reg;
65}
66
Adam Baker0e14f6d2007-10-27 13:41:25 +020067static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070068 const unsigned int word, const u8 value)
69{
70 u32 reg;
71
72 /*
73 * Wait until the BBP becomes ready.
74 */
75 reg = rt2500pci_bbp_check(rt2x00dev);
76 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
77 ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
78 return;
79 }
80
81 /*
82 * Write the data into the BBP.
83 */
84 reg = 0;
85 rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
86 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
87 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
88 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
89
90 rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
91}
92
Adam Baker0e14f6d2007-10-27 13:41:25 +020093static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070094 const unsigned int word, u8 *value)
95{
96 u32 reg;
97
98 /*
99 * Wait until the BBP becomes ready.
100 */
101 reg = rt2500pci_bbp_check(rt2x00dev);
102 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
103 ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
104 return;
105 }
106
107 /*
108 * Write the request into the BBP.
109 */
110 reg = 0;
111 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
112 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
113 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
114
115 rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
116
117 /*
118 * Wait until the BBP becomes ready.
119 */
120 reg = rt2500pci_bbp_check(rt2x00dev);
121 if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
122 ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
123 *value = 0xff;
124 return;
125 }
126
127 *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
128}
129
Adam Baker0e14f6d2007-10-27 13:41:25 +0200130static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700131 const unsigned int word, const u32 value)
132{
133 u32 reg;
134 unsigned int i;
135
136 if (!word)
137 return;
138
139 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
140 rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
141 if (!rt2x00_get_field32(reg, RFCSR_BUSY))
142 goto rf_write;
143 udelay(REGISTER_BUSY_DELAY);
144 }
145
146 ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
147 return;
148
149rf_write:
150 reg = 0;
151 rt2x00_set_field32(&reg, RFCSR_VALUE, value);
152 rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
153 rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
154 rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
155
156 rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
157 rt2x00_rf_write(rt2x00dev, word, value);
158}
159
160static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
161{
162 struct rt2x00_dev *rt2x00dev = eeprom->data;
163 u32 reg;
164
165 rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
166
167 eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
168 eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
169 eeprom->reg_data_clock =
170 !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
171 eeprom->reg_chip_select =
172 !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
173}
174
175static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
176{
177 struct rt2x00_dev *rt2x00dev = eeprom->data;
178 u32 reg = 0;
179
180 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
181 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
182 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
183 !!eeprom->reg_data_clock);
184 rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
185 !!eeprom->reg_chip_select);
186
187 rt2x00pci_register_write(rt2x00dev, CSR21, reg);
188}
189
190#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700191static const struct rt2x00debug rt2500pci_rt2x00debug = {
192 .owner = THIS_MODULE,
193 .csr = {
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100194 .read = rt2x00pci_register_read,
195 .write = rt2x00pci_register_write,
196 .flags = RT2X00DEBUGFS_OFFSET,
197 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700198 .word_size = sizeof(u32),
199 .word_count = CSR_REG_SIZE / sizeof(u32),
200 },
201 .eeprom = {
202 .read = rt2x00_eeprom_read,
203 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100204 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700205 .word_size = sizeof(u16),
206 .word_count = EEPROM_SIZE / sizeof(u16),
207 },
208 .bbp = {
209 .read = rt2500pci_bbp_read,
210 .write = rt2500pci_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100211 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700212 .word_size = sizeof(u8),
213 .word_count = BBP_SIZE / sizeof(u8),
214 },
215 .rf = {
216 .read = rt2x00_rf_read,
217 .write = rt2500pci_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100218 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700219 .word_size = sizeof(u32),
220 .word_count = RF_SIZE / sizeof(u32),
221 },
222};
223#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
224
Ivo van Doorn58169522008-09-08 18:46:29 +0200225#ifdef CONFIG_RT2X00_LIB_RFKILL
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700226static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
227{
228 u32 reg;
229
230 rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
231 return rt2x00_get_field32(reg, GPIOCSR_BIT0);
232}
Ivo van Doorn81873e92007-10-06 14:14:06 +0200233#else
234#define rt2500pci_rfkill_poll NULL
Ivo van Doorn58169522008-09-08 18:46:29 +0200235#endif /* CONFIG_RT2X00_LIB_RFKILL */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700236
Ivo van Doorn771fd562008-09-08 19:07:15 +0200237#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200238static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100239 enum led_brightness brightness)
240{
241 struct rt2x00_led *led =
242 container_of(led_cdev, struct rt2x00_led, led_dev);
243 unsigned int enabled = brightness != LED_OFF;
Ivo van Doorna9450b72008-02-03 15:53:40 +0100244 u32 reg;
245
246 rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
247
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200248 if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
Ivo van Doorna9450b72008-02-03 15:53:40 +0100249 rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200250 else if (led->type == LED_TYPE_ACTIVITY)
251 rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100252
253 rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
254}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200255
256static int rt2500pci_blink_set(struct led_classdev *led_cdev,
257 unsigned long *delay_on,
258 unsigned long *delay_off)
259{
260 struct rt2x00_led *led =
261 container_of(led_cdev, struct rt2x00_led, led_dev);
262 u32 reg;
263
264 rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
265 rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
266 rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
267 rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
268
269 return 0;
270}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200271
272static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
273 struct rt2x00_led *led,
274 enum led_type type)
275{
276 led->rt2x00dev = rt2x00dev;
277 led->type = type;
278 led->led_dev.brightness_set = rt2500pci_brightness_set;
279 led->led_dev.blink_set = rt2500pci_blink_set;
280 led->flags = LED_INITIALIZED;
281}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200282#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100283
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700284/*
285 * Configuration handlers.
286 */
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100287static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
288 const unsigned int filter_flags)
289{
290 u32 reg;
291
292 /*
293 * Start configuration steps.
294 * Note that the version error will always be dropped
295 * and broadcast frames will always be accepted since
296 * there is no filter for it at this time.
297 */
298 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
299 rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
300 !(filter_flags & FIF_FCSFAIL));
301 rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
302 !(filter_flags & FIF_PLCPFAIL));
303 rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
304 !(filter_flags & FIF_CONTROL));
305 rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
306 !(filter_flags & FIF_PROMISC_IN_BSS));
307 rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200308 !(filter_flags & FIF_PROMISC_IN_BSS) &&
309 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100310 rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
311 rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
312 !(filter_flags & FIF_ALLMULTI));
313 rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
314 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
315}
316
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100317static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
318 struct rt2x00_intf *intf,
319 struct rt2x00intf_conf *conf,
320 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700321{
Ivo van Doorne58c6ac2008-04-21 19:00:47 +0200322 struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100323 unsigned int bcn_preload;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700324 u32 reg;
325
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100326 if (flags & CONFIG_UPDATE_TYPE) {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100327 /*
328 * Enable beacon config
329 */
Ivo van Doornbad13632008-11-09 20:47:00 +0100330 bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100331 rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
332 rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
333 rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
334 rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700335
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100336 /*
337 * Enable synchronisation.
338 */
339 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100340 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100341 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100342 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100343 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
344 }
345
346 if (flags & CONFIG_UPDATE_MAC)
347 rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
348 conf->mac, sizeof(conf->mac));
349
350 if (flags & CONFIG_UPDATE_BSSID)
351 rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
352 conf->bssid, sizeof(conf->bssid));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700353}
354
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100355static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
356 struct rt2x00lib_erp *erp)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700357{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200358 int preamble_mask;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700359 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700360
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200361 /*
362 * When short preamble is enabled, we should set bit 0x08
363 */
Ivo van Doorn72810372008-03-09 22:46:18 +0100364 preamble_mask = erp->short_preamble << 3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700365
366 rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
Ivo van Doorn72810372008-03-09 22:46:18 +0100367 rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
368 erp->ack_timeout);
369 rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
370 erp->ack_consume_time);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700371 rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
372
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700373 rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
Ivo van Doorn44a98092008-04-21 19:00:17 +0200374 rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700375 rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
Ivo van Doornbad13632008-11-09 20:47:00 +0100376 rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700377 rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
378
379 rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200380 rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700381 rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
Ivo van Doornbad13632008-11-09 20:47:00 +0100382 rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700383 rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
384
385 rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200386 rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700387 rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
Ivo van Doornbad13632008-11-09 20:47:00 +0100388 rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700389 rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
390
391 rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200392 rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700393 rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
Ivo van Doornbad13632008-11-09 20:47:00 +0100394 rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700395 rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100396
397 rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
398
399 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
400 rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
401 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
402
403 rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
404 rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
405 rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
406 rt2x00pci_register_write(rt2x00dev, CSR18, reg);
407
408 rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
409 rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
410 rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
411 rt2x00pci_register_write(rt2x00dev, CSR19, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700412}
413
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100414static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
415 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700416{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100417 u32 reg;
418 u8 r14;
419 u8 r2;
420
421 /*
422 * We should never come here because rt2x00lib is supposed
423 * to catch this and send us the correct antenna explicitely.
424 */
425 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
426 ant->tx == ANTENNA_SW_DIVERSITY);
427
428 rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
429 rt2500pci_bbp_read(rt2x00dev, 14, &r14);
430 rt2500pci_bbp_read(rt2x00dev, 2, &r2);
431
432 /*
433 * Configure the TX antenna.
434 */
435 switch (ant->tx) {
436 case ANTENNA_A:
437 rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
438 rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
439 rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
440 break;
441 case ANTENNA_B:
442 default:
443 rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
444 rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
445 rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
446 break;
447 }
448
449 /*
450 * Configure the RX antenna.
451 */
452 switch (ant->rx) {
453 case ANTENNA_A:
454 rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
455 break;
456 case ANTENNA_B:
457 default:
458 rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
459 break;
460 }
461
462 /*
463 * RT2525E and RT5222 need to flip TX I/Q
464 */
465 if (rt2x00_rf(&rt2x00dev->chip, RF2525E) ||
466 rt2x00_rf(&rt2x00dev->chip, RF5222)) {
467 rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
468 rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
469 rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
470
471 /*
472 * RT2525E does not need RX I/Q Flip.
473 */
474 if (rt2x00_rf(&rt2x00dev->chip, RF2525E))
475 rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
476 } else {
477 rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
478 rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
479 }
480
481 rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
482 rt2500pci_bbp_write(rt2x00dev, 14, r14);
483 rt2500pci_bbp_write(rt2x00dev, 2, r2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700484}
485
486static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200487 struct rf_channel *rf, const int txpower)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700488{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700489 u8 r70;
490
491 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700492 * Set TXpower.
493 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200494 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700495
496 /*
497 * Switch on tuning bits.
498 * For RT2523 devices we do not need to update the R1 register.
499 */
500 if (!rt2x00_rf(&rt2x00dev->chip, RF2523))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200501 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
502 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700503
504 /*
505 * For RT2525 we should first set the channel to half band higher.
506 */
507 if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
508 static const u32 vals[] = {
509 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
510 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
511 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
512 0x00080d2e, 0x00080d3a
513 };
514
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200515 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
516 rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
517 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
518 if (rf->rf4)
519 rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700520 }
521
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200522 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
523 rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
524 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
525 if (rf->rf4)
526 rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700527
528 /*
529 * Channel 14 requires the Japan filter bit to be set.
530 */
531 r70 = 0x46;
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200532 rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700533 rt2500pci_bbp_write(rt2x00dev, 70, r70);
534
535 msleep(1);
536
537 /*
538 * Switch off tuning bits.
539 * For RT2523 devices we do not need to update the R1 register.
540 */
541 if (!rt2x00_rf(&rt2x00dev->chip, RF2523)) {
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200542 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
543 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700544 }
545
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200546 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
547 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700548
549 /*
550 * Clear false CRC during channel switch.
551 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200552 rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700553}
554
555static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
556 const int txpower)
557{
558 u32 rf3;
559
560 rt2x00_rf_read(rt2x00dev, 3, &rf3);
561 rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
562 rt2500pci_rf_write(rt2x00dev, 3, rf3);
563}
564
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100565static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
566 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700567{
568 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700569
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100570 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
571 rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
572 libconf->conf->long_frame_max_tx_count);
573 rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
574 libconf->conf->short_frame_max_tx_count);
575 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700576}
577
578static void rt2500pci_config_duration(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200579 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700580{
581 u32 reg;
582
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700583 rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
584 rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
585 rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
586 rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
587
588 rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200589 rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
590 libconf->conf->beacon_int * 16);
591 rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
592 libconf->conf->beacon_int * 16);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700593 rt2x00pci_register_write(rt2x00dev, CSR12, reg);
594}
595
596static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100597 struct rt2x00lib_conf *libconf,
598 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700599{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100600 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200601 rt2500pci_config_channel(rt2x00dev, &libconf->rf,
602 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100603 if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
604 !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200605 rt2500pci_config_txpower(rt2x00dev,
606 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100607 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
608 rt2500pci_config_retry_limit(rt2x00dev, libconf);
609 if (flags & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200610 rt2500pci_config_duration(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700611}
612
613/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700614 * Link tuning
615 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200616static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
617 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700618{
619 u32 reg;
620
621 /*
622 * Update FCS error count from register.
623 */
624 rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200625 qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700626
627 /*
628 * Update False CCA count from register.
629 */
630 rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200631 qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700632}
633
634static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
635{
636 rt2500pci_bbp_write(rt2x00dev, 17, 0x48);
637 rt2x00dev->link.vgc_level = 0x48;
638}
639
640static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev)
641{
642 int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
643 u8 r17;
644
645 /*
646 * To prevent collisions with MAC ASIC on chipsets
647 * up to version C the link tuning should halt after 20
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100648 * seconds while being associated.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700649 */
Ivo van Doorn755a9572007-11-12 15:02:22 +0100650 if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D &&
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100651 rt2x00dev->intf_associated &&
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700652 rt2x00dev->link.count > 20)
653 return;
654
655 rt2500pci_bbp_read(rt2x00dev, 17, &r17);
656
657 /*
658 * Chipset versions C and lower should directly continue
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100659 * to the dynamic CCA tuning. Chipset version D and higher
660 * should go straight to dynamic CCA tuning when they
661 * are not associated.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700662 */
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100663 if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D ||
664 !rt2x00dev->intf_associated)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700665 goto dynamic_cca_tune;
666
667 /*
668 * A too low RSSI will cause too much false CCA which will
669 * then corrupt the R17 tuning. To remidy this the tuning should
670 * be stopped (While making sure the R17 value will not exceed limits)
671 */
672 if (rssi < -80 && rt2x00dev->link.count > 20) {
673 if (r17 >= 0x41) {
674 r17 = rt2x00dev->link.vgc_level;
675 rt2500pci_bbp_write(rt2x00dev, 17, r17);
676 }
677 return;
678 }
679
680 /*
681 * Special big-R17 for short distance
682 */
683 if (rssi >= -58) {
684 if (r17 != 0x50)
685 rt2500pci_bbp_write(rt2x00dev, 17, 0x50);
686 return;
687 }
688
689 /*
690 * Special mid-R17 for middle distance
691 */
692 if (rssi >= -74) {
693 if (r17 != 0x41)
694 rt2500pci_bbp_write(rt2x00dev, 17, 0x41);
695 return;
696 }
697
698 /*
699 * Leave short or middle distance condition, restore r17
700 * to the dynamic tuning range.
701 */
702 if (r17 >= 0x41) {
703 rt2500pci_bbp_write(rt2x00dev, 17, rt2x00dev->link.vgc_level);
704 return;
705 }
706
707dynamic_cca_tune:
708
709 /*
710 * R17 is inside the dynamic tuning range,
711 * start tuning the link based on the false cca counter.
712 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200713 if (rt2x00dev->link.qual.false_cca > 512 && r17 < 0x40) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700714 rt2500pci_bbp_write(rt2x00dev, 17, ++r17);
715 rt2x00dev->link.vgc_level = r17;
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200716 } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > 0x32) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700717 rt2500pci_bbp_write(rt2x00dev, 17, --r17);
718 rt2x00dev->link.vgc_level = r17;
719 }
720}
721
722/*
723 * Initialization functions.
724 */
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100725static bool rt2500pci_get_entry_state(struct queue_entry *entry)
726{
727 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
728 u32 word;
729
730 if (entry->queue->qid == QID_RX) {
731 rt2x00_desc_read(entry_priv->desc, 0, &word);
732
733 return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
734 } else {
735 rt2x00_desc_read(entry_priv->desc, 0, &word);
736
737 return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
738 rt2x00_get_field32(word, TXD_W0_VALID));
739 }
740}
741
742static void rt2500pci_clear_entry(struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700743{
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200744 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200745 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700746 u32 word;
747
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100748 if (entry->queue->qid == QID_RX) {
749 rt2x00_desc_read(entry_priv->desc, 1, &word);
750 rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
751 rt2x00_desc_write(entry_priv->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700752
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100753 rt2x00_desc_read(entry_priv->desc, 0, &word);
754 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
755 rt2x00_desc_write(entry_priv->desc, 0, word);
756 } else {
757 rt2x00_desc_read(entry_priv->desc, 0, &word);
758 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
759 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
760 rt2x00_desc_write(entry_priv->desc, 0, word);
761 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700762}
763
Ivo van Doorn181d6902008-02-05 16:42:23 -0500764static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700765{
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200766 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700767 u32 reg;
768
769 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700770 * Initialize registers.
771 */
772 rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500773 rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
774 rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
775 rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
776 rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700777 rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
778
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200779 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700780 rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100781 rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200782 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700783 rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
784
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200785 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700786 rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100787 rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200788 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700789 rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
790
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200791 entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700792 rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100793 rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200794 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700795 rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
796
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200797 entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700798 rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100799 rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200800 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700801 rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
802
803 rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
804 rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500805 rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700806 rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
807
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200808 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700809 rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200810 rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
811 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700812 rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
813
814 return 0;
815}
816
817static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
818{
819 u32 reg;
820
821 rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
822 rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
823 rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
824 rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
825
826 rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
827 rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
828 rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
829 rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
830 rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
831
832 rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
833 rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
834 rt2x00dev->rx->data_size / 128);
835 rt2x00pci_register_write(rt2x00dev, CSR9, reg);
836
837 /*
838 * Always use CWmin and CWmax set in descriptor.
839 */
840 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
841 rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
842 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
843
Ivo van Doorn1f909162008-07-08 13:45:20 +0200844 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
845 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
846 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
847 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
848 rt2x00_set_field32(&reg, CSR14_TCFP, 0);
849 rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
850 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
851 rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
852 rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
853 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
854
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700855 rt2x00pci_register_write(rt2x00dev, CNT3, 0);
856
857 rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
858 rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
859 rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
860 rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
861 rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
862 rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
863 rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
864 rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
865 rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
866 rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
867
868 rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
869 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
870 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
871 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
872 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
873 rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
874
875 rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
876 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
877 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
878 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
879 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
880 rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
881
882 rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
883 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
884 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
885 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
886 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
887 rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
888
889 rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
890 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
891 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
892 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
893 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
894 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
895 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
896 rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
897 rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
898 rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
899
900 rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
901 rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
902 rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
903 rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
904 rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
905 rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
906 rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
907 rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
908 rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
909
910 rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
911
912 rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
913 rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
914
915 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
916 return -EBUSY;
917
918 rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
919 rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
920
921 rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
922 rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
923 rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
924
925 rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
926 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
927 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
928 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
929 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
930 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
931 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
932 rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
933
934 rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
935
936 rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
937
938 rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
939 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
940 rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
941 rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
942 rt2x00pci_register_write(rt2x00dev, CSR1, reg);
943
944 rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
945 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
946 rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
947 rt2x00pci_register_write(rt2x00dev, CSR1, reg);
948
949 /*
950 * We must clear the FCS and FIFO error count.
951 * These registers are cleared on read,
952 * so we may pass a useless variable to store the value.
953 */
954 rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
955 rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
956
957 return 0;
958}
959
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200960static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
961{
962 unsigned int i;
963 u8 value;
964
965 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
966 rt2500pci_bbp_read(rt2x00dev, 0, &value);
967 if ((value != 0xff) && (value != 0x00))
968 return 0;
969 udelay(REGISTER_BUSY_DELAY);
970 }
971
972 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
973 return -EACCES;
974}
975
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700976static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
977{
978 unsigned int i;
979 u16 eeprom;
980 u8 reg_id;
981 u8 value;
982
Ivo van Doorn2b08da32008-06-03 18:58:56 +0200983 if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
984 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700985
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700986 rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
987 rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
988 rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
989 rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
990 rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
991 rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
992 rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
993 rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
994 rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
995 rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
996 rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
997 rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
998 rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
999 rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
1000 rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
1001 rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
1002 rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
1003 rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
1004 rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
1005 rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
1006 rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
1007 rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
1008 rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
1009 rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
1010 rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
1011 rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
1012 rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
1013 rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
1014 rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
1015 rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
1016
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001017 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1018 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1019
1020 if (eeprom != 0xffff && eeprom != 0x0000) {
1021 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1022 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001023 rt2500pci_bbp_write(rt2x00dev, reg_id, value);
1024 }
1025 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001026
1027 return 0;
1028}
1029
1030/*
1031 * Device state switch handlers.
1032 */
1033static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1034 enum dev_state state)
1035{
1036 u32 reg;
1037
1038 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
1039 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001040 (state == STATE_RADIO_RX_OFF) ||
1041 (state == STATE_RADIO_RX_OFF_LINK));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001042 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
1043}
1044
1045static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1046 enum dev_state state)
1047{
1048 int mask = (state == STATE_RADIO_IRQ_OFF);
1049 u32 reg;
1050
1051 /*
1052 * When interrupts are being enabled, the interrupt registers
1053 * should clear the register to assure a clean state.
1054 */
1055 if (state == STATE_RADIO_IRQ_ON) {
1056 rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
1057 rt2x00pci_register_write(rt2x00dev, CSR7, reg);
1058 }
1059
1060 /*
1061 * Only toggle the interrupts bits we are going to use.
1062 * Non-checked interrupt bits are disabled by default.
1063 */
1064 rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
1065 rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
1066 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
1067 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
1068 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
1069 rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
1070 rt2x00pci_register_write(rt2x00dev, CSR8, reg);
1071}
1072
1073static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1074{
1075 /*
1076 * Initialize all registers.
1077 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001078 if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
1079 rt2500pci_init_registers(rt2x00dev) ||
1080 rt2500pci_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001081 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001082
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001083 return 0;
1084}
1085
1086static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1087{
1088 u32 reg;
1089
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001090 rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
1091
1092 /*
1093 * Disable synchronisation.
1094 */
1095 rt2x00pci_register_write(rt2x00dev, CSR14, 0);
1096
1097 /*
1098 * Cancel RX and TX.
1099 */
1100 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
1101 rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
1102 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001103}
1104
1105static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
1106 enum dev_state state)
1107{
1108 u32 reg;
1109 unsigned int i;
1110 char put_to_sleep;
1111 char bbp_state;
1112 char rf_state;
1113
1114 put_to_sleep = (state != STATE_AWAKE);
1115
1116 rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
1117 rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
1118 rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
1119 rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
1120 rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
1121 rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
1122
1123 /*
1124 * Device is not guaranteed to be in the requested state yet.
1125 * We must wait until the register indicates that the
1126 * device has entered the correct state.
1127 */
1128 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1129 rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
1130 bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
1131 rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
1132 if (bbp_state == state && rf_state == state)
1133 return 0;
1134 msleep(10);
1135 }
1136
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001137 return -EBUSY;
1138}
1139
1140static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1141 enum dev_state state)
1142{
1143 int retval = 0;
1144
1145 switch (state) {
1146 case STATE_RADIO_ON:
1147 retval = rt2500pci_enable_radio(rt2x00dev);
1148 break;
1149 case STATE_RADIO_OFF:
1150 rt2500pci_disable_radio(rt2x00dev);
1151 break;
1152 case STATE_RADIO_RX_ON:
Ivo van Doorn61667d82008-02-25 23:15:05 +01001153 case STATE_RADIO_RX_ON_LINK:
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001154 case STATE_RADIO_RX_OFF:
Ivo van Doorn61667d82008-02-25 23:15:05 +01001155 case STATE_RADIO_RX_OFF_LINK:
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001156 rt2500pci_toggle_rx(rt2x00dev, state);
1157 break;
1158 case STATE_RADIO_IRQ_ON:
1159 case STATE_RADIO_IRQ_OFF:
1160 rt2500pci_toggle_irq(rt2x00dev, state);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001161 break;
1162 case STATE_DEEP_SLEEP:
1163 case STATE_SLEEP:
1164 case STATE_STANDBY:
1165 case STATE_AWAKE:
1166 retval = rt2500pci_set_state(rt2x00dev, state);
1167 break;
1168 default:
1169 retval = -ENOTSUPP;
1170 break;
1171 }
1172
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001173 if (unlikely(retval))
1174 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1175 state, retval);
1176
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001177 return retval;
1178}
1179
1180/*
1181 * TX descriptor initialization
1182 */
1183static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001184 struct sk_buff *skb,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001185 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001186{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001187 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001188 struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001189 __le32 *txd = skbdesc->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001190 u32 word;
1191
1192 /*
1193 * Start writing the descriptor words.
1194 */
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001195 rt2x00_desc_read(entry_priv->desc, 1, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001196 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001197 rt2x00_desc_write(entry_priv->desc, 1, word);
1198
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001199 rt2x00_desc_read(txd, 2, &word);
1200 rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001201 rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs);
1202 rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min);
1203 rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001204 rt2x00_desc_write(txd, 2, word);
1205
1206 rt2x00_desc_read(txd, 3, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001207 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
1208 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
1209 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
1210 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001211 rt2x00_desc_write(txd, 3, word);
1212
1213 rt2x00_desc_read(txd, 10, &word);
1214 rt2x00_set_field32(&word, TXD_W10_RTS,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001215 test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001216 rt2x00_desc_write(txd, 10, word);
1217
1218 rt2x00_desc_read(txd, 0, &word);
1219 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1220 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1221 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001222 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001223 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001224 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001225 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001226 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001227 rt2x00_set_field32(&word, TXD_W0_OFDM,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001228 test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001229 rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001230 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001231 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001232 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Peter Chubbbf4634a2008-07-31 10:56:34 +10001233 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skb->len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001234 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
1235 rt2x00_desc_write(txd, 0, word);
1236}
1237
1238/*
1239 * TX data initialization
1240 */
Ivo van Doornbd88a782008-07-09 15:12:44 +02001241static void rt2500pci_write_beacon(struct queue_entry *entry)
1242{
1243 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1244 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1245 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1246 u32 word;
1247 u32 reg;
1248
1249 /*
1250 * Disable beaconing while we are reloading the beacon data,
1251 * otherwise we might be sending out invalid data.
1252 */
1253 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
1254 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
1255 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
1256 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
1257 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
1258
1259 /*
1260 * Replace rt2x00lib allocated descriptor with the
1261 * pointer to the _real_ hardware descriptor.
1262 * After that, map the beacon to DMA and update the
1263 * descriptor.
1264 */
1265 memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
1266 skbdesc->desc = entry_priv->desc;
1267
1268 rt2x00queue_map_txskb(rt2x00dev, entry->skb);
1269
1270 rt2x00_desc_read(entry_priv->desc, 1, &word);
1271 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
1272 rt2x00_desc_write(entry_priv->desc, 1, word);
1273}
1274
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001275static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001276 const enum data_queue_qid queue)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001277{
1278 u32 reg;
1279
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001280 if (queue == QID_BEACON) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001281 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
1282 if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
Ivo van Doorn8af244c2008-03-09 22:42:59 +01001283 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
1284 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001285 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
1286 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
1287 }
1288 return;
1289 }
1290
1291 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001292 rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
1293 rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
1294 rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001295 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
1296}
1297
1298/*
1299 * RX control handlers
1300 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001301static void rt2500pci_fill_rxdone(struct queue_entry *entry,
1302 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001303{
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001304 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001305 u32 word0;
1306 u32 word2;
1307
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001308 rt2x00_desc_read(entry_priv->desc, 0, &word0);
1309 rt2x00_desc_read(entry_priv->desc, 2, &word2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001310
Johannes Berg4150c572007-09-17 01:29:23 -04001311 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001312 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Johannes Berg4150c572007-09-17 01:29:23 -04001313 if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001314 rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001315
Ivo van Doorn89993892008-03-09 22:49:04 +01001316 /*
1317 * Obtain the status about this packet.
1318 * When frame was received with an OFDM bitrate,
1319 * the signal is the PLCP value. If it was received with
1320 * a CCK bitrate the signal is the rate in 100kbit/s.
1321 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001322 rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
1323 rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
1324 entry->queue->rt2x00dev->rssi_offset;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001325 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001326
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001327 if (rt2x00_get_field32(word0, RXD_W0_OFDM))
1328 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn6c6aa3c2008-08-29 21:07:16 +02001329 else
1330 rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001331 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1332 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001333}
1334
1335/*
1336 * Interrupt functions.
1337 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001338static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001339 const enum data_queue_qid queue_idx)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001340{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001341 struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001342 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001343 struct queue_entry *entry;
1344 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001345 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001346
Ivo van Doorn181d6902008-02-05 16:42:23 -05001347 while (!rt2x00queue_empty(queue)) {
1348 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001349 entry_priv = entry->priv_data;
1350 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001351
1352 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1353 !rt2x00_get_field32(word, TXD_W0_VALID))
1354 break;
1355
1356 /*
1357 * Obtain the status about this packet.
1358 */
Ivo van Doornfb55f4d12008-05-10 13:42:06 +02001359 txdesc.flags = 0;
1360 switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
1361 case 0: /* Success */
1362 case 1: /* Success with retry */
1363 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
1364 break;
1365 case 2: /* Failure, excessive retries */
1366 __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
1367 /* Don't break, this is a failed frame! */
1368 default: /* Failure */
1369 __set_bit(TXDONE_FAILURE, &txdesc.flags);
1370 }
Ivo van Doorn181d6902008-02-05 16:42:23 -05001371 txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001372
Ivo van Doornd74f5ba2008-06-16 19:56:54 +02001373 rt2x00lib_txdone(entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001374 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001375}
1376
1377static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
1378{
1379 struct rt2x00_dev *rt2x00dev = dev_instance;
1380 u32 reg;
1381
1382 /*
1383 * Get the interrupt sources & saved to local variable.
1384 * Write register value back to clear pending interrupts.
1385 */
1386 rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
1387 rt2x00pci_register_write(rt2x00dev, CSR7, reg);
1388
1389 if (!reg)
1390 return IRQ_NONE;
1391
Ivo van Doorn0262ab02008-08-29 21:04:26 +02001392 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001393 return IRQ_HANDLED;
1394
1395 /*
1396 * Handle interrupts, walk through all bits
1397 * and run the tasks, the bits are checked in order of
1398 * priority.
1399 */
1400
1401 /*
1402 * 1 - Beacon timer expired interrupt.
1403 */
1404 if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1405 rt2x00lib_beacondone(rt2x00dev);
1406
1407 /*
1408 * 2 - Rx ring done interrupt.
1409 */
1410 if (rt2x00_get_field32(reg, CSR7_RXDONE))
1411 rt2x00pci_rxdone(rt2x00dev);
1412
1413 /*
1414 * 3 - Atim ring transmit done interrupt.
1415 */
1416 if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001417 rt2500pci_txdone(rt2x00dev, QID_ATIM);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001418
1419 /*
1420 * 4 - Priority ring transmit done interrupt.
1421 */
1422 if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001423 rt2500pci_txdone(rt2x00dev, QID_AC_BE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001424
1425 /*
1426 * 5 - Tx ring transmit done interrupt.
1427 */
1428 if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001429 rt2500pci_txdone(rt2x00dev, QID_AC_BK);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001430
1431 return IRQ_HANDLED;
1432}
1433
1434/*
1435 * Device probe functions.
1436 */
1437static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1438{
1439 struct eeprom_93cx6 eeprom;
1440 u32 reg;
1441 u16 word;
1442 u8 *mac;
1443
1444 rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
1445
1446 eeprom.data = rt2x00dev;
1447 eeprom.register_read = rt2500pci_eepromregister_read;
1448 eeprom.register_write = rt2500pci_eepromregister_write;
1449 eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1450 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1451 eeprom.reg_data_in = 0;
1452 eeprom.reg_data_out = 0;
1453 eeprom.reg_data_clock = 0;
1454 eeprom.reg_chip_select = 0;
1455
1456 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1457 EEPROM_SIZE / sizeof(u16));
1458
1459 /*
1460 * Start validation of the data that has been read.
1461 */
1462 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1463 if (!is_valid_ether_addr(mac)) {
1464 random_ether_addr(mac);
Johannes Berge1749612008-10-27 15:59:26 -07001465 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001466 }
1467
1468 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1469 if (word == 0xffff) {
1470 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001471 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1472 ANTENNA_SW_DIVERSITY);
1473 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1474 ANTENNA_SW_DIVERSITY);
1475 rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
1476 LED_MODE_DEFAULT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001477 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1478 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1479 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
1480 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1481 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
1482 }
1483
1484 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1485 if (word == 0xffff) {
1486 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
1487 rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
1488 rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
1489 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1490 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1491 }
1492
1493 rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
1494 if (word == 0xffff) {
1495 rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
1496 DEFAULT_RSSI_OFFSET);
1497 rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
1498 EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
1499 }
1500
1501 return 0;
1502}
1503
1504static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1505{
1506 u32 reg;
1507 u16 value;
1508 u16 eeprom;
1509
1510 /*
1511 * Read EEPROM word for configuration.
1512 */
1513 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1514
1515 /*
1516 * Identify RF chipset.
1517 */
1518 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1519 rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
1520 rt2x00_set_chip(rt2x00dev, RT2560, value, reg);
1521
1522 if (!rt2x00_rf(&rt2x00dev->chip, RF2522) &&
1523 !rt2x00_rf(&rt2x00dev->chip, RF2523) &&
1524 !rt2x00_rf(&rt2x00dev->chip, RF2524) &&
1525 !rt2x00_rf(&rt2x00dev->chip, RF2525) &&
1526 !rt2x00_rf(&rt2x00dev->chip, RF2525E) &&
1527 !rt2x00_rf(&rt2x00dev->chip, RF5222)) {
1528 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1529 return -ENODEV;
1530 }
1531
1532 /*
1533 * Identify default antenna configuration.
1534 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001535 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001536 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001537 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001538 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1539
1540 /*
1541 * Store led mode, for correct led behaviour.
1542 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02001543#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna9450b72008-02-03 15:53:40 +01001544 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1545
Ivo van Doorn475433b2008-06-03 20:30:01 +02001546 rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
1547 if (value == LED_MODE_TXRX_ACTIVITY)
1548 rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
1549 LED_TYPE_ACTIVITY);
Ivo van Doorn771fd562008-09-08 19:07:15 +02001550#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001551
1552 /*
1553 * Detect if this device has an hardware controlled radio.
1554 */
Ivo van Doorn58169522008-09-08 18:46:29 +02001555#ifdef CONFIG_RT2X00_LIB_RFKILL
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001556 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn066cb632007-09-25 20:55:39 +02001557 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doorn58169522008-09-08 18:46:29 +02001558#endif /* CONFIG_RT2X00_LIB_RFKILL */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001559
1560 /*
1561 * Check if the BBP tuning should be enabled.
1562 */
1563 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1564
1565 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
1566 __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
1567
1568 /*
1569 * Read the RSSI <-> dBm offset information.
1570 */
1571 rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
1572 rt2x00dev->rssi_offset =
1573 rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
1574
1575 return 0;
1576}
1577
1578/*
1579 * RF value list for RF2522
1580 * Supports: 2.4 GHz
1581 */
1582static const struct rf_channel rf_vals_bg_2522[] = {
1583 { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
1584 { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
1585 { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
1586 { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
1587 { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
1588 { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
1589 { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
1590 { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
1591 { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
1592 { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
1593 { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
1594 { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
1595 { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
1596 { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
1597};
1598
1599/*
1600 * RF value list for RF2523
1601 * Supports: 2.4 GHz
1602 */
1603static const struct rf_channel rf_vals_bg_2523[] = {
1604 { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
1605 { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
1606 { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
1607 { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
1608 { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
1609 { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
1610 { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
1611 { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
1612 { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
1613 { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
1614 { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
1615 { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
1616 { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
1617 { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
1618};
1619
1620/*
1621 * RF value list for RF2524
1622 * Supports: 2.4 GHz
1623 */
1624static const struct rf_channel rf_vals_bg_2524[] = {
1625 { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
1626 { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
1627 { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
1628 { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
1629 { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
1630 { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
1631 { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
1632 { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
1633 { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
1634 { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
1635 { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
1636 { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
1637 { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
1638 { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
1639};
1640
1641/*
1642 * RF value list for RF2525
1643 * Supports: 2.4 GHz
1644 */
1645static const struct rf_channel rf_vals_bg_2525[] = {
1646 { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
1647 { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
1648 { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
1649 { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
1650 { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
1651 { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
1652 { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
1653 { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
1654 { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
1655 { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
1656 { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
1657 { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
1658 { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
1659 { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
1660};
1661
1662/*
1663 * RF value list for RF2525e
1664 * Supports: 2.4 GHz
1665 */
1666static const struct rf_channel rf_vals_bg_2525e[] = {
1667 { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
1668 { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
1669 { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
1670 { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
1671 { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
1672 { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
1673 { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
1674 { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
1675 { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
1676 { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
1677 { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
1678 { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
1679 { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
1680 { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
1681};
1682
1683/*
1684 * RF value list for RF5222
1685 * Supports: 2.4 GHz & 5.2 GHz
1686 */
1687static const struct rf_channel rf_vals_5222[] = {
1688 { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
1689 { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
1690 { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
1691 { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
1692 { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
1693 { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
1694 { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
1695 { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
1696 { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
1697 { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
1698 { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
1699 { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
1700 { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
1701 { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
1702
1703 /* 802.11 UNI / HyperLan 2 */
1704 { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
1705 { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
1706 { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
1707 { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
1708 { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
1709 { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
1710 { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
1711 { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
1712
1713 /* 802.11 HyperLan 2 */
1714 { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
1715 { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
1716 { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
1717 { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
1718 { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
1719 { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
1720 { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
1721 { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
1722 { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
1723 { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
1724
1725 /* 802.11 UNII */
1726 { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
1727 { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
1728 { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
1729 { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
1730 { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
1731};
1732
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001733static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001734{
1735 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001736 struct channel_info *info;
1737 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001738 unsigned int i;
1739
1740 /*
1741 * Initialize all hw fields.
1742 */
Bruno Randolf566bfe52008-05-08 19:15:40 +02001743 rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1744 IEEE80211_HW_SIGNAL_DBM;
1745
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001746 rt2x00dev->hw->extra_tx_headroom = 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001747
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02001748 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001749 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1750 rt2x00_eeprom_addr(rt2x00dev,
1751 EEPROM_MAC_ADDR_0));
1752
1753 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001754 * Initialize hw_mode information.
1755 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001756 spec->supported_bands = SUPPORT_BAND_2GHZ;
1757 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001758
1759 if (rt2x00_rf(&rt2x00dev->chip, RF2522)) {
1760 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
1761 spec->channels = rf_vals_bg_2522;
1762 } else if (rt2x00_rf(&rt2x00dev->chip, RF2523)) {
1763 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
1764 spec->channels = rf_vals_bg_2523;
1765 } else if (rt2x00_rf(&rt2x00dev->chip, RF2524)) {
1766 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
1767 spec->channels = rf_vals_bg_2524;
1768 } else if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
1769 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
1770 spec->channels = rf_vals_bg_2525;
1771 } else if (rt2x00_rf(&rt2x00dev->chip, RF2525E)) {
1772 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
1773 spec->channels = rf_vals_bg_2525e;
1774 } else if (rt2x00_rf(&rt2x00dev->chip, RF5222)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01001775 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001776 spec->num_channels = ARRAY_SIZE(rf_vals_5222);
1777 spec->channels = rf_vals_5222;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001778 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001779
1780 /*
1781 * Create channel information array
1782 */
1783 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
1784 if (!info)
1785 return -ENOMEM;
1786
1787 spec->channels_info = info;
1788
1789 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
1790 for (i = 0; i < 14; i++)
1791 info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
1792
1793 if (spec->num_channels > 14) {
1794 for (i = 14; i < spec->num_channels; i++)
1795 info[i].tx_power1 = DEFAULT_TXPOWER;
1796 }
1797
1798 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001799}
1800
1801static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1802{
1803 int retval;
1804
1805 /*
1806 * Allocate eeprom data.
1807 */
1808 retval = rt2500pci_validate_eeprom(rt2x00dev);
1809 if (retval)
1810 return retval;
1811
1812 retval = rt2500pci_init_eeprom(rt2x00dev);
1813 if (retval)
1814 return retval;
1815
1816 /*
1817 * Initialize hw specifications.
1818 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001819 retval = rt2500pci_probe_hw_mode(rt2x00dev);
1820 if (retval)
1821 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001822
1823 /*
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001824 * This device requires the atim queue and DMA-mapped skbs.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001825 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001826 __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001827 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001828
1829 /*
1830 * Set the rssi offset.
1831 */
1832 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1833
1834 return 0;
1835}
1836
1837/*
1838 * IEEE80211 stack callback functions.
1839 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001840static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
1841{
1842 struct rt2x00_dev *rt2x00dev = hw->priv;
1843 u64 tsf;
1844 u32 reg;
1845
1846 rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
1847 tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
1848 rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
1849 tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1850
1851 return tsf;
1852}
1853
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001854static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
1855{
1856 struct rt2x00_dev *rt2x00dev = hw->priv;
1857 u32 reg;
1858
1859 rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
1860 return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
1861}
1862
1863static const struct ieee80211_ops rt2500pci_mac80211_ops = {
1864 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04001865 .start = rt2x00mac_start,
1866 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001867 .add_interface = rt2x00mac_add_interface,
1868 .remove_interface = rt2x00mac_remove_interface,
1869 .config = rt2x00mac_config,
1870 .config_interface = rt2x00mac_config_interface,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01001871 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001872 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01001873 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001874 .conf_tx = rt2x00mac_conf_tx,
1875 .get_tx_stats = rt2x00mac_get_tx_stats,
1876 .get_tsf = rt2500pci_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001877 .tx_last_beacon = rt2500pci_tx_last_beacon,
1878};
1879
1880static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
1881 .irq_handler = rt2500pci_interrupt,
1882 .probe_hw = rt2500pci_probe_hw,
1883 .initialize = rt2x00pci_initialize,
1884 .uninitialize = rt2x00pci_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01001885 .get_entry_state = rt2500pci_get_entry_state,
1886 .clear_entry = rt2500pci_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001887 .set_device_state = rt2500pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001888 .rfkill_poll = rt2500pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001889 .link_stats = rt2500pci_link_stats,
1890 .reset_tuner = rt2500pci_reset_tuner,
1891 .link_tuner = rt2500pci_link_tuner,
1892 .write_tx_desc = rt2500pci_write_tx_desc,
1893 .write_tx_data = rt2x00pci_write_tx_data,
Ivo van Doornbd88a782008-07-09 15:12:44 +02001894 .write_beacon = rt2500pci_write_beacon,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001895 .kick_tx_queue = rt2500pci_kick_tx_queue,
1896 .fill_rxdone = rt2500pci_fill_rxdone,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01001897 .config_filter = rt2500pci_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001898 .config_intf = rt2500pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01001899 .config_erp = rt2500pci_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01001900 .config_ant = rt2500pci_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001901 .config = rt2500pci_config,
1902};
1903
Ivo van Doorn181d6902008-02-05 16:42:23 -05001904static const struct data_queue_desc rt2500pci_queue_rx = {
1905 .entry_num = RX_ENTRIES,
1906 .data_size = DATA_FRAME_SIZE,
1907 .desc_size = RXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001908 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05001909};
1910
1911static const struct data_queue_desc rt2500pci_queue_tx = {
1912 .entry_num = TX_ENTRIES,
1913 .data_size = DATA_FRAME_SIZE,
1914 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001915 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05001916};
1917
1918static const struct data_queue_desc rt2500pci_queue_bcn = {
1919 .entry_num = BEACON_ENTRIES,
1920 .data_size = MGMT_FRAME_SIZE,
1921 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001922 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05001923};
1924
1925static const struct data_queue_desc rt2500pci_queue_atim = {
1926 .entry_num = ATIM_ENTRIES,
1927 .data_size = DATA_FRAME_SIZE,
1928 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001929 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05001930};
1931
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001932static const struct rt2x00_ops rt2500pci_ops = {
Ivo van Doorn23601572007-11-27 21:47:34 +01001933 .name = KBUILD_MODNAME,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001934 .max_sta_intf = 1,
1935 .max_ap_intf = 1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001936 .eeprom_size = EEPROM_SIZE,
1937 .rf_size = RF_SIZE,
Gertjan van Wingerde61448f82008-05-10 13:43:33 +02001938 .tx_queues = NUM_TX_QUEUES,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001939 .rx = &rt2500pci_queue_rx,
1940 .tx = &rt2500pci_queue_tx,
1941 .bcn = &rt2500pci_queue_bcn,
1942 .atim = &rt2500pci_queue_atim,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001943 .lib = &rt2500pci_rt2x00_ops,
1944 .hw = &rt2500pci_mac80211_ops,
1945#ifdef CONFIG_RT2X00_LIB_DEBUGFS
1946 .debugfs = &rt2500pci_rt2x00debug,
1947#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1948};
1949
1950/*
1951 * RT2500pci module information.
1952 */
1953static struct pci_device_id rt2500pci_device_table[] = {
1954 { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
1955 { 0, }
1956};
1957
1958MODULE_AUTHOR(DRV_PROJECT);
1959MODULE_VERSION(DRV_VERSION);
1960MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
1961MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
1962MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
1963MODULE_LICENSE("GPL");
1964
1965static struct pci_driver rt2500pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01001966 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001967 .id_table = rt2500pci_device_table,
1968 .probe = rt2x00pci_probe,
1969 .remove = __devexit_p(rt2x00pci_remove),
1970 .suspend = rt2x00pci_suspend,
1971 .resume = rt2x00pci_resume,
1972};
1973
1974static int __init rt2500pci_init(void)
1975{
1976 return pci_register_driver(&rt2500pci_driver);
1977}
1978
1979static void __exit rt2500pci_exit(void)
1980{
1981 pci_unregister_driver(&rt2500pci_driver);
1982}
1983
1984module_init(rt2500pci_init);
1985module_exit(rt2500pci_exit);