blob: 4b8c1fcc834df5262390dd490e2f2ec9bbabe9d3 [file] [log] [blame]
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001/*
2 * offload engine driver for the Marvell XOR engine
3 * Copyright (C) 2007, 2008, Marvell International Ltd.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 */
18
19#include <linux/init.h>
20#include <linux/module.h>
Saeed Bisharaff7b0472008-07-08 11:58:36 -070021#include <linux/delay.h>
22#include <linux/dma-mapping.h>
23#include <linux/spinlock.h>
24#include <linux/interrupt.h>
25#include <linux/platform_device.h>
26#include <linux/memory.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020027#include <plat/mv_xor.h>
Saeed Bisharaff7b0472008-07-08 11:58:36 -070028#include "mv_xor.h"
29
30static void mv_xor_issue_pending(struct dma_chan *chan);
31
32#define to_mv_xor_chan(chan) \
33 container_of(chan, struct mv_xor_chan, common)
34
35#define to_mv_xor_device(dev) \
36 container_of(dev, struct mv_xor_device, common)
37
38#define to_mv_xor_slot(tx) \
39 container_of(tx, struct mv_xor_desc_slot, async_tx)
40
41static void mv_desc_init(struct mv_xor_desc_slot *desc, unsigned long flags)
42{
43 struct mv_xor_desc *hw_desc = desc->hw_desc;
44
45 hw_desc->status = (1 << 31);
46 hw_desc->phy_next_desc = 0;
47 hw_desc->desc_command = (1 << 31);
48}
49
50static u32 mv_desc_get_dest_addr(struct mv_xor_desc_slot *desc)
51{
52 struct mv_xor_desc *hw_desc = desc->hw_desc;
53 return hw_desc->phy_dest_addr;
54}
55
56static u32 mv_desc_get_src_addr(struct mv_xor_desc_slot *desc,
57 int src_idx)
58{
59 struct mv_xor_desc *hw_desc = desc->hw_desc;
60 return hw_desc->phy_src_addr[src_idx];
61}
62
63
64static void mv_desc_set_byte_count(struct mv_xor_desc_slot *desc,
65 u32 byte_count)
66{
67 struct mv_xor_desc *hw_desc = desc->hw_desc;
68 hw_desc->byte_count = byte_count;
69}
70
71static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
72 u32 next_desc_addr)
73{
74 struct mv_xor_desc *hw_desc = desc->hw_desc;
75 BUG_ON(hw_desc->phy_next_desc);
76 hw_desc->phy_next_desc = next_desc_addr;
77}
78
79static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
80{
81 struct mv_xor_desc *hw_desc = desc->hw_desc;
82 hw_desc->phy_next_desc = 0;
83}
84
85static void mv_desc_set_block_fill_val(struct mv_xor_desc_slot *desc, u32 val)
86{
87 desc->value = val;
88}
89
90static void mv_desc_set_dest_addr(struct mv_xor_desc_slot *desc,
91 dma_addr_t addr)
92{
93 struct mv_xor_desc *hw_desc = desc->hw_desc;
94 hw_desc->phy_dest_addr = addr;
95}
96
97static int mv_chan_memset_slot_count(size_t len)
98{
99 return 1;
100}
101
102#define mv_chan_memcpy_slot_count(c) mv_chan_memset_slot_count(c)
103
104static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
105 int index, dma_addr_t addr)
106{
107 struct mv_xor_desc *hw_desc = desc->hw_desc;
108 hw_desc->phy_src_addr[index] = addr;
109 if (desc->type == DMA_XOR)
110 hw_desc->desc_command |= (1 << index);
111}
112
113static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
114{
115 return __raw_readl(XOR_CURR_DESC(chan));
116}
117
118static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
119 u32 next_desc_addr)
120{
121 __raw_writel(next_desc_addr, XOR_NEXT_DESC(chan));
122}
123
124static void mv_chan_set_dest_pointer(struct mv_xor_chan *chan, u32 desc_addr)
125{
126 __raw_writel(desc_addr, XOR_DEST_POINTER(chan));
127}
128
129static void mv_chan_set_block_size(struct mv_xor_chan *chan, u32 block_size)
130{
131 __raw_writel(block_size, XOR_BLOCK_SIZE(chan));
132}
133
134static void mv_chan_set_value(struct mv_xor_chan *chan, u32 value)
135{
136 __raw_writel(value, XOR_INIT_VALUE_LOW(chan));
137 __raw_writel(value, XOR_INIT_VALUE_HIGH(chan));
138}
139
140static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
141{
142 u32 val = __raw_readl(XOR_INTR_MASK(chan));
143 val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
144 __raw_writel(val, XOR_INTR_MASK(chan));
145}
146
147static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
148{
149 u32 intr_cause = __raw_readl(XOR_INTR_CAUSE(chan));
150 intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
151 return intr_cause;
152}
153
154static int mv_is_err_intr(u32 intr_cause)
155{
156 if (intr_cause & ((1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<9)))
157 return 1;
158
159 return 0;
160}
161
162static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan)
163{
164 u32 val = (1 << (1 + (chan->idx * 16)));
165 dev_dbg(chan->device->common.dev, "%s, val 0x%08x\n", __func__, val);
166 __raw_writel(val, XOR_INTR_CAUSE(chan));
167}
168
169static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan)
170{
171 u32 val = 0xFFFF0000 >> (chan->idx * 16);
172 __raw_writel(val, XOR_INTR_CAUSE(chan));
173}
174
175static int mv_can_chain(struct mv_xor_desc_slot *desc)
176{
177 struct mv_xor_desc_slot *chain_old_tail = list_entry(
178 desc->chain_node.prev, struct mv_xor_desc_slot, chain_node);
179
180 if (chain_old_tail->type != desc->type)
181 return 0;
182 if (desc->type == DMA_MEMSET)
183 return 0;
184
185 return 1;
186}
187
188static void mv_set_mode(struct mv_xor_chan *chan,
189 enum dma_transaction_type type)
190{
191 u32 op_mode;
192 u32 config = __raw_readl(XOR_CONFIG(chan));
193
194 switch (type) {
195 case DMA_XOR:
196 op_mode = XOR_OPERATION_MODE_XOR;
197 break;
198 case DMA_MEMCPY:
199 op_mode = XOR_OPERATION_MODE_MEMCPY;
200 break;
201 case DMA_MEMSET:
202 op_mode = XOR_OPERATION_MODE_MEMSET;
203 break;
204 default:
205 dev_printk(KERN_ERR, chan->device->common.dev,
206 "error: unsupported operation %d.\n",
207 type);
208 BUG();
209 return;
210 }
211
212 config &= ~0x7;
213 config |= op_mode;
214 __raw_writel(config, XOR_CONFIG(chan));
215 chan->current_type = type;
216}
217
218static void mv_chan_activate(struct mv_xor_chan *chan)
219{
220 u32 activation;
221
222 dev_dbg(chan->device->common.dev, " activate chan.\n");
223 activation = __raw_readl(XOR_ACTIVATION(chan));
224 activation |= 0x1;
225 __raw_writel(activation, XOR_ACTIVATION(chan));
226}
227
228static char mv_chan_is_busy(struct mv_xor_chan *chan)
229{
230 u32 state = __raw_readl(XOR_ACTIVATION(chan));
231
232 state = (state >> 4) & 0x3;
233
234 return (state == 1) ? 1 : 0;
235}
236
237static int mv_chan_xor_slot_count(size_t len, int src_cnt)
238{
239 return 1;
240}
241
242/**
243 * mv_xor_free_slots - flags descriptor slots for reuse
244 * @slot: Slot to free
245 * Caller must hold &mv_chan->lock while calling this function
246 */
247static void mv_xor_free_slots(struct mv_xor_chan *mv_chan,
248 struct mv_xor_desc_slot *slot)
249{
250 dev_dbg(mv_chan->device->common.dev, "%s %d slot %p\n",
251 __func__, __LINE__, slot);
252
253 slot->slots_per_op = 0;
254
255}
256
257/*
258 * mv_xor_start_new_chain - program the engine to operate on new chain headed by
259 * sw_desc
260 * Caller must hold &mv_chan->lock while calling this function
261 */
262static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan,
263 struct mv_xor_desc_slot *sw_desc)
264{
265 dev_dbg(mv_chan->device->common.dev, "%s %d: sw_desc %p\n",
266 __func__, __LINE__, sw_desc);
267 if (sw_desc->type != mv_chan->current_type)
268 mv_set_mode(mv_chan, sw_desc->type);
269
270 if (sw_desc->type == DMA_MEMSET) {
271 /* for memset requests we need to program the engine, no
272 * descriptors used.
273 */
274 struct mv_xor_desc *hw_desc = sw_desc->hw_desc;
275 mv_chan_set_dest_pointer(mv_chan, hw_desc->phy_dest_addr);
276 mv_chan_set_block_size(mv_chan, sw_desc->unmap_len);
277 mv_chan_set_value(mv_chan, sw_desc->value);
278 } else {
279 /* set the hardware chain */
280 mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
281 }
282 mv_chan->pending += sw_desc->slot_cnt;
283 mv_xor_issue_pending(&mv_chan->common);
284}
285
286static dma_cookie_t
287mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
288 struct mv_xor_chan *mv_chan, dma_cookie_t cookie)
289{
290 BUG_ON(desc->async_tx.cookie < 0);
291
292 if (desc->async_tx.cookie > 0) {
293 cookie = desc->async_tx.cookie;
294
295 /* call the callback (must not sleep or submit new
296 * operations to this channel)
297 */
298 if (desc->async_tx.callback)
299 desc->async_tx.callback(
300 desc->async_tx.callback_param);
301
302 /* unmap dma addresses
303 * (unmap_single vs unmap_page?)
304 */
305 if (desc->group_head && desc->unmap_len) {
306 struct mv_xor_desc_slot *unmap = desc->group_head;
307 struct device *dev =
308 &mv_chan->device->pdev->dev;
309 u32 len = unmap->unmap_len;
Dan Williamse1d181e2008-07-04 00:13:40 -0700310 enum dma_ctrl_flags flags = desc->async_tx.flags;
311 u32 src_cnt;
312 dma_addr_t addr;
Dan Williamsa06d5682008-12-08 13:46:00 -0700313 dma_addr_t dest;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700314
Dan Williamsa06d5682008-12-08 13:46:00 -0700315 src_cnt = unmap->unmap_src_cnt;
316 dest = mv_desc_get_dest_addr(unmap);
Dan Williamse1d181e2008-07-04 00:13:40 -0700317 if (!(flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
Dan Williamsa06d5682008-12-08 13:46:00 -0700318 enum dma_data_direction dir;
319
320 if (src_cnt > 1) /* is xor ? */
321 dir = DMA_BIDIRECTIONAL;
322 else
323 dir = DMA_FROM_DEVICE;
324 dma_unmap_page(dev, dest, len, dir);
Dan Williamse1d181e2008-07-04 00:13:40 -0700325 }
326
327 if (!(flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
Dan Williamse1d181e2008-07-04 00:13:40 -0700328 while (src_cnt--) {
329 addr = mv_desc_get_src_addr(unmap,
330 src_cnt);
Dan Williamsa06d5682008-12-08 13:46:00 -0700331 if (addr == dest)
332 continue;
Dan Williamse1d181e2008-07-04 00:13:40 -0700333 dma_unmap_page(dev, addr, len,
334 DMA_TO_DEVICE);
335 }
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700336 }
337 desc->group_head = NULL;
338 }
339 }
340
341 /* run dependent operations */
Dan Williams07f22112009-01-05 17:14:31 -0700342 dma_run_dependencies(&desc->async_tx);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700343
344 return cookie;
345}
346
347static int
348mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan)
349{
350 struct mv_xor_desc_slot *iter, *_iter;
351
352 dev_dbg(mv_chan->device->common.dev, "%s %d\n", __func__, __LINE__);
353 list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
354 completed_node) {
355
356 if (async_tx_test_ack(&iter->async_tx)) {
357 list_del(&iter->completed_node);
358 mv_xor_free_slots(mv_chan, iter);
359 }
360 }
361 return 0;
362}
363
364static int
365mv_xor_clean_slot(struct mv_xor_desc_slot *desc,
366 struct mv_xor_chan *mv_chan)
367{
368 dev_dbg(mv_chan->device->common.dev, "%s %d: desc %p flags %d\n",
369 __func__, __LINE__, desc, desc->async_tx.flags);
370 list_del(&desc->chain_node);
371 /* the client is allowed to attach dependent operations
372 * until 'ack' is set
373 */
374 if (!async_tx_test_ack(&desc->async_tx)) {
375 /* move this slot to the completed_slots */
376 list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
377 return 0;
378 }
379
380 mv_xor_free_slots(mv_chan, desc);
381 return 0;
382}
383
384static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
385{
386 struct mv_xor_desc_slot *iter, *_iter;
387 dma_cookie_t cookie = 0;
388 int busy = mv_chan_is_busy(mv_chan);
389 u32 current_desc = mv_chan_get_current_desc(mv_chan);
390 int seen_current = 0;
391
392 dev_dbg(mv_chan->device->common.dev, "%s %d\n", __func__, __LINE__);
393 dev_dbg(mv_chan->device->common.dev, "current_desc %x\n", current_desc);
394 mv_xor_clean_completed_slots(mv_chan);
395
396 /* free completed slots from the chain starting with
397 * the oldest descriptor
398 */
399
400 list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
401 chain_node) {
402 prefetch(_iter);
403 prefetch(&_iter->async_tx);
404
405 /* do not advance past the current descriptor loaded into the
406 * hardware channel, subsequent descriptors are either in
407 * process or have not been submitted
408 */
409 if (seen_current)
410 break;
411
412 /* stop the search if we reach the current descriptor and the
413 * channel is busy
414 */
415 if (iter->async_tx.phys == current_desc) {
416 seen_current = 1;
417 if (busy)
418 break;
419 }
420
421 cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie);
422
423 if (mv_xor_clean_slot(iter, mv_chan))
424 break;
425 }
426
427 if ((busy == 0) && !list_empty(&mv_chan->chain)) {
428 struct mv_xor_desc_slot *chain_head;
429 chain_head = list_entry(mv_chan->chain.next,
430 struct mv_xor_desc_slot,
431 chain_node);
432
433 mv_xor_start_new_chain(mv_chan, chain_head);
434 }
435
436 if (cookie > 0)
437 mv_chan->completed_cookie = cookie;
438}
439
440static void
441mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
442{
443 spin_lock_bh(&mv_chan->lock);
444 __mv_xor_slot_cleanup(mv_chan);
445 spin_unlock_bh(&mv_chan->lock);
446}
447
448static void mv_xor_tasklet(unsigned long data)
449{
450 struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
451 __mv_xor_slot_cleanup(chan);
452}
453
454static struct mv_xor_desc_slot *
455mv_xor_alloc_slots(struct mv_xor_chan *mv_chan, int num_slots,
456 int slots_per_op)
457{
458 struct mv_xor_desc_slot *iter, *_iter, *alloc_start = NULL;
459 LIST_HEAD(chain);
460 int slots_found, retry = 0;
461
462 /* start search from the last allocated descrtiptor
463 * if a contiguous allocation can not be found start searching
464 * from the beginning of the list
465 */
466retry:
467 slots_found = 0;
468 if (retry == 0)
469 iter = mv_chan->last_used;
470 else
471 iter = list_entry(&mv_chan->all_slots,
472 struct mv_xor_desc_slot,
473 slot_node);
474
475 list_for_each_entry_safe_continue(
476 iter, _iter, &mv_chan->all_slots, slot_node) {
477 prefetch(_iter);
478 prefetch(&_iter->async_tx);
479 if (iter->slots_per_op) {
480 /* give up after finding the first busy slot
481 * on the second pass through the list
482 */
483 if (retry)
484 break;
485
486 slots_found = 0;
487 continue;
488 }
489
490 /* start the allocation if the slot is correctly aligned */
491 if (!slots_found++)
492 alloc_start = iter;
493
494 if (slots_found == num_slots) {
495 struct mv_xor_desc_slot *alloc_tail = NULL;
496 struct mv_xor_desc_slot *last_used = NULL;
497 iter = alloc_start;
498 while (num_slots) {
499 int i;
500
501 /* pre-ack all but the last descriptor */
502 async_tx_ack(&iter->async_tx);
503
504 list_add_tail(&iter->chain_node, &chain);
505 alloc_tail = iter;
506 iter->async_tx.cookie = 0;
507 iter->slot_cnt = num_slots;
508 iter->xor_check_result = NULL;
509 for (i = 0; i < slots_per_op; i++) {
510 iter->slots_per_op = slots_per_op - i;
511 last_used = iter;
512 iter = list_entry(iter->slot_node.next,
513 struct mv_xor_desc_slot,
514 slot_node);
515 }
516 num_slots -= slots_per_op;
517 }
518 alloc_tail->group_head = alloc_start;
519 alloc_tail->async_tx.cookie = -EBUSY;
Dan Williams64203b62009-09-08 17:53:03 -0700520 list_splice(&chain, &alloc_tail->tx_list);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700521 mv_chan->last_used = last_used;
522 mv_desc_clear_next_desc(alloc_start);
523 mv_desc_clear_next_desc(alloc_tail);
524 return alloc_tail;
525 }
526 }
527 if (!retry++)
528 goto retry;
529
530 /* try to free some slots if the allocation fails */
531 tasklet_schedule(&mv_chan->irq_tasklet);
532
533 return NULL;
534}
535
536static dma_cookie_t
537mv_desc_assign_cookie(struct mv_xor_chan *mv_chan,
538 struct mv_xor_desc_slot *desc)
539{
540 dma_cookie_t cookie = mv_chan->common.cookie;
541
542 if (++cookie < 0)
543 cookie = 1;
544 mv_chan->common.cookie = desc->async_tx.cookie = cookie;
545 return cookie;
546}
547
548/************************ DMA engine API functions ****************************/
549static dma_cookie_t
550mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
551{
552 struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
553 struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
554 struct mv_xor_desc_slot *grp_start, *old_chain_tail;
555 dma_cookie_t cookie;
556 int new_hw_chain = 1;
557
558 dev_dbg(mv_chan->device->common.dev,
559 "%s sw_desc %p: async_tx %p\n",
560 __func__, sw_desc, &sw_desc->async_tx);
561
562 grp_start = sw_desc->group_head;
563
564 spin_lock_bh(&mv_chan->lock);
565 cookie = mv_desc_assign_cookie(mv_chan, sw_desc);
566
567 if (list_empty(&mv_chan->chain))
Dan Williams64203b62009-09-08 17:53:03 -0700568 list_splice_init(&sw_desc->tx_list, &mv_chan->chain);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700569 else {
570 new_hw_chain = 0;
571
572 old_chain_tail = list_entry(mv_chan->chain.prev,
573 struct mv_xor_desc_slot,
574 chain_node);
Dan Williams64203b62009-09-08 17:53:03 -0700575 list_splice_init(&grp_start->tx_list,
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700576 &old_chain_tail->chain_node);
577
578 if (!mv_can_chain(grp_start))
579 goto submit_done;
580
581 dev_dbg(mv_chan->device->common.dev, "Append to last desc %x\n",
582 old_chain_tail->async_tx.phys);
583
584 /* fix up the hardware chain */
585 mv_desc_set_next_desc(old_chain_tail, grp_start->async_tx.phys);
586
587 /* if the channel is not busy */
588 if (!mv_chan_is_busy(mv_chan)) {
589 u32 current_desc = mv_chan_get_current_desc(mv_chan);
590 /*
591 * and the curren desc is the end of the chain before
592 * the append, then we need to start the channel
593 */
594 if (current_desc == old_chain_tail->async_tx.phys)
595 new_hw_chain = 1;
596 }
597 }
598
599 if (new_hw_chain)
600 mv_xor_start_new_chain(mv_chan, grp_start);
601
602submit_done:
603 spin_unlock_bh(&mv_chan->lock);
604
605 return cookie;
606}
607
608/* returns the number of allocated descriptors */
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700609static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700610{
611 char *hw_desc;
612 int idx;
613 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
614 struct mv_xor_desc_slot *slot = NULL;
615 struct mv_xor_platform_data *plat_data =
616 mv_chan->device->pdev->dev.platform_data;
617 int num_descs_in_pool = plat_data->pool_size/MV_XOR_SLOT_SIZE;
618
619 /* Allocate descriptor slots */
620 idx = mv_chan->slots_allocated;
621 while (idx < num_descs_in_pool) {
622 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
623 if (!slot) {
624 printk(KERN_INFO "MV XOR Channel only initialized"
625 " %d descriptor slots", idx);
626 break;
627 }
628 hw_desc = (char *) mv_chan->device->dma_desc_pool_virt;
629 slot->hw_desc = (void *) &hw_desc[idx * MV_XOR_SLOT_SIZE];
630
631 dma_async_tx_descriptor_init(&slot->async_tx, chan);
632 slot->async_tx.tx_submit = mv_xor_tx_submit;
633 INIT_LIST_HEAD(&slot->chain_node);
634 INIT_LIST_HEAD(&slot->slot_node);
Dan Williams64203b62009-09-08 17:53:03 -0700635 INIT_LIST_HEAD(&slot->tx_list);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700636 hw_desc = (char *) mv_chan->device->dma_desc_pool;
637 slot->async_tx.phys =
638 (dma_addr_t) &hw_desc[idx * MV_XOR_SLOT_SIZE];
639 slot->idx = idx++;
640
641 spin_lock_bh(&mv_chan->lock);
642 mv_chan->slots_allocated = idx;
643 list_add_tail(&slot->slot_node, &mv_chan->all_slots);
644 spin_unlock_bh(&mv_chan->lock);
645 }
646
647 if (mv_chan->slots_allocated && !mv_chan->last_used)
648 mv_chan->last_used = list_entry(mv_chan->all_slots.next,
649 struct mv_xor_desc_slot,
650 slot_node);
651
652 dev_dbg(mv_chan->device->common.dev,
653 "allocated %d descriptor slots last_used: %p\n",
654 mv_chan->slots_allocated, mv_chan->last_used);
655
656 return mv_chan->slots_allocated ? : -ENOMEM;
657}
658
659static struct dma_async_tx_descriptor *
660mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
661 size_t len, unsigned long flags)
662{
663 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
664 struct mv_xor_desc_slot *sw_desc, *grp_start;
665 int slot_cnt;
666
667 dev_dbg(mv_chan->device->common.dev,
668 "%s dest: %x src %x len: %u flags: %ld\n",
669 __func__, dest, src, len, flags);
670 if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
671 return NULL;
672
673 BUG_ON(unlikely(len > MV_XOR_MAX_BYTE_COUNT));
674
675 spin_lock_bh(&mv_chan->lock);
676 slot_cnt = mv_chan_memcpy_slot_count(len);
677 sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
678 if (sw_desc) {
679 sw_desc->type = DMA_MEMCPY;
680 sw_desc->async_tx.flags = flags;
681 grp_start = sw_desc->group_head;
682 mv_desc_init(grp_start, flags);
683 mv_desc_set_byte_count(grp_start, len);
684 mv_desc_set_dest_addr(sw_desc->group_head, dest);
685 mv_desc_set_src_addr(grp_start, 0, src);
686 sw_desc->unmap_src_cnt = 1;
687 sw_desc->unmap_len = len;
688 }
689 spin_unlock_bh(&mv_chan->lock);
690
691 dev_dbg(mv_chan->device->common.dev,
692 "%s sw_desc %p async_tx %p\n",
693 __func__, sw_desc, sw_desc ? &sw_desc->async_tx : 0);
694
695 return sw_desc ? &sw_desc->async_tx : NULL;
696}
697
698static struct dma_async_tx_descriptor *
699mv_xor_prep_dma_memset(struct dma_chan *chan, dma_addr_t dest, int value,
700 size_t len, unsigned long flags)
701{
702 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
703 struct mv_xor_desc_slot *sw_desc, *grp_start;
704 int slot_cnt;
705
706 dev_dbg(mv_chan->device->common.dev,
707 "%s dest: %x len: %u flags: %ld\n",
708 __func__, dest, len, flags);
709 if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
710 return NULL;
711
712 BUG_ON(unlikely(len > MV_XOR_MAX_BYTE_COUNT));
713
714 spin_lock_bh(&mv_chan->lock);
715 slot_cnt = mv_chan_memset_slot_count(len);
716 sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
717 if (sw_desc) {
718 sw_desc->type = DMA_MEMSET;
719 sw_desc->async_tx.flags = flags;
720 grp_start = sw_desc->group_head;
721 mv_desc_init(grp_start, flags);
722 mv_desc_set_byte_count(grp_start, len);
723 mv_desc_set_dest_addr(sw_desc->group_head, dest);
724 mv_desc_set_block_fill_val(grp_start, value);
725 sw_desc->unmap_src_cnt = 1;
726 sw_desc->unmap_len = len;
727 }
728 spin_unlock_bh(&mv_chan->lock);
729 dev_dbg(mv_chan->device->common.dev,
730 "%s sw_desc %p async_tx %p \n",
731 __func__, sw_desc, &sw_desc->async_tx);
732 return sw_desc ? &sw_desc->async_tx : NULL;
733}
734
735static struct dma_async_tx_descriptor *
736mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
737 unsigned int src_cnt, size_t len, unsigned long flags)
738{
739 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
740 struct mv_xor_desc_slot *sw_desc, *grp_start;
741 int slot_cnt;
742
743 if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
744 return NULL;
745
746 BUG_ON(unlikely(len > MV_XOR_MAX_BYTE_COUNT));
747
748 dev_dbg(mv_chan->device->common.dev,
749 "%s src_cnt: %d len: dest %x %u flags: %ld\n",
750 __func__, src_cnt, len, dest, flags);
751
752 spin_lock_bh(&mv_chan->lock);
753 slot_cnt = mv_chan_xor_slot_count(len, src_cnt);
754 sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
755 if (sw_desc) {
756 sw_desc->type = DMA_XOR;
757 sw_desc->async_tx.flags = flags;
758 grp_start = sw_desc->group_head;
759 mv_desc_init(grp_start, flags);
760 /* the byte count field is the same as in memcpy desc*/
761 mv_desc_set_byte_count(grp_start, len);
762 mv_desc_set_dest_addr(sw_desc->group_head, dest);
763 sw_desc->unmap_src_cnt = src_cnt;
764 sw_desc->unmap_len = len;
765 while (src_cnt--)
766 mv_desc_set_src_addr(grp_start, src_cnt, src[src_cnt]);
767 }
768 spin_unlock_bh(&mv_chan->lock);
769 dev_dbg(mv_chan->device->common.dev,
770 "%s sw_desc %p async_tx %p \n",
771 __func__, sw_desc, &sw_desc->async_tx);
772 return sw_desc ? &sw_desc->async_tx : NULL;
773}
774
775static void mv_xor_free_chan_resources(struct dma_chan *chan)
776{
777 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
778 struct mv_xor_desc_slot *iter, *_iter;
779 int in_use_descs = 0;
780
781 mv_xor_slot_cleanup(mv_chan);
782
783 spin_lock_bh(&mv_chan->lock);
784 list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
785 chain_node) {
786 in_use_descs++;
787 list_del(&iter->chain_node);
788 }
789 list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
790 completed_node) {
791 in_use_descs++;
792 list_del(&iter->completed_node);
793 }
794 list_for_each_entry_safe_reverse(
795 iter, _iter, &mv_chan->all_slots, slot_node) {
796 list_del(&iter->slot_node);
797 kfree(iter);
798 mv_chan->slots_allocated--;
799 }
800 mv_chan->last_used = NULL;
801
802 dev_dbg(mv_chan->device->common.dev, "%s slots_allocated %d\n",
803 __func__, mv_chan->slots_allocated);
804 spin_unlock_bh(&mv_chan->lock);
805
806 if (in_use_descs)
807 dev_err(mv_chan->device->common.dev,
808 "freeing %d in use descriptors!\n", in_use_descs);
809}
810
811/**
Linus Walleij07934482010-03-26 16:50:49 -0700812 * mv_xor_status - poll the status of an XOR transaction
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700813 * @chan: XOR channel handle
814 * @cookie: XOR transaction identifier
Linus Walleij07934482010-03-26 16:50:49 -0700815 * @txstate: XOR transactions state holder (or NULL)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700816 */
Linus Walleij07934482010-03-26 16:50:49 -0700817static enum dma_status mv_xor_status(struct dma_chan *chan,
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700818 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700819 struct dma_tx_state *txstate)
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700820{
821 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
822 dma_cookie_t last_used;
823 dma_cookie_t last_complete;
824 enum dma_status ret;
825
826 last_used = chan->cookie;
827 last_complete = mv_chan->completed_cookie;
828 mv_chan->is_complete_cookie = cookie;
Dan Williamsbca34692010-03-26 16:52:10 -0700829 dma_set_tx_state(txstate, last_complete, last_used, 0);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700830
831 ret = dma_async_is_complete(cookie, last_complete, last_used);
832 if (ret == DMA_SUCCESS) {
833 mv_xor_clean_completed_slots(mv_chan);
834 return ret;
835 }
836 mv_xor_slot_cleanup(mv_chan);
837
838 last_used = chan->cookie;
839 last_complete = mv_chan->completed_cookie;
840
Dan Williamsbca34692010-03-26 16:52:10 -0700841 dma_set_tx_state(txstate, last_complete, last_used, 0);
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700842 return dma_async_is_complete(cookie, last_complete, last_used);
843}
844
845static void mv_dump_xor_regs(struct mv_xor_chan *chan)
846{
847 u32 val;
848
849 val = __raw_readl(XOR_CONFIG(chan));
850 dev_printk(KERN_ERR, chan->device->common.dev,
851 "config 0x%08x.\n", val);
852
853 val = __raw_readl(XOR_ACTIVATION(chan));
854 dev_printk(KERN_ERR, chan->device->common.dev,
855 "activation 0x%08x.\n", val);
856
857 val = __raw_readl(XOR_INTR_CAUSE(chan));
858 dev_printk(KERN_ERR, chan->device->common.dev,
859 "intr cause 0x%08x.\n", val);
860
861 val = __raw_readl(XOR_INTR_MASK(chan));
862 dev_printk(KERN_ERR, chan->device->common.dev,
863 "intr mask 0x%08x.\n", val);
864
865 val = __raw_readl(XOR_ERROR_CAUSE(chan));
866 dev_printk(KERN_ERR, chan->device->common.dev,
867 "error cause 0x%08x.\n", val);
868
869 val = __raw_readl(XOR_ERROR_ADDR(chan));
870 dev_printk(KERN_ERR, chan->device->common.dev,
871 "error addr 0x%08x.\n", val);
872}
873
874static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan,
875 u32 intr_cause)
876{
877 if (intr_cause & (1 << 4)) {
878 dev_dbg(chan->device->common.dev,
879 "ignore this error\n");
880 return;
881 }
882
883 dev_printk(KERN_ERR, chan->device->common.dev,
884 "error on chan %d. intr cause 0x%08x.\n",
885 chan->idx, intr_cause);
886
887 mv_dump_xor_regs(chan);
888 BUG();
889}
890
891static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
892{
893 struct mv_xor_chan *chan = data;
894 u32 intr_cause = mv_chan_get_intr_cause(chan);
895
896 dev_dbg(chan->device->common.dev, "intr cause %x\n", intr_cause);
897
898 if (mv_is_err_intr(intr_cause))
899 mv_xor_err_interrupt_handler(chan, intr_cause);
900
901 tasklet_schedule(&chan->irq_tasklet);
902
903 mv_xor_device_clear_eoc_cause(chan);
904
905 return IRQ_HANDLED;
906}
907
908static void mv_xor_issue_pending(struct dma_chan *chan)
909{
910 struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
911
912 if (mv_chan->pending >= MV_XOR_THRESHOLD) {
913 mv_chan->pending = 0;
914 mv_chan_activate(mv_chan);
915 }
916}
917
918/*
919 * Perform a transaction to verify the HW works.
920 */
921#define MV_XOR_TEST_SIZE 2000
922
923static int __devinit mv_xor_memcpy_self_test(struct mv_xor_device *device)
924{
925 int i;
926 void *src, *dest;
927 dma_addr_t src_dma, dest_dma;
928 struct dma_chan *dma_chan;
929 dma_cookie_t cookie;
930 struct dma_async_tx_descriptor *tx;
931 int err = 0;
932 struct mv_xor_chan *mv_chan;
933
934 src = kmalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL);
935 if (!src)
936 return -ENOMEM;
937
938 dest = kzalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL);
939 if (!dest) {
940 kfree(src);
941 return -ENOMEM;
942 }
943
944 /* Fill in src buffer */
945 for (i = 0; i < MV_XOR_TEST_SIZE; i++)
946 ((u8 *) src)[i] = (u8)i;
947
948 /* Start copy, using first DMA channel */
949 dma_chan = container_of(device->common.channels.next,
950 struct dma_chan,
951 device_node);
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700952 if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700953 err = -ENODEV;
954 goto out;
955 }
956
957 dest_dma = dma_map_single(dma_chan->device->dev, dest,
958 MV_XOR_TEST_SIZE, DMA_FROM_DEVICE);
959
960 src_dma = dma_map_single(dma_chan->device->dev, src,
961 MV_XOR_TEST_SIZE, DMA_TO_DEVICE);
962
963 tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
964 MV_XOR_TEST_SIZE, 0);
965 cookie = mv_xor_tx_submit(tx);
966 mv_xor_issue_pending(dma_chan);
967 async_tx_ack(tx);
968 msleep(1);
969
Linus Walleij07934482010-03-26 16:50:49 -0700970 if (mv_xor_status(dma_chan, cookie, NULL) !=
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700971 DMA_SUCCESS) {
972 dev_printk(KERN_ERR, dma_chan->device->dev,
973 "Self-test copy timed out, disabling\n");
974 err = -ENODEV;
975 goto free_resources;
976 }
977
978 mv_chan = to_mv_xor_chan(dma_chan);
979 dma_sync_single_for_cpu(&mv_chan->device->pdev->dev, dest_dma,
980 MV_XOR_TEST_SIZE, DMA_FROM_DEVICE);
981 if (memcmp(src, dest, MV_XOR_TEST_SIZE)) {
982 dev_printk(KERN_ERR, dma_chan->device->dev,
983 "Self-test copy failed compare, disabling\n");
984 err = -ENODEV;
985 goto free_resources;
986 }
987
988free_resources:
989 mv_xor_free_chan_resources(dma_chan);
990out:
991 kfree(src);
992 kfree(dest);
993 return err;
994}
995
996#define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
997static int __devinit
998mv_xor_xor_self_test(struct mv_xor_device *device)
999{
1000 int i, src_idx;
1001 struct page *dest;
1002 struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
1003 dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
1004 dma_addr_t dest_dma;
1005 struct dma_async_tx_descriptor *tx;
1006 struct dma_chan *dma_chan;
1007 dma_cookie_t cookie;
1008 u8 cmp_byte = 0;
1009 u32 cmp_word;
1010 int err = 0;
1011 struct mv_xor_chan *mv_chan;
1012
1013 for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) {
1014 xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
Roel Kluina09b09a2009-02-25 13:56:21 +01001015 if (!xor_srcs[src_idx]) {
1016 while (src_idx--)
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001017 __free_page(xor_srcs[src_idx]);
Roel Kluina09b09a2009-02-25 13:56:21 +01001018 return -ENOMEM;
1019 }
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001020 }
1021
1022 dest = alloc_page(GFP_KERNEL);
Roel Kluina09b09a2009-02-25 13:56:21 +01001023 if (!dest) {
1024 while (src_idx--)
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001025 __free_page(xor_srcs[src_idx]);
Roel Kluina09b09a2009-02-25 13:56:21 +01001026 return -ENOMEM;
1027 }
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001028
1029 /* Fill in src buffers */
1030 for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) {
1031 u8 *ptr = page_address(xor_srcs[src_idx]);
1032 for (i = 0; i < PAGE_SIZE; i++)
1033 ptr[i] = (1 << src_idx);
1034 }
1035
1036 for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++)
1037 cmp_byte ^= (u8) (1 << src_idx);
1038
1039 cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
1040 (cmp_byte << 8) | cmp_byte;
1041
1042 memset(page_address(dest), 0, PAGE_SIZE);
1043
1044 dma_chan = container_of(device->common.channels.next,
1045 struct dma_chan,
1046 device_node);
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001047 if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001048 err = -ENODEV;
1049 goto out;
1050 }
1051
1052 /* test xor */
1053 dest_dma = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
1054 DMA_FROM_DEVICE);
1055
1056 for (i = 0; i < MV_XOR_NUM_SRC_TEST; i++)
1057 dma_srcs[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
1058 0, PAGE_SIZE, DMA_TO_DEVICE);
1059
1060 tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
1061 MV_XOR_NUM_SRC_TEST, PAGE_SIZE, 0);
1062
1063 cookie = mv_xor_tx_submit(tx);
1064 mv_xor_issue_pending(dma_chan);
1065 async_tx_ack(tx);
1066 msleep(8);
1067
Linus Walleij07934482010-03-26 16:50:49 -07001068 if (mv_xor_status(dma_chan, cookie, NULL) !=
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001069 DMA_SUCCESS) {
1070 dev_printk(KERN_ERR, dma_chan->device->dev,
1071 "Self-test xor timed out, disabling\n");
1072 err = -ENODEV;
1073 goto free_resources;
1074 }
1075
1076 mv_chan = to_mv_xor_chan(dma_chan);
1077 dma_sync_single_for_cpu(&mv_chan->device->pdev->dev, dest_dma,
1078 PAGE_SIZE, DMA_FROM_DEVICE);
1079 for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
1080 u32 *ptr = page_address(dest);
1081 if (ptr[i] != cmp_word) {
1082 dev_printk(KERN_ERR, dma_chan->device->dev,
1083 "Self-test xor failed compare, disabling."
1084 " index %d, data %x, expected %x\n", i,
1085 ptr[i], cmp_word);
1086 err = -ENODEV;
1087 goto free_resources;
1088 }
1089 }
1090
1091free_resources:
1092 mv_xor_free_chan_resources(dma_chan);
1093out:
1094 src_idx = MV_XOR_NUM_SRC_TEST;
1095 while (src_idx--)
1096 __free_page(xor_srcs[src_idx]);
1097 __free_page(dest);
1098 return err;
1099}
1100
1101static int __devexit mv_xor_remove(struct platform_device *dev)
1102{
1103 struct mv_xor_device *device = platform_get_drvdata(dev);
1104 struct dma_chan *chan, *_chan;
1105 struct mv_xor_chan *mv_chan;
1106 struct mv_xor_platform_data *plat_data = dev->dev.platform_data;
1107
1108 dma_async_device_unregister(&device->common);
1109
1110 dma_free_coherent(&dev->dev, plat_data->pool_size,
1111 device->dma_desc_pool_virt, device->dma_desc_pool);
1112
1113 list_for_each_entry_safe(chan, _chan, &device->common.channels,
1114 device_node) {
1115 mv_chan = to_mv_xor_chan(chan);
1116 list_del(&chan->device_node);
1117 }
1118
1119 return 0;
1120}
1121
1122static int __devinit mv_xor_probe(struct platform_device *pdev)
1123{
1124 int ret = 0;
1125 int irq;
1126 struct mv_xor_device *adev;
1127 struct mv_xor_chan *mv_chan;
1128 struct dma_device *dma_dev;
1129 struct mv_xor_platform_data *plat_data = pdev->dev.platform_data;
1130
1131
1132 adev = devm_kzalloc(&pdev->dev, sizeof(*adev), GFP_KERNEL);
1133 if (!adev)
1134 return -ENOMEM;
1135
1136 dma_dev = &adev->common;
1137
1138 /* allocate coherent memory for hardware descriptors
1139 * note: writecombine gives slightly better performance, but
1140 * requires that we explicitly flush the writes
1141 */
1142 adev->dma_desc_pool_virt = dma_alloc_writecombine(&pdev->dev,
1143 plat_data->pool_size,
1144 &adev->dma_desc_pool,
1145 GFP_KERNEL);
1146 if (!adev->dma_desc_pool_virt)
1147 return -ENOMEM;
1148
1149 adev->id = plat_data->hw_id;
1150
1151 /* discover transaction capabilites from the platform data */
1152 dma_dev->cap_mask = plat_data->cap_mask;
1153 adev->pdev = pdev;
1154 platform_set_drvdata(pdev, adev);
1155
1156 adev->shared = platform_get_drvdata(plat_data->shared);
1157
1158 INIT_LIST_HEAD(&dma_dev->channels);
1159
1160 /* set base routines */
1161 dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
1162 dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
Linus Walleij07934482010-03-26 16:50:49 -07001163 dma_dev->device_tx_status = mv_xor_status;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001164 dma_dev->device_issue_pending = mv_xor_issue_pending;
1165 dma_dev->dev = &pdev->dev;
1166
1167 /* set prep routines based on capability */
1168 if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
1169 dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
1170 if (dma_has_cap(DMA_MEMSET, dma_dev->cap_mask))
1171 dma_dev->device_prep_dma_memset = mv_xor_prep_dma_memset;
1172 if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
Joe Perchesc0198942009-06-28 09:26:21 -07001173 dma_dev->max_xor = 8;
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001174 dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
1175 }
1176
1177 mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
1178 if (!mv_chan) {
1179 ret = -ENOMEM;
1180 goto err_free_dma;
1181 }
1182 mv_chan->device = adev;
1183 mv_chan->idx = plat_data->hw_id;
1184 mv_chan->mmr_base = adev->shared->xor_base;
1185
1186 if (!mv_chan->mmr_base) {
1187 ret = -ENOMEM;
1188 goto err_free_dma;
1189 }
1190 tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
1191 mv_chan);
1192
1193 /* clear errors before enabling interrupts */
1194 mv_xor_device_clear_err_status(mv_chan);
1195
1196 irq = platform_get_irq(pdev, 0);
1197 if (irq < 0) {
1198 ret = irq;
1199 goto err_free_dma;
1200 }
1201 ret = devm_request_irq(&pdev->dev, irq,
1202 mv_xor_interrupt_handler,
1203 0, dev_name(&pdev->dev), mv_chan);
1204 if (ret)
1205 goto err_free_dma;
1206
1207 mv_chan_unmask_interrupts(mv_chan);
1208
1209 mv_set_mode(mv_chan, DMA_MEMCPY);
1210
1211 spin_lock_init(&mv_chan->lock);
1212 INIT_LIST_HEAD(&mv_chan->chain);
1213 INIT_LIST_HEAD(&mv_chan->completed_slots);
1214 INIT_LIST_HEAD(&mv_chan->all_slots);
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001215 mv_chan->common.device = dma_dev;
1216
1217 list_add_tail(&mv_chan->common.device_node, &dma_dev->channels);
1218
1219 if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
1220 ret = mv_xor_memcpy_self_test(adev);
1221 dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1222 if (ret)
1223 goto err_free_dma;
1224 }
1225
1226 if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1227 ret = mv_xor_xor_self_test(adev);
1228 dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1229 if (ret)
1230 goto err_free_dma;
1231 }
1232
1233 dev_printk(KERN_INFO, &pdev->dev, "Marvell XOR: "
1234 "( %s%s%s%s)\n",
1235 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1236 dma_has_cap(DMA_MEMSET, dma_dev->cap_mask) ? "fill " : "",
1237 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1238 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1239
1240 dma_async_device_register(dma_dev);
1241 goto out;
1242
1243 err_free_dma:
1244 dma_free_coherent(&adev->pdev->dev, plat_data->pool_size,
1245 adev->dma_desc_pool_virt, adev->dma_desc_pool);
1246 out:
1247 return ret;
1248}
1249
1250static void
1251mv_xor_conf_mbus_windows(struct mv_xor_shared_private *msp,
1252 struct mbus_dram_target_info *dram)
1253{
1254 void __iomem *base = msp->xor_base;
1255 u32 win_enable = 0;
1256 int i;
1257
1258 for (i = 0; i < 8; i++) {
1259 writel(0, base + WINDOW_BASE(i));
1260 writel(0, base + WINDOW_SIZE(i));
1261 if (i < 4)
1262 writel(0, base + WINDOW_REMAP_HIGH(i));
1263 }
1264
1265 for (i = 0; i < dram->num_cs; i++) {
1266 struct mbus_dram_window *cs = dram->cs + i;
1267
1268 writel((cs->base & 0xffff0000) |
1269 (cs->mbus_attr << 8) |
1270 dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1271 writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1272
1273 win_enable |= (1 << i);
1274 win_enable |= 3 << (16 + (2 * i));
1275 }
1276
1277 writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1278 writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1279}
1280
1281static struct platform_driver mv_xor_driver = {
1282 .probe = mv_xor_probe,
Russell Kingbdf602b2009-03-03 13:43:47 +00001283 .remove = __devexit_p(mv_xor_remove),
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001284 .driver = {
1285 .owner = THIS_MODULE,
1286 .name = MV_XOR_NAME,
1287 },
1288};
1289
1290static int mv_xor_shared_probe(struct platform_device *pdev)
1291{
1292 struct mv_xor_platform_shared_data *msd = pdev->dev.platform_data;
1293 struct mv_xor_shared_private *msp;
1294 struct resource *res;
1295
1296 dev_printk(KERN_NOTICE, &pdev->dev, "Marvell shared XOR driver\n");
1297
1298 msp = devm_kzalloc(&pdev->dev, sizeof(*msp), GFP_KERNEL);
1299 if (!msp)
1300 return -ENOMEM;
1301
1302 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1303 if (!res)
1304 return -ENODEV;
1305
1306 msp->xor_base = devm_ioremap(&pdev->dev, res->start,
1307 res->end - res->start + 1);
1308 if (!msp->xor_base)
1309 return -EBUSY;
1310
1311 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1312 if (!res)
1313 return -ENODEV;
1314
1315 msp->xor_high_base = devm_ioremap(&pdev->dev, res->start,
1316 res->end - res->start + 1);
1317 if (!msp->xor_high_base)
1318 return -EBUSY;
1319
1320 platform_set_drvdata(pdev, msp);
1321
1322 /*
1323 * (Re-)program MBUS remapping windows if we are asked to.
1324 */
1325 if (msd != NULL && msd->dram != NULL)
1326 mv_xor_conf_mbus_windows(msp, msd->dram);
1327
1328 return 0;
1329}
1330
1331static int mv_xor_shared_remove(struct platform_device *pdev)
1332{
1333 return 0;
1334}
1335
1336static struct platform_driver mv_xor_shared_driver = {
1337 .probe = mv_xor_shared_probe,
1338 .remove = mv_xor_shared_remove,
1339 .driver = {
1340 .owner = THIS_MODULE,
1341 .name = MV_XOR_SHARED_NAME,
1342 },
1343};
1344
1345
1346static int __init mv_xor_init(void)
1347{
1348 int rc;
1349
1350 rc = platform_driver_register(&mv_xor_shared_driver);
1351 if (!rc) {
1352 rc = platform_driver_register(&mv_xor_driver);
1353 if (rc)
1354 platform_driver_unregister(&mv_xor_shared_driver);
1355 }
1356 return rc;
1357}
1358module_init(mv_xor_init);
1359
1360/* it's currently unsafe to unload this module */
1361#if 0
1362static void __exit mv_xor_exit(void)
1363{
1364 platform_driver_unregister(&mv_xor_driver);
1365 platform_driver_unregister(&mv_xor_shared_driver);
1366 return;
1367}
1368
1369module_exit(mv_xor_exit);
1370#endif
1371
1372MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1373MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1374MODULE_LICENSE("GPL");