blob: f7ca716641126bdb65ff5815823a500719bbeba8 [file] [log] [blame]
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +02001/*
2 * pxa2xx-i2s.c -- ALSA Soc Audio Layer
3 *
4 * Copyright 2005 Wolfson Microelectronics PLC.
5 * Author: Liam Girdwood
Liam Girdwoodd3311242008-10-12 13:17:36 +01006 * lrg@slimlogic.co.uk
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +02007 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020012 */
13
14#include <linux/init.h>
15#include <linux/module.h>
16#include <linux/device.h>
17#include <linux/delay.h>
eric miao5a2cc502008-05-26 03:28:09 +010018#include <linux/clk.h>
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +040019#include <linux/platform_device.h>
Martin Jansae95cee02012-04-02 10:24:08 +020020#include <linux/io.h>
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020021#include <sound/core.h>
22#include <sound/pcm.h>
23#include <sound/initval.h>
24#include <sound/soc.h>
Dmitry Baryshkova6d77312008-09-10 05:01:20 +040025#include <sound/pxa2xx-lib.h>
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020026
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
Eric Miao7ebc8d52009-01-02 19:38:42 +080028#include <mach/dma.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/audio.h>
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020030
Philipp Zabeleaff2ae2007-02-02 17:20:40 +010031#include "pxa2xx-i2s.h"
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020032
Eric Miao52358ba2008-09-08 15:37:50 +080033/*
34 * I2S Controller Register and Bit Definitions
35 */
36#define SACR0 __REG(0x40400000) /* Global Control Register */
37#define SACR1 __REG(0x40400004) /* Serial Audio I 2 S/MSB-Justified Control Register */
38#define SASR0 __REG(0x4040000C) /* Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
39#define SAIMR __REG(0x40400014) /* Serial Audio Interrupt Mask Register */
40#define SAICR __REG(0x40400018) /* Serial Audio Interrupt Clear Register */
41#define SADIV __REG(0x40400060) /* Audio Clock Divider Register. */
42#define SADR __REG(0x40400080) /* Serial Audio Data Register (TX and RX FIFO access Register). */
43
44#define SACR0_RFTH(x) ((x) << 12) /* Rx FIFO Interrupt or DMA Trigger Threshold */
45#define SACR0_TFTH(x) ((x) << 8) /* Tx FIFO Interrupt or DMA Trigger Threshold */
46#define SACR0_STRF (1 << 5) /* FIFO Select for EFWR Special Function */
47#define SACR0_EFWR (1 << 4) /* Enable EFWR Function */
48#define SACR0_RST (1 << 3) /* FIFO, i2s Register Reset */
49#define SACR0_BCKD (1 << 2) /* Bit Clock Direction */
50#define SACR0_ENB (1 << 0) /* Enable I2S Link */
51#define SACR1_ENLBF (1 << 5) /* Enable Loopback */
52#define SACR1_DRPL (1 << 4) /* Disable Replaying Function */
53#define SACR1_DREC (1 << 3) /* Disable Recording Function */
54#define SACR1_AMSL (1 << 0) /* Specify Alternate Mode */
55
56#define SASR0_I2SOFF (1 << 7) /* Controller Status */
57#define SASR0_ROR (1 << 6) /* Rx FIFO Overrun */
58#define SASR0_TUR (1 << 5) /* Tx FIFO Underrun */
59#define SASR0_RFS (1 << 4) /* Rx FIFO Service Request */
60#define SASR0_TFS (1 << 3) /* Tx FIFO Service Request */
61#define SASR0_BSY (1 << 2) /* I2S Busy */
62#define SASR0_RNE (1 << 1) /* Rx FIFO Not Empty */
63#define SASR0_TNF (1 << 0) /* Tx FIFO Not Empty */
64
65#define SAICR_ROR (1 << 6) /* Clear Rx FIFO Overrun Interrupt */
66#define SAICR_TUR (1 << 5) /* Clear Tx FIFO Underrun Interrupt */
67
68#define SAIMR_ROR (1 << 6) /* Enable Rx FIFO Overrun Condition Interrupt */
69#define SAIMR_TUR (1 << 5) /* Enable Tx FIFO Underrun Condition Interrupt */
70#define SAIMR_RFS (1 << 4) /* Enable Rx FIFO Service Interrupt */
71#define SAIMR_TFS (1 << 3) /* Enable Tx FIFO Service Interrupt */
Dmitry Baryshkova6d77312008-09-10 05:01:20 +040072
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020073struct pxa_i2s_port {
74 u32 sadiv;
75 u32 sacr0;
76 u32 sacr1;
77 u32 saimr;
78 int master;
Philipp Zabeleaff2ae2007-02-02 17:20:40 +010079 u32 fmt;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020080};
81static struct pxa_i2s_port pxa_i2s;
eric miao5a2cc502008-05-26 03:28:09 +010082static struct clk *clk_i2s;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000083static int clk_ena = 0;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020084
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020085static struct pxa2xx_pcm_dma_params pxa2xx_i2s_pcm_stereo_out = {
86 .name = "I2S PCM Stereo out",
87 .dev_addr = __PREG(SADR),
Eric Miao87f3dd72008-09-08 15:26:43 +080088 .drcmr = &DRCMR(3),
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020089 .dcmd = DCMD_INCSRCADDR | DCMD_FLOWTRG |
90 DCMD_BURST32 | DCMD_WIDTH4,
91};
92
93static struct pxa2xx_pcm_dma_params pxa2xx_i2s_pcm_stereo_in = {
94 .name = "I2S PCM Stereo in",
95 .dev_addr = __PREG(SADR),
Eric Miao87f3dd72008-09-08 15:26:43 +080096 .drcmr = &DRCMR(2),
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +020097 .dcmd = DCMD_INCTRGADDR | DCMD_FLOWSRC |
98 DCMD_BURST32 | DCMD_WIDTH4,
99};
100
Mark Browndee89c42008-11-18 22:11:38 +0000101static int pxa2xx_i2s_startup(struct snd_pcm_substream *substream,
102 struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200103{
104 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000105 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200106
eric miao5a2cc502008-05-26 03:28:09 +0100107 if (IS_ERR(clk_i2s))
108 return PTR_ERR(clk_i2s);
109
Karl Beldanb243b772009-05-14 10:25:42 +0200110 if (!cpu_dai->active)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200111 SACR0 = 0;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200112
113 return 0;
114}
115
116/* wait for I2S controller to be ready */
117static int pxa_i2s_wait(void)
118{
119 int i;
120
121 /* flush the Rx FIFO */
122 for(i = 0; i < 16; i++)
123 SADR;
124 return 0;
125}
126
Liam Girdwood917f93a2008-07-07 16:08:11 +0100127static int pxa2xx_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100128 unsigned int fmt)
129{
130 /* interface format */
131 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
132 case SND_SOC_DAIFMT_I2S:
133 pxa_i2s.fmt = 0;
134 break;
135 case SND_SOC_DAIFMT_LEFT_J:
136 pxa_i2s.fmt = SACR1_AMSL;
137 break;
138 }
139
140 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
141 case SND_SOC_DAIFMT_CBS_CFS:
142 pxa_i2s.master = 1;
143 break;
144 case SND_SOC_DAIFMT_CBM_CFS:
145 pxa_i2s.master = 0;
146 break;
147 default:
148 break;
149 }
150 return 0;
151}
152
Liam Girdwood917f93a2008-07-07 16:08:11 +0100153static int pxa2xx_i2s_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100154 int clk_id, unsigned int freq, int dir)
155{
156 if (clk_id != PXA2XX_I2S_SYSCLK)
157 return -ENODEV;
158
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100159 return 0;
160}
161
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200162static int pxa2xx_i2s_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000163 struct snd_pcm_hw_params *params,
164 struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200165{
Daniel Mack5f712b22010-03-22 10:11:15 +0100166 struct pxa2xx_pcm_dma_params *dma_data;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200167
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400168 BUG_ON(IS_ERR(clk_i2s));
Philipp Zabel5f1cba62012-03-15 19:16:12 +0100169 clk_prepare_enable(clk_i2s);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000170 clk_ena = 1;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200171 pxa_i2s_wait();
172
173 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Daniel Mack5f712b22010-03-22 10:11:15 +0100174 dma_data = &pxa2xx_i2s_pcm_stereo_out;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200175 else
Daniel Mack5f712b22010-03-22 10:11:15 +0100176 dma_data = &pxa2xx_i2s_pcm_stereo_in;
177
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000178 snd_soc_dai_set_dma_data(dai, substream, dma_data);
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200179
180 /* is port used by another stream */
181 if (!(SACR0 & SACR0_ENB)) {
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200182 SACR0 = 0;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200183 if (pxa_i2s.master)
184 SACR0 |= SACR0_BCKD;
185
186 SACR0 |= SACR0_RFTH(14) | SACR0_TFTH(1);
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100187 SACR1 |= pxa_i2s.fmt;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200188 }
189 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
190 SAIMR |= SAIMR_TFS;
191 else
192 SAIMR |= SAIMR_RFS;
193
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100194 switch (params_rate(params)) {
195 case 8000:
196 SADIV = 0x48;
197 break;
198 case 11025:
199 SADIV = 0x34;
200 break;
201 case 16000:
202 SADIV = 0x24;
203 break;
204 case 22050:
205 SADIV = 0x1a;
206 break;
207 case 44100:
208 SADIV = 0xd;
209 break;
210 case 48000:
211 SADIV = 0xc;
212 break;
213 case 96000: /* not in manual and possibly slightly inaccurate */
214 SADIV = 0x6;
215 break;
216 }
217
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200218 return 0;
219}
220
Mark Browndee89c42008-11-18 22:11:38 +0000221static int pxa2xx_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
222 struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200223{
224 int ret = 0;
225
226 switch (cmd) {
227 case SNDRV_PCM_TRIGGER_START:
Karl Beldan34555c12009-05-13 22:16:46 +0200228 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
229 SACR1 &= ~SACR1_DRPL;
230 else
231 SACR1 &= ~SACR1_DREC;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200232 SACR0 |= SACR0_ENB;
233 break;
234 case SNDRV_PCM_TRIGGER_RESUME:
235 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
236 case SNDRV_PCM_TRIGGER_STOP:
237 case SNDRV_PCM_TRIGGER_SUSPEND:
238 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
239 break;
240 default:
241 ret = -EINVAL;
242 }
243
244 return ret;
245}
246
Mark Browndee89c42008-11-18 22:11:38 +0000247static void pxa2xx_i2s_shutdown(struct snd_pcm_substream *substream,
248 struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200249{
250 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
251 SACR1 |= SACR1_DRPL;
252 SAIMR &= ~SAIMR_TFS;
253 } else {
254 SACR1 |= SACR1_DREC;
255 SAIMR &= ~SAIMR_RFS;
256 }
257
Karl Beldan34555c12009-05-13 22:16:46 +0200258 if ((SACR1 & (SACR1_DREC | SACR1_DRPL)) == (SACR1_DREC | SACR1_DRPL)) {
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200259 SACR0 &= ~SACR0_ENB;
260 pxa_i2s_wait();
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000261 if (clk_ena) {
Philipp Zabel5f1cba62012-03-15 19:16:12 +0100262 clk_disable_unprepare(clk_i2s);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000263 clk_ena = 0;
Mark Brownda9ff1f2009-07-01 18:23:26 +0100264 }
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200265 }
266}
267
268#ifdef CONFIG_PM
Mark Browndc7d7b82008-12-03 18:21:52 +0000269static int pxa2xx_i2s_suspend(struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200270{
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200271 /* store registers */
272 pxa_i2s.sacr0 = SACR0;
273 pxa_i2s.sacr1 = SACR1;
274 pxa_i2s.saimr = SAIMR;
275 pxa_i2s.sadiv = SADIV;
276
277 /* deactivate link */
278 SACR0 &= ~SACR0_ENB;
279 pxa_i2s_wait();
280 return 0;
281}
282
Mark Browndc7d7b82008-12-03 18:21:52 +0000283static int pxa2xx_i2s_resume(struct snd_soc_dai *dai)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200284{
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200285 pxa_i2s_wait();
286
Karl Beldan916465a2009-05-13 22:16:59 +0200287 SACR0 = pxa_i2s.sacr0 & ~SACR0_ENB;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200288 SACR1 = pxa_i2s.sacr1;
289 SAIMR = pxa_i2s.saimr;
290 SADIV = pxa_i2s.sadiv;
Karl Beldan916465a2009-05-13 22:16:59 +0200291
292 SACR0 = pxa_i2s.sacr0;
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200293
294 return 0;
295}
296
297#else
298#define pxa2xx_i2s_suspend NULL
299#define pxa2xx_i2s_resume NULL
300#endif
301
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000302static int pxa2xx_i2s_probe(struct snd_soc_dai *dai)
303{
304 clk_i2s = clk_get(dai->dev, "I2SCLK");
305 if (IS_ERR(clk_i2s))
306 return PTR_ERR(clk_i2s);
307
308 /*
309 * PXA Developer's Manual:
310 * If SACR0[ENB] is toggled in the middle of a normal operation,
311 * the SACR0[RST] bit must also be set and cleared to reset all
312 * I2S controller registers.
313 */
314 SACR0 = SACR0_RST;
315 SACR0 = 0;
316 /* Make sure RPL and REC are disabled */
317 SACR1 = SACR1_DRPL | SACR1_DREC;
318 /* Along with FIFO servicing */
319 SAIMR &= ~(SAIMR_RFS | SAIMR_TFS);
320
321 return 0;
322}
323
324static int pxa2xx_i2s_remove(struct snd_soc_dai *dai)
325{
326 clk_put(clk_i2s);
327 clk_i2s = ERR_PTR(-ENOENT);
328 return 0;
329}
330
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100331#define PXA2XX_I2S_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
332 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
333 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000)
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200334
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100335static const struct snd_soc_dai_ops pxa_i2s_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800336 .startup = pxa2xx_i2s_startup,
337 .shutdown = pxa2xx_i2s_shutdown,
338 .trigger = pxa2xx_i2s_trigger,
339 .hw_params = pxa2xx_i2s_hw_params,
340 .set_fmt = pxa2xx_i2s_set_dai_fmt,
341 .set_sysclk = pxa2xx_i2s_set_dai_sysclk,
342};
343
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000344static struct snd_soc_dai_driver pxa_i2s_dai = {
345 .probe = pxa2xx_i2s_probe,
346 .remove = pxa2xx_i2s_remove,
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200347 .suspend = pxa2xx_i2s_suspend,
348 .resume = pxa2xx_i2s_resume,
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200349 .playback = {
350 .channels_min = 2,
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100351 .channels_max = 2,
352 .rates = PXA2XX_I2S_RATES,
353 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200354 .capture = {
355 .channels_min = 2,
Philipp Zabeleaff2ae2007-02-02 17:20:40 +0100356 .channels_max = 2,
357 .rates = PXA2XX_I2S_RATES,
358 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
Eric Miao6335d052009-03-03 09:41:00 +0800359 .ops = &pxa_i2s_dai_ops,
Mark Brown7de0a0ae2009-05-11 20:05:57 +0100360 .symmetric_rates = 1,
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200361};
362
Kuninori Morimotobccf7d82013-03-21 03:34:37 -0700363static const struct snd_soc_component_driver pxa_i2s_component = {
364 .name = "pxa-i2s",
365};
366
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000367static int pxa2xx_i2s_drv_probe(struct platform_device *pdev)
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400368{
Kuninori Morimotobccf7d82013-03-21 03:34:37 -0700369 return snd_soc_register_component(&pdev->dev, &pxa_i2s_component,
370 &pxa_i2s_dai, 1);
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400371}
372
Bill Pemberton570f6fe2012-12-07 09:26:17 -0500373static int pxa2xx_i2s_drv_remove(struct platform_device *pdev)
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400374{
Kuninori Morimotobccf7d82013-03-21 03:34:37 -0700375 snd_soc_unregister_component(&pdev->dev);
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400376 return 0;
377}
378
379static struct platform_driver pxa2xx_i2s_driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000380 .probe = pxa2xx_i2s_drv_probe,
Bill Pemberton570f6fe2012-12-07 09:26:17 -0500381 .remove = pxa2xx_i2s_drv_remove,
Dmitry Baryshkov6e5ea702008-08-31 00:45:02 +0400382
383 .driver = {
384 .name = "pxa2xx-i2s",
385 .owner = THIS_MODULE,
386 },
387};
388
389static int __init pxa2xx_i2s_init(void)
390{
391 clk_i2s = ERR_PTR(-ENOENT);
392 return platform_driver_register(&pxa2xx_i2s_driver);
393}
394
395static void __exit pxa2xx_i2s_exit(void)
396{
397 platform_driver_unregister(&pxa2xx_i2s_driver);
398}
399
400module_init(pxa2xx_i2s_init);
401module_exit(pxa2xx_i2s_exit);
402
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200403/* Module information */
Liam Girdwoodd3311242008-10-12 13:17:36 +0100404MODULE_AUTHOR("Liam Girdwood, lrg@slimlogic.co.uk");
Liam Girdwood3e7cc3d2006-10-12 14:28:10 +0200405MODULE_DESCRIPTION("pxa2xx I2S SoC Interface");
406MODULE_LICENSE("GPL");
Ian Lartey72fba572010-08-20 17:18:45 +0100407MODULE_ALIAS("platform:pxa2xx-i2s");