blob: 075062d4eecd14e0376b328186cb315871c84a69 [file] [log] [blame]
Greg Ungerer910ce3962005-09-09 09:32:14 +10001/****************************************************************************/
2
3/*
4 * m523xsim.h -- ColdFire 523x System Integration Module support.
5 *
6 * (C) Copyright 2003-2005, Greg Ungerer <gerg@snapgear.com>
7 */
8
9/****************************************************************************/
10#ifndef m523xsim_h
11#define m523xsim_h
12/****************************************************************************/
13
Greg Ungerer733f31b2010-11-02 17:40:37 +100014#define CPU_NAME "COLDFIRE(m523x)"
15#define CPU_INSTR_PER_JIFFY 3
Greg Ungererce3de782011-03-09 14:19:08 +100016#define MCF_BUSCLK (MCF_CLK / 2)
Greg Ungerer910ce3962005-09-09 09:32:14 +100017
Greg Ungerera12cf0a2010-11-09 10:12:29 +100018#include <asm/m52xxacr.h>
19
Greg Ungerer910ce3962005-09-09 09:32:14 +100020/*
21 * Define the 523x SIM register set addresses.
22 */
Greg Ungerer254eef72011-03-05 22:17:17 +100023#define MCFICM_INTC0 (MCF_IPSBAR + 0x0c00) /* Base for Interrupt Ctrl 0 */
24#define MCFICM_INTC1 (MCF_IPSBAR + 0x0d00) /* Base for Interrupt Ctrl 0 */
25
Greg Ungerer910ce3962005-09-09 09:32:14 +100026#define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
27#define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
28#define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
29#define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
30#define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
31#define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
32#define MCFINTC_IRLR 0x18 /* */
33#define MCFINTC_IACKL 0x19 /* */
34#define MCFINTC_ICR0 0x40 /* Base ICR register */
35
36#define MCFINT_VECBASE 64 /* Vector base number */
37#define MCFINT_UART0 13 /* Interrupt number for UART0 */
Greg Ungerer13682af2011-12-24 00:25:28 +100038#define MCFINT_UART1 14 /* Interrupt number for UART1 */
39#define MCFINT_UART2 15 /* Interrupt number for UART2 */
Greg Ungerer910ce3962005-09-09 09:32:14 +100040#define MCFINT_QSPI 18 /* Interrupt number for QSPI */
Greg Ungerer21634592011-12-24 10:10:13 +100041#define MCFINT_FECRX0 23 /* Interrupt number for FEC */
42#define MCFINT_FECTX0 27 /* Interrupt number for FEC */
43#define MCFINT_FECENTC0 29 /* Interrupt number for FEC */
44#define MCFINT_PIT1 36 /* Interrupt number for PIT1 */
Greg Ungerer910ce3962005-09-09 09:32:14 +100045
Greg Ungerer13682af2011-12-24 00:25:28 +100046#define MCF_IRQ_UART0 (MCFINT_VECBASE + MCFINT_UART0)
47#define MCF_IRQ_UART1 (MCFINT_VECBASE + MCFINT_UART1)
48#define MCF_IRQ_UART2 (MCFINT_VECBASE + MCFINT_UART2)
49
Greg Ungerer21634592011-12-24 10:10:13 +100050#define MCF_IRQ_FECRX0 (MCFINT_VECBASE + MCFINT_FECRX0)
51#define MCF_IRQ_FECTX0 (MCFINT_VECBASE + MCFINT_FECTX0)
52#define MCF_IRQ_FECENTC0 (MCFINT_VECBASE + MCFINT_FECENTC0)
53
Greg Ungerer36d175a2011-12-24 12:36:38 +100054#define MCF_IRQ_QSPI (MCFINT_VECBASE + MCFINT_QSPI)
55
Greg Ungerer910ce3962005-09-09 09:32:14 +100056/*
57 * SDRAM configuration registers.
58 */
Greg Ungerer6a92e192011-03-06 23:01:46 +100059#define MCFSIM_DCR (MCF_IPSBAR + 0x44) /* Control */
60#define MCFSIM_DACR0 (MCF_IPSBAR + 0x48) /* Base address 0 */
61#define MCFSIM_DMR0 (MCF_IPSBAR + 0x4c) /* Address mask 0 */
62#define MCFSIM_DACR1 (MCF_IPSBAR + 0x50) /* Base address 1 */
63#define MCFSIM_DMR1 (MCF_IPSBAR + 0x54) /* Address mask 1 */
Greg Ungerer910ce3962005-09-09 09:32:14 +100064
Greg Ungerer55b33f32009-04-30 22:58:35 +100065/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030066 * Reset Control Unit (relative to IPSBAR).
Greg Ungerer55b33f32009-04-30 22:58:35 +100067 */
Greg Ungerer320de7d2012-02-19 16:27:23 +100068#define MCF_RCR (MCF_IPSBAR + 0x110000)
69#define MCF_RSR (MCF_IPSBAR + 0x110001)
Greg Ungerer55b33f32009-04-30 22:58:35 +100070
71#define MCF_RCR_SWRESET 0x80 /* Software reset bit */
72#define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */
73
Greg Ungerer57015422010-11-03 12:50:30 +100074/*
75 * UART module.
76 */
Greg Ungerer13682af2011-12-24 00:25:28 +100077#define MCFUART_BASE0 (MCF_IPSBAR + 0x200)
78#define MCFUART_BASE1 (MCF_IPSBAR + 0x240)
79#define MCFUART_BASE2 (MCF_IPSBAR + 0x280)
Greg Ungerer57015422010-11-03 12:50:30 +100080
Greg Ungererb62384a2011-03-06 00:05:29 +100081/*
82 * FEC ethernet module.
83 */
Greg Ungerer21634592011-12-24 10:10:13 +100084#define MCFFEC_BASE0 (MCF_IPSBAR + 0x1000)
85#define MCFFEC_SIZE0 0x800
Greg Ungererb62384a2011-03-06 00:05:29 +100086
87/*
Greg Ungerer36d175a2011-12-24 12:36:38 +100088 * QSPI module.
89 */
90#define MCFQSPI_BASE (MCF_IPSBAR + 0x340)
91#define MCFQSPI_SIZE 0x40
92
93#define MCFQSPI_CS0 91
94#define MCFQSPI_CS1 92
95#define MCFQSPI_CS2 103
96#define MCFQSPI_CS3 99
97
98/*
Greg Ungererb62384a2011-03-06 00:05:29 +100099 * GPIO module.
100 */
sfking@fdwdc.coma03ce7d2009-06-19 18:11:04 -0700101#define MCFGPIO_PODR_ADDR (MCF_IPSBAR + 0x100000)
102#define MCFGPIO_PODR_DATAH (MCF_IPSBAR + 0x100001)
103#define MCFGPIO_PODR_DATAL (MCF_IPSBAR + 0x100002)
104#define MCFGPIO_PODR_BUSCTL (MCF_IPSBAR + 0x100003)
105#define MCFGPIO_PODR_BS (MCF_IPSBAR + 0x100004)
106#define MCFGPIO_PODR_CS (MCF_IPSBAR + 0x100005)
107#define MCFGPIO_PODR_SDRAM (MCF_IPSBAR + 0x100006)
108#define MCFGPIO_PODR_FECI2C (MCF_IPSBAR + 0x100007)
109#define MCFGPIO_PODR_UARTH (MCF_IPSBAR + 0x100008)
110#define MCFGPIO_PODR_UARTL (MCF_IPSBAR + 0x100009)
111#define MCFGPIO_PODR_QSPI (MCF_IPSBAR + 0x10000A)
112#define MCFGPIO_PODR_TIMER (MCF_IPSBAR + 0x10000B)
113#define MCFGPIO_PODR_ETPU (MCF_IPSBAR + 0x10000C)
114
115#define MCFGPIO_PDDR_ADDR (MCF_IPSBAR + 0x100010)
116#define MCFGPIO_PDDR_DATAH (MCF_IPSBAR + 0x100011)
117#define MCFGPIO_PDDR_DATAL (MCF_IPSBAR + 0x100012)
118#define MCFGPIO_PDDR_BUSCTL (MCF_IPSBAR + 0x100013)
119#define MCFGPIO_PDDR_BS (MCF_IPSBAR + 0x100014)
120#define MCFGPIO_PDDR_CS (MCF_IPSBAR + 0x100015)
121#define MCFGPIO_PDDR_SDRAM (MCF_IPSBAR + 0x100016)
122#define MCFGPIO_PDDR_FECI2C (MCF_IPSBAR + 0x100017)
123#define MCFGPIO_PDDR_UARTH (MCF_IPSBAR + 0x100018)
124#define MCFGPIO_PDDR_UARTL (MCF_IPSBAR + 0x100019)
125#define MCFGPIO_PDDR_QSPI (MCF_IPSBAR + 0x10001A)
126#define MCFGPIO_PDDR_TIMER (MCF_IPSBAR + 0x10001B)
127#define MCFGPIO_PDDR_ETPU (MCF_IPSBAR + 0x10001C)
128
129#define MCFGPIO_PPDSDR_ADDR (MCF_IPSBAR + 0x100020)
130#define MCFGPIO_PPDSDR_DATAH (MCF_IPSBAR + 0x100021)
131#define MCFGPIO_PPDSDR_DATAL (MCF_IPSBAR + 0x100022)
132#define MCFGPIO_PPDSDR_BUSCTL (MCF_IPSBAR + 0x100023)
133#define MCFGPIO_PPDSDR_BS (MCF_IPSBAR + 0x100024)
134#define MCFGPIO_PPDSDR_CS (MCF_IPSBAR + 0x100025)
135#define MCFGPIO_PPDSDR_SDRAM (MCF_IPSBAR + 0x100026)
136#define MCFGPIO_PPDSDR_FECI2C (MCF_IPSBAR + 0x100027)
137#define MCFGPIO_PPDSDR_UARTH (MCF_IPSBAR + 0x100028)
138#define MCFGPIO_PPDSDR_UARTL (MCF_IPSBAR + 0x100029)
139#define MCFGPIO_PPDSDR_QSPI (MCF_IPSBAR + 0x10002A)
140#define MCFGPIO_PPDSDR_TIMER (MCF_IPSBAR + 0x10002B)
141#define MCFGPIO_PPDSDR_ETPU (MCF_IPSBAR + 0x10002C)
142
143#define MCFGPIO_PCLRR_ADDR (MCF_IPSBAR + 0x100030)
144#define MCFGPIO_PCLRR_DATAH (MCF_IPSBAR + 0x100031)
145#define MCFGPIO_PCLRR_DATAL (MCF_IPSBAR + 0x100032)
146#define MCFGPIO_PCLRR_BUSCTL (MCF_IPSBAR + 0x100033)
147#define MCFGPIO_PCLRR_BS (MCF_IPSBAR + 0x100034)
148#define MCFGPIO_PCLRR_CS (MCF_IPSBAR + 0x100035)
149#define MCFGPIO_PCLRR_SDRAM (MCF_IPSBAR + 0x100036)
150#define MCFGPIO_PCLRR_FECI2C (MCF_IPSBAR + 0x100037)
151#define MCFGPIO_PCLRR_UARTH (MCF_IPSBAR + 0x100038)
152#define MCFGPIO_PCLRR_UARTL (MCF_IPSBAR + 0x100039)
153#define MCFGPIO_PCLRR_QSPI (MCF_IPSBAR + 0x10003A)
154#define MCFGPIO_PCLRR_TIMER (MCF_IPSBAR + 0x10003B)
155#define MCFGPIO_PCLRR_ETPU (MCF_IPSBAR + 0x10003C)
156
157/*
Greg Ungererf317c712011-03-05 23:32:35 +1000158 * PIT timer base addresses.
159 */
160#define MCFPIT_BASE1 (MCF_IPSBAR + 0x150000)
161#define MCFPIT_BASE2 (MCF_IPSBAR + 0x160000)
162#define MCFPIT_BASE3 (MCF_IPSBAR + 0x170000)
163#define MCFPIT_BASE4 (MCF_IPSBAR + 0x180000)
164
165/*
sfking@fdwdc.coma03ce7d2009-06-19 18:11:04 -0700166 * EPort
167 */
Greg Ungerer57b48142011-03-11 17:06:58 +1000168#define MCFEPORT_EPPAR (MCF_IPSBAR + 0x130000)
sfking@fdwdc.coma03ce7d2009-06-19 18:11:04 -0700169#define MCFEPORT_EPDDR (MCF_IPSBAR + 0x130002)
Greg Ungerer57b48142011-03-11 17:06:58 +1000170#define MCFEPORT_EPIER (MCF_IPSBAR + 0x130003)
sfking@fdwdc.coma03ce7d2009-06-19 18:11:04 -0700171#define MCFEPORT_EPDR (MCF_IPSBAR + 0x130004)
172#define MCFEPORT_EPPDR (MCF_IPSBAR + 0x130005)
Greg Ungerer57b48142011-03-11 17:06:58 +1000173#define MCFEPORT_EPFR (MCF_IPSBAR + 0x130006)
sfking@fdwdc.coma03ce7d2009-06-19 18:11:04 -0700174
175/*
176 * Generic GPIO support
177 */
178#define MCFGPIO_PODR MCFGPIO_PODR_ADDR
179#define MCFGPIO_PDDR MCFGPIO_PDDR_ADDR
180#define MCFGPIO_PPDR MCFGPIO_PPDSDR_ADDR
181#define MCFGPIO_SETR MCFGPIO_PPDSDR_ADDR
182#define MCFGPIO_CLRR MCFGPIO_PCLRR_ADDR
183
184#define MCFGPIO_PIN_MAX 107
185#define MCFGPIO_IRQ_MAX 8
186#define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
187
Steven King91d60412010-01-22 12:43:03 -0800188/*
189 * Pin Assignment
190*/
191#define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10004A)
192#define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10004C)
Greg Ungererbabc08b2011-03-06 00:54:36 +1000193
194/*
195 * DMA unit base addresses.
196 */
197#define MCFDMA_BASE0 (MCF_IPSBAR + 0x100)
198#define MCFDMA_BASE1 (MCF_IPSBAR + 0x140)
199#define MCFDMA_BASE2 (MCF_IPSBAR + 0x180)
200#define MCFDMA_BASE3 (MCF_IPSBAR + 0x1C0)
201
Greg Ungerer910ce3962005-09-09 09:32:14 +1000202/****************************************************************************/
203#endif /* m523xsim_h */