blob: 8f2df6beb893f6b5a65f8bd7f39e98ce6a66f7e4 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005-2006 Stephane Marchesin
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 */
24
25#include "drmP.h"
26#include "drm.h"
27#include "nouveau_drv.h"
28#include "nouveau_drm.h"
29#include "nouveau_dma.h"
30
31static int
32nouveau_channel_pushbuf_ctxdma_init(struct nouveau_channel *chan)
33{
34 struct drm_device *dev = chan->dev;
35 struct drm_nouveau_private *dev_priv = dev->dev_private;
36 struct nouveau_bo *pb = chan->pushbuf_bo;
37 struct nouveau_gpuobj *pushbuf = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +100038 int ret;
39
Ben Skeggsd87897d2010-02-12 11:11:54 +100040 if (dev_priv->card_type >= NV_50) {
41 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
42 dev_priv->vm_end, NV_DMA_ACCESS_RO,
43 NV_DMA_TARGET_AGP, &pushbuf);
44 chan->pushbuf_base = pb->bo.offset;
45 } else
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 if (pb->bo.mem.mem_type == TTM_PL_TT) {
47 ret = nouveau_gpuobj_gart_dma_new(chan, 0,
48 dev_priv->gart_info.aper_size,
49 NV_DMA_ACCESS_RO, &pushbuf,
50 NULL);
Ben Skeggsd961db72010-08-05 10:48:18 +100051 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100052 } else
53 if (dev_priv->card_type != NV_04) {
54 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
55 dev_priv->fb_available_size,
56 NV_DMA_ACCESS_RO,
57 NV_DMA_TARGET_VIDMEM, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100058 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100059 } else {
60 /* NV04 cmdbuf hack, from original ddx.. not sure of it's
61 * exact reason for existing :) PCI access to cmdbuf in
62 * VRAM.
63 */
64 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
Jordan Crouse01d73a62010-05-27 13:40:24 -060065 pci_resource_start(dev->pdev,
66 1),
Ben Skeggs6ee73862009-12-11 19:24:15 +100067 dev_priv->fb_available_size,
68 NV_DMA_ACCESS_RO,
69 NV_DMA_TARGET_PCI, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100070 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 }
72
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100073 nouveau_gpuobj_ref(pushbuf, &chan->pushbuf);
74 nouveau_gpuobj_ref(NULL, &pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 return 0;
76}
77
78static struct nouveau_bo *
79nouveau_channel_user_pushbuf_alloc(struct drm_device *dev)
80{
81 struct nouveau_bo *pushbuf = NULL;
82 int location, ret;
83
84 if (nouveau_vram_pushbuf)
85 location = TTM_PL_FLAG_VRAM;
86 else
87 location = TTM_PL_FLAG_TT;
88
89 ret = nouveau_bo_new(dev, NULL, 65536, 0, location, 0, 0x0000, false,
90 true, &pushbuf);
91 if (ret) {
92 NV_ERROR(dev, "error allocating DMA push buffer: %d\n", ret);
93 return NULL;
94 }
95
96 ret = nouveau_bo_pin(pushbuf, location);
97 if (ret) {
98 NV_ERROR(dev, "error pinning DMA push buffer: %d\n", ret);
99 nouveau_bo_ref(NULL, &pushbuf);
100 return NULL;
101 }
102
103 return pushbuf;
104}
105
106/* allocates and initializes a fifo for user space consumption */
107int
108nouveau_channel_alloc(struct drm_device *dev, struct nouveau_channel **chan_ret,
109 struct drm_file *file_priv,
Ben Skeggscff5c132010-10-06 16:16:59 +1000110 uint32_t vram_handle, uint32_t gart_handle)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000111{
112 struct drm_nouveau_private *dev_priv = dev->dev_private;
113 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
114 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000115 struct nouveau_crypt_engine *pcrypt = &dev_priv->engine.crypt;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000117 unsigned long flags;
118 int user, ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000119
Ben Skeggscff5c132010-10-06 16:16:59 +1000120 /* allocate and lock channel structure */
121 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
122 if (!chan)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000123 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 chan->dev = dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125 chan->file_priv = file_priv;
126 chan->vram_handle = vram_handle;
Ben Skeggscff5c132010-10-06 16:16:59 +1000127 chan->gart_handle = gart_handle;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200129 kref_init(&chan->ref);
130 atomic_set(&chan->users, 1);
Ben Skeggscff5c132010-10-06 16:16:59 +1000131 mutex_init(&chan->mutex);
132 mutex_lock(&chan->mutex);
133
134 /* allocate hw channel id */
135 spin_lock_irqsave(&dev_priv->channels.lock, flags);
136 for (chan->id = 0; chan->id < pfifo->channels; chan->id++) {
137 if (!dev_priv->channels.ptr[chan->id]) {
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200138 nouveau_channel_ref(chan, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000139 break;
140 }
141 }
142 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
143
144 if (chan->id == pfifo->channels) {
145 mutex_unlock(&chan->mutex);
146 kfree(chan);
147 return -ENODEV;
148 }
149
150 NV_DEBUG(dev, "initialising channel %d\n", chan->id);
151 INIT_LIST_HEAD(&chan->nvsw.vbl_wait);
152 INIT_LIST_HEAD(&chan->fence.pending);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000153
154 /* Allocate DMA push buffer */
155 chan->pushbuf_bo = nouveau_channel_user_pushbuf_alloc(dev);
156 if (!chan->pushbuf_bo) {
157 ret = -ENOMEM;
158 NV_ERROR(dev, "pushbuf %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000159 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000160 return ret;
161 }
162
Ben Skeggs75c99da2010-01-08 10:57:39 +1000163 nouveau_dma_pre_init(chan);
164
Ben Skeggs6ee73862009-12-11 19:24:15 +1000165 /* Locate channel's user control regs */
166 if (dev_priv->card_type < NV_40)
Ben Skeggscff5c132010-10-06 16:16:59 +1000167 user = NV03_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000168 else
169 if (dev_priv->card_type < NV_50)
Ben Skeggscff5c132010-10-06 16:16:59 +1000170 user = NV40_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000171 else
Ben Skeggscff5c132010-10-06 16:16:59 +1000172 user = NV50_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173
174 chan->user = ioremap(pci_resource_start(dev->pdev, 0) + user,
175 PAGE_SIZE);
176 if (!chan->user) {
177 NV_ERROR(dev, "ioremap of regs failed.\n");
Ben Skeggscff5c132010-10-06 16:16:59 +1000178 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000179 return -ENOMEM;
180 }
181 chan->user_put = 0x40;
182 chan->user_get = 0x44;
183
184 /* Allocate space for per-channel fixed notifier memory */
185 ret = nouveau_notifier_init_channel(chan);
186 if (ret) {
187 NV_ERROR(dev, "ntfy %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000188 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000189 return ret;
190 }
191
192 /* Setup channel's default objects */
Ben Skeggscff5c132010-10-06 16:16:59 +1000193 ret = nouveau_gpuobj_channel_init(chan, vram_handle, gart_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 if (ret) {
195 NV_ERROR(dev, "gpuobj %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000196 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 return ret;
198 }
199
200 /* Create a dma object for the push buffer */
201 ret = nouveau_channel_pushbuf_ctxdma_init(chan);
202 if (ret) {
203 NV_ERROR(dev, "pbctxdma %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000204 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 return ret;
206 }
207
208 /* disable the fifo caches */
209 pfifo->reassign(dev, false);
210
211 /* Create a graphics context for new channel */
212 ret = pgraph->create_context(chan);
213 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000214 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 return ret;
216 }
217
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000218 if (pcrypt->create_context) {
219 ret = pcrypt->create_context(chan);
220 if (ret) {
221 nouveau_channel_put(&chan);
222 return ret;
223 }
224 }
225
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226 /* Construct inital RAMFC for new channel */
227 ret = pfifo->create_context(chan);
228 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000229 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230 return ret;
231 }
232
233 pfifo->reassign(dev, true);
234
235 ret = nouveau_dma_init(chan);
236 if (!ret)
Francisco Jerez27307232010-09-21 18:57:11 +0200237 ret = nouveau_fence_channel_init(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000238 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000239 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000240 return ret;
241 }
242
243 nouveau_debugfs_channel_init(chan);
244
Ben Skeggscff5c132010-10-06 16:16:59 +1000245 NV_DEBUG(dev, "channel %d initialised\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000246 *chan_ret = chan;
247 return 0;
248}
249
Ben Skeggscff5c132010-10-06 16:16:59 +1000250struct nouveau_channel *
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200251nouveau_channel_get_unlocked(struct nouveau_channel *ref)
252{
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200253 struct nouveau_channel *chan = NULL;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200254
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200255 if (likely(ref && atomic_inc_not_zero(&ref->users)))
256 nouveau_channel_ref(ref, &chan);
257
258 return chan;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200259}
260
261struct nouveau_channel *
Ben Skeggscff5c132010-10-06 16:16:59 +1000262nouveau_channel_get(struct drm_device *dev, struct drm_file *file_priv, int id)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263{
Ben Skeggscff5c132010-10-06 16:16:59 +1000264 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200265 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000266 unsigned long flags;
267
268 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200269 chan = nouveau_channel_get_unlocked(dev_priv->channels.ptr[id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000270 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
271
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200272 if (unlikely(!chan))
273 return ERR_PTR(-EINVAL);
274
275 if (unlikely(file_priv && chan->file_priv != file_priv)) {
276 nouveau_channel_put_unlocked(&chan);
277 return ERR_PTR(-EINVAL);
278 }
279
Ben Skeggscff5c132010-10-06 16:16:59 +1000280 mutex_lock(&chan->mutex);
281 return chan;
282}
283
284void
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200285nouveau_channel_put_unlocked(struct nouveau_channel **pchan)
Ben Skeggscff5c132010-10-06 16:16:59 +1000286{
287 struct nouveau_channel *chan = *pchan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000288 struct drm_device *dev = chan->dev;
289 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000290 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggscff5c132010-10-06 16:16:59 +1000291 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000292 struct nouveau_crypt_engine *pcrypt = &dev_priv->engine.crypt;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 unsigned long flags;
294 int ret;
295
Ben Skeggscff5c132010-10-06 16:16:59 +1000296 /* decrement the refcount, and we're done if there's still refs */
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200297 if (likely(!atomic_dec_and_test(&chan->users))) {
298 nouveau_channel_ref(NULL, pchan);
Ben Skeggscff5c132010-10-06 16:16:59 +1000299 return;
300 }
301
302 /* noone wants the channel anymore */
303 NV_DEBUG(dev, "freeing channel %d\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000304 nouveau_debugfs_channel_fini(chan);
305
Ben Skeggscff5c132010-10-06 16:16:59 +1000306 /* give it chance to idle */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000307 nouveau_fence_update(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000308 if (chan->fence.sequence != chan->fence.sequence_ack) {
309 struct nouveau_fence *fence = NULL;
310
311 ret = nouveau_fence_new(chan, &fence, true);
312 if (ret == 0) {
313 ret = nouveau_fence_wait(fence, NULL, false, false);
314 nouveau_fence_unref((void *)&fence);
315 }
316
317 if (ret)
318 NV_ERROR(dev, "Failed to idle channel %d.\n", chan->id);
319 }
320
Ben Skeggscff5c132010-10-06 16:16:59 +1000321 /* ensure all outstanding fences are signaled. they should be if the
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 * above attempts at idling were OK, but if we failed this'll tell TTM
323 * we're done with the buffers.
324 */
Francisco Jerez27307232010-09-21 18:57:11 +0200325 nouveau_fence_channel_fini(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000326
Ben Skeggscff5c132010-10-06 16:16:59 +1000327 /* boot it off the hardware */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000328 pfifo->reassign(dev, false);
329
Francisco Jerez3945e472010-10-18 03:53:39 +0200330 /* We want to give pgraph a chance to idle and get rid of all
331 * potential errors. We need to do this without the context
332 * switch lock held, otherwise the irq handler is unable to
333 * process them.
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100334 */
335 if (pgraph->channel(dev) == chan)
336 nouveau_wait_for_idle(dev);
337
Francisco Jerez3945e472010-10-18 03:53:39 +0200338 /* destroy the engine specific contexts */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000339 pfifo->destroy_context(chan);
Francisco Jerez3945e472010-10-18 03:53:39 +0200340 pgraph->destroy_context(chan);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000341 if (pcrypt->destroy_context)
342 pcrypt->destroy_context(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000343
344 pfifo->reassign(dev, true);
345
Ben Skeggscff5c132010-10-06 16:16:59 +1000346 /* aside from its resources, the channel should now be dead,
347 * remove it from the channel list
348 */
349 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200350 nouveau_channel_ref(NULL, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000351 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
352
353 /* destroy any resources the channel owned */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000354 nouveau_gpuobj_ref(NULL, &chan->pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000355 if (chan->pushbuf_bo) {
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000356 nouveau_bo_unmap(chan->pushbuf_bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000357 nouveau_bo_unpin(chan->pushbuf_bo);
358 nouveau_bo_ref(NULL, &chan->pushbuf_bo);
359 }
360 nouveau_gpuobj_channel_takedown(chan);
361 nouveau_notifier_takedown_channel(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000362
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200363 nouveau_channel_ref(NULL, pchan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000364}
365
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200366void
367nouveau_channel_put(struct nouveau_channel **pchan)
368{
369 mutex_unlock(&(*pchan)->mutex);
370 nouveau_channel_put_unlocked(pchan);
371}
372
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200373static void
374nouveau_channel_del(struct kref *ref)
375{
376 struct nouveau_channel *chan =
377 container_of(ref, struct nouveau_channel, ref);
378
379 if (chan->user)
380 iounmap(chan->user);
381
382 kfree(chan);
383}
384
385void
386nouveau_channel_ref(struct nouveau_channel *chan,
387 struct nouveau_channel **pchan)
388{
389 if (chan)
390 kref_get(&chan->ref);
391
392 if (*pchan)
393 kref_put(&(*pchan)->ref, nouveau_channel_del);
394
395 *pchan = chan;
396}
397
Ben Skeggs6ee73862009-12-11 19:24:15 +1000398/* cleans up all the fifos from file_priv */
399void
400nouveau_channel_cleanup(struct drm_device *dev, struct drm_file *file_priv)
401{
402 struct drm_nouveau_private *dev_priv = dev->dev_private;
403 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000404 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000405 int i;
406
407 NV_DEBUG(dev, "clearing FIFO enables from file_priv\n");
408 for (i = 0; i < engine->fifo.channels; i++) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000409 chan = nouveau_channel_get(dev, file_priv, i);
410 if (IS_ERR(chan))
411 continue;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200413 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000414 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000415 }
416}
417
Ben Skeggs6ee73862009-12-11 19:24:15 +1000418
419/***********************************
420 * ioctls wrapping the functions
421 ***********************************/
422
423static int
424nouveau_ioctl_fifo_alloc(struct drm_device *dev, void *data,
425 struct drm_file *file_priv)
426{
427 struct drm_nouveau_private *dev_priv = dev->dev_private;
428 struct drm_nouveau_channel_alloc *init = data;
429 struct nouveau_channel *chan;
430 int ret;
431
Ben Skeggs6ee73862009-12-11 19:24:15 +1000432 if (dev_priv->engine.graph.accel_blocked)
433 return -ENODEV;
434
435 if (init->fb_ctxdma_handle == ~0 || init->tt_ctxdma_handle == ~0)
436 return -EINVAL;
437
438 ret = nouveau_channel_alloc(dev, &chan, file_priv,
439 init->fb_ctxdma_handle,
440 init->tt_ctxdma_handle);
441 if (ret)
442 return ret;
443 init->channel = chan->id;
444
Ben Skeggsa1606a92010-02-12 10:27:35 +1000445 if (chan->dma.ib_max)
446 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM |
447 NOUVEAU_GEM_DOMAIN_GART;
448 else if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_VRAM)
449 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM;
450 else
451 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_GART;
452
Ben Skeggs6ee73862009-12-11 19:24:15 +1000453 init->subchan[0].handle = NvM2MF;
454 if (dev_priv->card_type < NV_50)
455 init->subchan[0].grclass = 0x0039;
456 else
457 init->subchan[0].grclass = 0x5039;
Francisco Jerezf03a3142009-12-26 02:42:45 +0100458 init->subchan[1].handle = NvSw;
459 init->subchan[1].grclass = NV_SW;
460 init->nr_subchan = 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000461
462 /* Named memory object area */
463 ret = drm_gem_handle_create(file_priv, chan->notifier_bo->gem,
464 &init->notifier_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000465
Ben Skeggscff5c132010-10-06 16:16:59 +1000466 if (ret == 0)
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200467 atomic_inc(&chan->users); /* userspace reference */
Ben Skeggscff5c132010-10-06 16:16:59 +1000468 nouveau_channel_put(&chan);
469 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000470}
471
472static int
473nouveau_ioctl_fifo_free(struct drm_device *dev, void *data,
474 struct drm_file *file_priv)
475{
Ben Skeggscff5c132010-10-06 16:16:59 +1000476 struct drm_nouveau_channel_free *req = data;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000477 struct nouveau_channel *chan;
478
Ben Skeggscff5c132010-10-06 16:16:59 +1000479 chan = nouveau_channel_get(dev, file_priv, req->channel);
480 if (IS_ERR(chan))
481 return PTR_ERR(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000482
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200483 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000484 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000485 return 0;
486}
487
488/***********************************
489 * finally, the ioctl table
490 ***********************************/
491
492struct drm_ioctl_desc nouveau_ioctls[] = {
Ben Skeggsb12120a2010-10-06 16:20:17 +1000493 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_ioctl_getparam, DRM_UNLOCKED|DRM_AUTH),
494 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_ioctl_setparam, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
495 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_ioctl_fifo_alloc, DRM_UNLOCKED|DRM_AUTH),
496 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_ioctl_fifo_free, DRM_UNLOCKED|DRM_AUTH),
497 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_ioctl_grobj_alloc, DRM_UNLOCKED|DRM_AUTH),
498 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_ioctl_notifier_alloc, DRM_UNLOCKED|DRM_AUTH),
499 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_ioctl_gpuobj_free, DRM_UNLOCKED|DRM_AUTH),
500 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_UNLOCKED|DRM_AUTH),
501 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_UNLOCKED|DRM_AUTH),
502 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
503 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
504 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_UNLOCKED|DRM_AUTH),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000505};
506
507int nouveau_max_ioctl = DRM_ARRAY_SIZE(nouveau_ioctls);