blob: 0ee363840035b1e67bd3e6c6b8bb63afbf4d8ea3 [file] [log] [blame]
Ben Skeggsf589be82012-07-22 11:55:54 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs <bskeggs@redhat.com>
23 */
24
Ben Skeggsebb945a2012-07-20 08:17:34 +100025#include <core/object.h>
26#include <core/class.h>
27
28#include "nouveau_drm.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100029#include "nouveau_dma.h"
Marcin Slusarza4cea272012-12-25 17:50:43 +010030#include "nv10_fence.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100031
Ben Skeggs77145f12012-07-31 16:16:21 +100032#include "nv50_display.h"
33
Ben Skeggsf589be82012-07-22 11:55:54 +100034static int
35nv50_fence_context_new(struct nouveau_channel *chan)
36{
Ben Skeggs77145f12012-07-31 16:16:21 +100037 struct drm_device *dev = chan->drm->dev;
Marcin Slusarza4cea272012-12-25 17:50:43 +010038 struct nv10_fence_priv *priv = chan->drm->fence;
39 struct nv10_fence_chan *fctx;
Ben Skeggsf589be82012-07-22 11:55:54 +100040 struct ttm_mem_reg *mem = &priv->bo->bo.mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +100041 struct nouveau_object *object;
Maarten Lankhorst7a7da592013-07-23 15:49:39 +020042 u32 start = mem->start * PAGE_SIZE;
43 u32 limit = start + mem->size - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +100044 int ret, i;
Ben Skeggsf589be82012-07-22 11:55:54 +100045
46 fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
47 if (!fctx)
48 return -ENOMEM;
49
50 nouveau_fence_context_new(&fctx->base);
Ben Skeggs827520c2013-02-14 13:20:17 +100051 fctx->base.emit = nv10_fence_emit;
52 fctx->base.read = nv10_fence_read;
53 fctx->base.sync = nv17_fence_sync;
Ben Skeggsf589be82012-07-22 11:55:54 +100054
Ben Skeggsebb945a2012-07-20 08:17:34 +100055 ret = nouveau_object_new(nv_object(chan->cli), chan->handle,
Maarten Lankhorst7a7da592013-07-23 15:49:39 +020056 NvSema, 0x003d,
Ben Skeggsebb945a2012-07-20 08:17:34 +100057 &(struct nv_dma_class) {
58 .flags = NV_DMA_TARGET_VRAM |
59 NV_DMA_ACCESS_RDWR,
Maarten Lankhorst7a7da592013-07-23 15:49:39 +020060 .start = start,
61 .limit = limit,
Ben Skeggsebb945a2012-07-20 08:17:34 +100062 }, sizeof(struct nv_dma_class),
63 &object);
Ben Skeggsf589be82012-07-22 11:55:54 +100064
65 /* dma objects for display sync channel semaphore blocks */
Ben Skeggs77145f12012-07-31 16:16:21 +100066 for (i = 0; !ret && i < dev->mode_config.num_crtc; i++) {
Ben Skeggse225f442012-11-21 14:40:21 +100067 struct nouveau_bo *bo = nv50_display_crtc_sema(dev, i);
Maarten Lankhorst7a7da592013-07-23 15:49:39 +020068 u32 start = bo->bo.mem.start * PAGE_SIZE;
69 u32 limit = start + bo->bo.mem.size - 1;
Ben Skeggsf589be82012-07-22 11:55:54 +100070
Ben Skeggsebb945a2012-07-20 08:17:34 +100071 ret = nouveau_object_new(nv_object(chan->cli), chan->handle,
72 NvEvoSema0 + i, 0x003d,
73 &(struct nv_dma_class) {
74 .flags = NV_DMA_TARGET_VRAM |
75 NV_DMA_ACCESS_RDWR,
Maarten Lankhorst7a7da592013-07-23 15:49:39 +020076 .start = start,
77 .limit = limit,
Ben Skeggsebb945a2012-07-20 08:17:34 +100078 }, sizeof(struct nv_dma_class),
79 &object);
Ben Skeggsf589be82012-07-22 11:55:54 +100080 }
81
82 if (ret)
83 nv10_fence_context_del(chan);
84 return ret;
85}
86
87int
Ben Skeggsebb945a2012-07-20 08:17:34 +100088nv50_fence_create(struct nouveau_drm *drm)
Ben Skeggsf589be82012-07-22 11:55:54 +100089{
Marcin Slusarza4cea272012-12-25 17:50:43 +010090 struct nv10_fence_priv *priv;
Ben Skeggsf589be82012-07-22 11:55:54 +100091 int ret = 0;
92
Ben Skeggsebb945a2012-07-20 08:17:34 +100093 priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
Ben Skeggsf589be82012-07-22 11:55:54 +100094 if (!priv)
95 return -ENOMEM;
96
97 priv->base.dtor = nv10_fence_destroy;
Ben Skeggs827520c2013-02-14 13:20:17 +100098 priv->base.resume = nv17_fence_resume;
Ben Skeggsf589be82012-07-22 11:55:54 +100099 priv->base.context_new = nv50_fence_context_new;
100 priv->base.context_del = nv10_fence_context_del;
Ben Skeggsf589be82012-07-22 11:55:54 +1000101 spin_lock_init(&priv->lock);
102
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103 ret = nouveau_bo_new(drm->dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Ben Skeggsf589be82012-07-22 11:55:54 +1000104 0, 0x0000, NULL, &priv->bo);
105 if (!ret) {
106 ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
Marcin Slusarz04c8c212012-11-25 23:04:23 +0100107 if (!ret) {
Ben Skeggsf589be82012-07-22 11:55:54 +1000108 ret = nouveau_bo_map(priv->bo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +0100109 if (ret)
110 nouveau_bo_unpin(priv->bo);
111 }
Ben Skeggsf589be82012-07-22 11:55:54 +1000112 if (ret)
113 nouveau_bo_ref(NULL, &priv->bo);
114 }
115
Ben Skeggs827520c2013-02-14 13:20:17 +1000116 if (ret) {
117 nv10_fence_destroy(drm);
118 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000119 }
120
Ben Skeggs827520c2013-02-14 13:20:17 +1000121 nouveau_bo_wr32(priv->bo, 0x000, 0x00000000);
Ben Skeggsf589be82012-07-22 11:55:54 +1000122 return ret;
123}