blob: 3b58d70b73cd9679d4746f7d5a4b502cee2c5740 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
36/*
37 * IB
38 * IBs (Indirect Buffers) and areas of GPU accessible memory where
39 * commands are stored. You can put a pointer to the IB in the
40 * command ring and the hw will fetch the commands from the IB
41 * and execute them. Generally userspace acceleration drivers
42 * produce command buffers which are send to the kernel and
43 * put in IBs for execution by the requested ring.
44 */
45static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
46
47/**
48 * amdgpu_ib_get - request an IB (Indirect Buffer)
49 *
50 * @ring: ring index the IB is associated with
51 * @size: requested IB size
52 * @ib: IB object returned
53 *
54 * Request an IB (all asics). IBs are allocated using the
55 * suballocator.
56 * Returns 0 on success, error on failure.
57 */
58int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
59 unsigned size, struct amdgpu_ib *ib)
60{
61 struct amdgpu_device *adev = ring->adev;
62 int r;
63
64 if (size) {
Junwei Zhangbbf0b342015-09-06 14:00:46 +080065 r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066 &ib->sa_bo, size, 256);
67 if (r) {
68 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
69 return r;
70 }
71
72 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
73
74 if (!vm)
75 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076 }
77
78 amdgpu_sync_create(&ib->sync);
79
80 ib->ring = ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081 ib->vm = vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082
83 return 0;
84}
85
86/**
87 * amdgpu_ib_free - free an IB (Indirect Buffer)
88 *
89 * @adev: amdgpu_device pointer
90 * @ib: IB object to free
91 *
92 * Free an IB (all asics).
93 */
94void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)
95{
Chunming Zhou4ce98912015-08-19 16:41:19 +080096 amdgpu_sync_free(adev, &ib->sync, &ib->fence->base);
97 amdgpu_sa_bo_free(adev, &ib->sa_bo, &ib->fence->base);
Christian König6ef68c12015-10-22 15:16:22 +020098 if (ib->fence)
99 fence_put(&ib->fence->base);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400100}
101
102/**
103 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
104 *
105 * @adev: amdgpu_device pointer
106 * @num_ibs: number of IBs to schedule
107 * @ibs: IB objects to schedule
108 * @owner: owner for creating the fences
109 *
110 * Schedule an IB on the associated ring (all asics).
111 * Returns 0 on success, error on failure.
112 *
113 * On SI, there are two parallel engines fed from the primary ring,
114 * the CE (Constant Engine) and the DE (Drawing Engine). Since
115 * resource descriptors have moved to memory, the CE allows you to
116 * prime the caches while the DE is updating register state so that
117 * the resource descriptors will be already in cache when the draw is
118 * processed. To accomplish this, the userspace driver submits two
119 * IBs, one for the CE and one for the DE. If there is a CE IB (called
120 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
121 * to SI there was just a DE IB.
122 */
123int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
124 struct amdgpu_ib *ibs, void *owner)
125{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 struct amdgpu_ib *ib = &ibs[0];
Christian Königd919ad42015-05-11 14:32:17 +0200127 struct amdgpu_ring *ring;
Christian König3cb485f2015-05-11 15:34:59 +0200128 struct amdgpu_ctx *ctx, *old_ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200129 struct amdgpu_vm *vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 unsigned i;
131 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132
133 if (num_ibs == 0)
134 return -EINVAL;
135
136 ring = ibs->ring;
Christian König3cb485f2015-05-11 15:34:59 +0200137 ctx = ibs->ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200138 vm = ibs->vm;
139
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 if (!ring->ready) {
141 dev_err(adev->dev, "couldn't schedule ib\n");
142 return -EINVAL;
143 }
Chunming Zhoube86c602016-01-15 11:12:42 +0800144
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 r = amdgpu_ring_lock(ring, (256 + AMDGPU_NUM_SYNCS * 8) * num_ibs);
146 if (r) {
147 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
148 return r;
149 }
150
151 if (vm) {
152 /* grab a vm id if necessary */
Christian König7f8a5292015-07-20 16:09:40 +0200153 r = amdgpu_vm_grab_id(ibs->vm, ibs->ring, &ibs->sync);
Christian König91e1a522015-07-06 22:06:40 +0200154 if (r) {
155 amdgpu_ring_unlock_undo(ring);
156 return r;
157 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158 }
159
Chunming Zhoube86c602016-01-15 11:12:42 +0800160 r = amdgpu_sync_wait(&ibs->sync);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400161 if (r) {
162 amdgpu_ring_unlock_undo(ring);
Chunming Zhoube86c602016-01-15 11:12:42 +0800163 dev_err(adev->dev, "failed to sync wait (%d)\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 return r;
165 }
166
167 if (vm) {
168 /* do context switch */
169 amdgpu_vm_flush(ring, vm, ib->sync.last_vm_update);
monk.liue722b712015-07-17 17:10:09 +0800170
171 if (ring->funcs->emit_gds_switch)
172 amdgpu_ring_emit_gds_switch(ring, ib->vm->ids[ring->idx].id,
173 ib->gds_base, ib->gds_size,
174 ib->gws_base, ib->gws_size,
175 ib->oa_base, ib->oa_size);
176
177 if (ring->funcs->emit_hdp_flush)
178 amdgpu_ring_emit_hdp_flush(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400179 }
180
Christian König3cb485f2015-05-11 15:34:59 +0200181 old_ctx = ring->current_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 for (i = 0; i < num_ibs; ++i) {
183 ib = &ibs[i];
184
Christian König3cb485f2015-05-11 15:34:59 +0200185 if (ib->ring != ring || ib->ctx != ctx || ib->vm != vm) {
186 ring->current_ctx = old_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400187 amdgpu_ring_unlock_undo(ring);
188 return -EINVAL;
189 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400190 amdgpu_ring_emit_ib(ring, ib);
Christian König3cb485f2015-05-11 15:34:59 +0200191 ring->current_ctx = ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 }
193
194 r = amdgpu_fence_emit(ring, owner, &ib->fence);
195 if (r) {
196 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian König3cb485f2015-05-11 15:34:59 +0200197 ring->current_ctx = old_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 amdgpu_ring_unlock_undo(ring);
199 return r;
200 }
201
Chunming Zhouf556cb0c2015-08-02 11:18:04 +0800202 if (!amdgpu_enable_scheduler && ib->ctx)
Christian König5430a3f2015-07-21 18:02:21 +0200203 ib->sequence = amdgpu_ctx_add_fence(ib->ctx, ring,
Christian Königce882e62015-08-19 15:00:55 +0200204 &ib->fence->base);
Christian König5430a3f2015-07-21 18:02:21 +0200205
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206 /* wrap the last IB with fence */
207 if (ib->user) {
208 uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
209 addr += ib->user->offset;
Christian König5430a3f2015-07-21 18:02:21 +0200210 amdgpu_ring_emit_fence(ring, addr, ib->sequence,
Chunming Zhou890ee232015-06-01 14:35:03 +0800211 AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400212 }
213
214 if (ib->vm)
Christian König16ae42f2015-11-03 14:53:28 +0100215 amdgpu_vm_fence(adev, ib->vm, &ib->fence->base);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400216
217 amdgpu_ring_unlock_commit(ring);
218 return 0;
219}
220
221/**
222 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
223 *
224 * @adev: amdgpu_device pointer
225 *
226 * Initialize the suballocator to manage a pool of memory
227 * for use as IBs (all asics).
228 * Returns 0 on success, error on failure.
229 */
230int amdgpu_ib_pool_init(struct amdgpu_device *adev)
231{
232 int r;
233
234 if (adev->ib_pool_ready) {
235 return 0;
236 }
237 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
238 AMDGPU_IB_POOL_SIZE*64*1024,
239 AMDGPU_GPU_PAGE_SIZE,
240 AMDGPU_GEM_DOMAIN_GTT);
241 if (r) {
242 return r;
243 }
244
245 r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
246 if (r) {
247 return r;
248 }
249
250 adev->ib_pool_ready = true;
251 if (amdgpu_debugfs_sa_init(adev)) {
252 dev_err(adev->dev, "failed to register debugfs file for SA\n");
253 }
254 return 0;
255}
256
257/**
258 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
259 *
260 * @adev: amdgpu_device pointer
261 *
262 * Tear down the suballocator managing the pool of memory
263 * for use as IBs (all asics).
264 */
265void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
266{
267 if (adev->ib_pool_ready) {
268 amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
269 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
270 adev->ib_pool_ready = false;
271 }
272}
273
274/**
275 * amdgpu_ib_ring_tests - test IBs on the rings
276 *
277 * @adev: amdgpu_device pointer
278 *
279 * Test an IB (Indirect Buffer) on each ring.
280 * If the test fails, disable the ring.
281 * Returns 0 on success, error if the primary GFX ring
282 * IB test fails.
283 */
284int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
285{
286 unsigned i;
287 int r;
288
289 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
290 struct amdgpu_ring *ring = adev->rings[i];
291
292 if (!ring || !ring->ready)
293 continue;
294
295 r = amdgpu_ring_test_ib(ring);
296 if (r) {
297 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298
299 if (ring == &adev->gfx.gfx_ring[0]) {
300 /* oh, oh, that's really bad */
301 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
302 adev->accel_working = false;
303 return r;
304
305 } else {
306 /* still not good, but we can live with it */
307 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
308 }
309 }
310 }
311 return 0;
312}
313
314/*
315 * Debugfs info
316 */
317#if defined(CONFIG_DEBUG_FS)
318
319static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
320{
321 struct drm_info_node *node = (struct drm_info_node *) m->private;
322 struct drm_device *dev = node->minor->dev;
323 struct amdgpu_device *adev = dev->dev_private;
324
325 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
326
327 return 0;
328
329}
330
331static struct drm_info_list amdgpu_debugfs_sa_list[] = {
332 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
333};
334
335#endif
336
337static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
338{
339#if defined(CONFIG_DEBUG_FS)
340 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
341#else
342 return 0;
343#endif
344}